sdhci.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/highmem.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/slab.h>
  21. #include <linux/scatterlist.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/leds.h>
  26. #include <linux/mmc/mmc.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/mmc/sdio.h>
  30. #include <linux/mmc/slot-gpio.h>
  31. #include "sdhci.h"
  32. #define DRIVER_NAME "sdhci"
  33. #define DBG(f, x...) \
  34. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  35. #define MAX_TUNING_LOOP 40
  36. static unsigned int debug_quirks = 0;
  37. static unsigned int debug_quirks2;
  38. static void sdhci_finish_data(struct sdhci_host *);
  39. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
  40. static void sdhci_dumpregs(struct sdhci_host *host)
  41. {
  42. pr_err(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
  43. mmc_hostname(host->mmc));
  44. pr_err(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  45. sdhci_readl(host, SDHCI_DMA_ADDRESS),
  46. sdhci_readw(host, SDHCI_HOST_VERSION));
  47. pr_err(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  48. sdhci_readw(host, SDHCI_BLOCK_SIZE),
  49. sdhci_readw(host, SDHCI_BLOCK_COUNT));
  50. pr_err(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  51. sdhci_readl(host, SDHCI_ARGUMENT),
  52. sdhci_readw(host, SDHCI_TRANSFER_MODE));
  53. pr_err(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  54. sdhci_readl(host, SDHCI_PRESENT_STATE),
  55. sdhci_readb(host, SDHCI_HOST_CONTROL));
  56. pr_err(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  57. sdhci_readb(host, SDHCI_POWER_CONTROL),
  58. sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
  59. pr_err(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  60. sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
  61. sdhci_readw(host, SDHCI_CLOCK_CONTROL));
  62. pr_err(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  63. sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
  64. sdhci_readl(host, SDHCI_INT_STATUS));
  65. pr_err(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  66. sdhci_readl(host, SDHCI_INT_ENABLE),
  67. sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
  68. pr_err(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  69. sdhci_readw(host, SDHCI_ACMD12_ERR),
  70. sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
  71. pr_err(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
  72. sdhci_readl(host, SDHCI_CAPABILITIES),
  73. sdhci_readl(host, SDHCI_CAPABILITIES_1));
  74. pr_err(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
  75. sdhci_readw(host, SDHCI_COMMAND),
  76. sdhci_readl(host, SDHCI_MAX_CURRENT));
  77. pr_err(DRIVER_NAME ": Host ctl2: 0x%08x\n",
  78. sdhci_readw(host, SDHCI_HOST_CONTROL2));
  79. if (host->flags & SDHCI_USE_ADMA) {
  80. if (host->flags & SDHCI_USE_64_BIT_DMA)
  81. pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
  82. readl(host->ioaddr + SDHCI_ADMA_ERROR),
  83. readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
  84. readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
  85. else
  86. pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
  87. readl(host->ioaddr + SDHCI_ADMA_ERROR),
  88. readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
  89. }
  90. pr_err(DRIVER_NAME ": ===========================================\n");
  91. }
  92. /*****************************************************************************\
  93. * *
  94. * Low level functions *
  95. * *
  96. \*****************************************************************************/
  97. static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
  98. {
  99. return cmd->data || cmd->flags & MMC_RSP_BUSY;
  100. }
  101. static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
  102. {
  103. u32 present;
  104. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
  105. !mmc_card_is_removable(host->mmc))
  106. return;
  107. if (enable) {
  108. present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  109. SDHCI_CARD_PRESENT;
  110. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  111. SDHCI_INT_CARD_INSERT;
  112. } else {
  113. host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
  114. }
  115. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  116. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  117. }
  118. static void sdhci_enable_card_detection(struct sdhci_host *host)
  119. {
  120. sdhci_set_card_detection(host, true);
  121. }
  122. static void sdhci_disable_card_detection(struct sdhci_host *host)
  123. {
  124. sdhci_set_card_detection(host, false);
  125. }
  126. static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
  127. {
  128. if (host->bus_on)
  129. return;
  130. host->bus_on = true;
  131. pm_runtime_get_noresume(host->mmc->parent);
  132. }
  133. static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
  134. {
  135. if (!host->bus_on)
  136. return;
  137. host->bus_on = false;
  138. pm_runtime_put_noidle(host->mmc->parent);
  139. }
  140. void sdhci_reset(struct sdhci_host *host, u8 mask)
  141. {
  142. unsigned long timeout;
  143. sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
  144. if (mask & SDHCI_RESET_ALL) {
  145. host->clock = 0;
  146. /* Reset-all turns off SD Bus Power */
  147. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  148. sdhci_runtime_pm_bus_off(host);
  149. }
  150. /* Wait max 100 ms */
  151. timeout = 100;
  152. /* hw clears the bit when it's done */
  153. while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
  154. if (timeout == 0) {
  155. pr_err("%s: Reset 0x%x never completed.\n",
  156. mmc_hostname(host->mmc), (int)mask);
  157. sdhci_dumpregs(host);
  158. return;
  159. }
  160. timeout--;
  161. mdelay(1);
  162. }
  163. }
  164. EXPORT_SYMBOL_GPL(sdhci_reset);
  165. static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
  166. {
  167. if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  168. struct mmc_host *mmc = host->mmc;
  169. if (!mmc->ops->get_cd(mmc))
  170. return;
  171. }
  172. host->ops->reset(host, mask);
  173. if (mask & SDHCI_RESET_ALL) {
  174. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  175. if (host->ops->enable_dma)
  176. host->ops->enable_dma(host);
  177. }
  178. /* Resetting the controller clears many */
  179. host->preset_enabled = false;
  180. }
  181. }
  182. static void sdhci_init(struct sdhci_host *host, int soft)
  183. {
  184. struct mmc_host *mmc = host->mmc;
  185. if (soft)
  186. sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
  187. else
  188. sdhci_do_reset(host, SDHCI_RESET_ALL);
  189. host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  190. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
  191. SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
  192. SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
  193. SDHCI_INT_RESPONSE;
  194. if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
  195. host->tuning_mode == SDHCI_TUNING_MODE_3)
  196. host->ier |= SDHCI_INT_RETUNE;
  197. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  198. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  199. if (soft) {
  200. /* force clock reconfiguration */
  201. host->clock = 0;
  202. mmc->ops->set_ios(mmc, &mmc->ios);
  203. }
  204. }
  205. static void sdhci_reinit(struct sdhci_host *host)
  206. {
  207. sdhci_init(host, 0);
  208. sdhci_enable_card_detection(host);
  209. }
  210. static void __sdhci_led_activate(struct sdhci_host *host)
  211. {
  212. u8 ctrl;
  213. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  214. ctrl |= SDHCI_CTRL_LED;
  215. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  216. }
  217. static void __sdhci_led_deactivate(struct sdhci_host *host)
  218. {
  219. u8 ctrl;
  220. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  221. ctrl &= ~SDHCI_CTRL_LED;
  222. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  223. }
  224. #if IS_REACHABLE(CONFIG_LEDS_CLASS)
  225. static void sdhci_led_control(struct led_classdev *led,
  226. enum led_brightness brightness)
  227. {
  228. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  229. unsigned long flags;
  230. spin_lock_irqsave(&host->lock, flags);
  231. if (host->runtime_suspended)
  232. goto out;
  233. if (brightness == LED_OFF)
  234. __sdhci_led_deactivate(host);
  235. else
  236. __sdhci_led_activate(host);
  237. out:
  238. spin_unlock_irqrestore(&host->lock, flags);
  239. }
  240. static int sdhci_led_register(struct sdhci_host *host)
  241. {
  242. struct mmc_host *mmc = host->mmc;
  243. snprintf(host->led_name, sizeof(host->led_name),
  244. "%s::", mmc_hostname(mmc));
  245. host->led.name = host->led_name;
  246. host->led.brightness = LED_OFF;
  247. host->led.default_trigger = mmc_hostname(mmc);
  248. host->led.brightness_set = sdhci_led_control;
  249. return led_classdev_register(mmc_dev(mmc), &host->led);
  250. }
  251. static void sdhci_led_unregister(struct sdhci_host *host)
  252. {
  253. led_classdev_unregister(&host->led);
  254. }
  255. static inline void sdhci_led_activate(struct sdhci_host *host)
  256. {
  257. }
  258. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  259. {
  260. }
  261. #else
  262. static inline int sdhci_led_register(struct sdhci_host *host)
  263. {
  264. return 0;
  265. }
  266. static inline void sdhci_led_unregister(struct sdhci_host *host)
  267. {
  268. }
  269. static inline void sdhci_led_activate(struct sdhci_host *host)
  270. {
  271. __sdhci_led_activate(host);
  272. }
  273. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  274. {
  275. __sdhci_led_deactivate(host);
  276. }
  277. #endif
  278. /*****************************************************************************\
  279. * *
  280. * Core functions *
  281. * *
  282. \*****************************************************************************/
  283. static void sdhci_read_block_pio(struct sdhci_host *host)
  284. {
  285. unsigned long flags;
  286. size_t blksize, len, chunk;
  287. u32 uninitialized_var(scratch);
  288. u8 *buf;
  289. DBG("PIO reading\n");
  290. blksize = host->data->blksz;
  291. chunk = 0;
  292. local_irq_save(flags);
  293. while (blksize) {
  294. BUG_ON(!sg_miter_next(&host->sg_miter));
  295. len = min(host->sg_miter.length, blksize);
  296. blksize -= len;
  297. host->sg_miter.consumed = len;
  298. buf = host->sg_miter.addr;
  299. while (len) {
  300. if (chunk == 0) {
  301. scratch = sdhci_readl(host, SDHCI_BUFFER);
  302. chunk = 4;
  303. }
  304. *buf = scratch & 0xFF;
  305. buf++;
  306. scratch >>= 8;
  307. chunk--;
  308. len--;
  309. }
  310. }
  311. sg_miter_stop(&host->sg_miter);
  312. local_irq_restore(flags);
  313. }
  314. static void sdhci_write_block_pio(struct sdhci_host *host)
  315. {
  316. unsigned long flags;
  317. size_t blksize, len, chunk;
  318. u32 scratch;
  319. u8 *buf;
  320. DBG("PIO writing\n");
  321. blksize = host->data->blksz;
  322. chunk = 0;
  323. scratch = 0;
  324. local_irq_save(flags);
  325. while (blksize) {
  326. BUG_ON(!sg_miter_next(&host->sg_miter));
  327. len = min(host->sg_miter.length, blksize);
  328. blksize -= len;
  329. host->sg_miter.consumed = len;
  330. buf = host->sg_miter.addr;
  331. while (len) {
  332. scratch |= (u32)*buf << (chunk * 8);
  333. buf++;
  334. chunk++;
  335. len--;
  336. if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
  337. sdhci_writel(host, scratch, SDHCI_BUFFER);
  338. chunk = 0;
  339. scratch = 0;
  340. }
  341. }
  342. }
  343. sg_miter_stop(&host->sg_miter);
  344. local_irq_restore(flags);
  345. }
  346. static void sdhci_transfer_pio(struct sdhci_host *host)
  347. {
  348. u32 mask;
  349. if (host->blocks == 0)
  350. return;
  351. if (host->data->flags & MMC_DATA_READ)
  352. mask = SDHCI_DATA_AVAILABLE;
  353. else
  354. mask = SDHCI_SPACE_AVAILABLE;
  355. /*
  356. * Some controllers (JMicron JMB38x) mess up the buffer bits
  357. * for transfers < 4 bytes. As long as it is just one block,
  358. * we can ignore the bits.
  359. */
  360. if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
  361. (host->data->blocks == 1))
  362. mask = ~0;
  363. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  364. if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
  365. udelay(100);
  366. if (host->data->flags & MMC_DATA_READ)
  367. sdhci_read_block_pio(host);
  368. else
  369. sdhci_write_block_pio(host);
  370. host->blocks--;
  371. if (host->blocks == 0)
  372. break;
  373. }
  374. DBG("PIO transfer complete.\n");
  375. }
  376. static int sdhci_pre_dma_transfer(struct sdhci_host *host,
  377. struct mmc_data *data, int cookie)
  378. {
  379. int sg_count;
  380. /*
  381. * If the data buffers are already mapped, return the previous
  382. * dma_map_sg() result.
  383. */
  384. if (data->host_cookie == COOKIE_PRE_MAPPED)
  385. return data->sg_count;
  386. sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  387. data->flags & MMC_DATA_WRITE ?
  388. DMA_TO_DEVICE : DMA_FROM_DEVICE);
  389. if (sg_count == 0)
  390. return -ENOSPC;
  391. data->sg_count = sg_count;
  392. data->host_cookie = cookie;
  393. return sg_count;
  394. }
  395. static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
  396. {
  397. local_irq_save(*flags);
  398. return kmap_atomic(sg_page(sg)) + sg->offset;
  399. }
  400. static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
  401. {
  402. kunmap_atomic(buffer);
  403. local_irq_restore(*flags);
  404. }
  405. static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
  406. dma_addr_t addr, int len, unsigned cmd)
  407. {
  408. struct sdhci_adma2_64_desc *dma_desc = desc;
  409. /* 32-bit and 64-bit descriptors have these members in same position */
  410. dma_desc->cmd = cpu_to_le16(cmd);
  411. dma_desc->len = cpu_to_le16(len);
  412. dma_desc->addr_lo = cpu_to_le32((u32)addr);
  413. if (host->flags & SDHCI_USE_64_BIT_DMA)
  414. dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
  415. }
  416. static void sdhci_adma_mark_end(void *desc)
  417. {
  418. struct sdhci_adma2_64_desc *dma_desc = desc;
  419. /* 32-bit and 64-bit descriptors have 'cmd' in same position */
  420. dma_desc->cmd |= cpu_to_le16(ADMA2_END);
  421. }
  422. static void sdhci_adma_table_pre(struct sdhci_host *host,
  423. struct mmc_data *data, int sg_count)
  424. {
  425. struct scatterlist *sg;
  426. unsigned long flags;
  427. dma_addr_t addr, align_addr;
  428. void *desc, *align;
  429. char *buffer;
  430. int len, offset, i;
  431. /*
  432. * The spec does not specify endianness of descriptor table.
  433. * We currently guess that it is LE.
  434. */
  435. host->sg_count = sg_count;
  436. desc = host->adma_table;
  437. align = host->align_buffer;
  438. align_addr = host->align_addr;
  439. for_each_sg(data->sg, sg, host->sg_count, i) {
  440. addr = sg_dma_address(sg);
  441. len = sg_dma_len(sg);
  442. /*
  443. * The SDHCI specification states that ADMA addresses must
  444. * be 32-bit aligned. If they aren't, then we use a bounce
  445. * buffer for the (up to three) bytes that screw up the
  446. * alignment.
  447. */
  448. offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
  449. SDHCI_ADMA2_MASK;
  450. if (offset) {
  451. if (data->flags & MMC_DATA_WRITE) {
  452. buffer = sdhci_kmap_atomic(sg, &flags);
  453. memcpy(align, buffer, offset);
  454. sdhci_kunmap_atomic(buffer, &flags);
  455. }
  456. /* tran, valid */
  457. sdhci_adma_write_desc(host, desc, align_addr, offset,
  458. ADMA2_TRAN_VALID);
  459. BUG_ON(offset > 65536);
  460. align += SDHCI_ADMA2_ALIGN;
  461. align_addr += SDHCI_ADMA2_ALIGN;
  462. desc += host->desc_sz;
  463. addr += offset;
  464. len -= offset;
  465. }
  466. BUG_ON(len > 65536);
  467. if (len) {
  468. /* tran, valid */
  469. sdhci_adma_write_desc(host, desc, addr, len,
  470. ADMA2_TRAN_VALID);
  471. desc += host->desc_sz;
  472. }
  473. /*
  474. * If this triggers then we have a calculation bug
  475. * somewhere. :/
  476. */
  477. WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
  478. }
  479. if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
  480. /* Mark the last descriptor as the terminating descriptor */
  481. if (desc != host->adma_table) {
  482. desc -= host->desc_sz;
  483. sdhci_adma_mark_end(desc);
  484. }
  485. } else {
  486. /* Add a terminating entry - nop, end, valid */
  487. sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
  488. }
  489. }
  490. static void sdhci_adma_table_post(struct sdhci_host *host,
  491. struct mmc_data *data)
  492. {
  493. struct scatterlist *sg;
  494. int i, size;
  495. void *align;
  496. char *buffer;
  497. unsigned long flags;
  498. if (data->flags & MMC_DATA_READ) {
  499. bool has_unaligned = false;
  500. /* Do a quick scan of the SG list for any unaligned mappings */
  501. for_each_sg(data->sg, sg, host->sg_count, i)
  502. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  503. has_unaligned = true;
  504. break;
  505. }
  506. if (has_unaligned) {
  507. dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
  508. data->sg_len, DMA_FROM_DEVICE);
  509. align = host->align_buffer;
  510. for_each_sg(data->sg, sg, host->sg_count, i) {
  511. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  512. size = SDHCI_ADMA2_ALIGN -
  513. (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
  514. buffer = sdhci_kmap_atomic(sg, &flags);
  515. memcpy(buffer, align, size);
  516. sdhci_kunmap_atomic(buffer, &flags);
  517. align += SDHCI_ADMA2_ALIGN;
  518. }
  519. }
  520. }
  521. }
  522. }
  523. static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  524. {
  525. u8 count;
  526. struct mmc_data *data = cmd->data;
  527. unsigned target_timeout, current_timeout;
  528. /*
  529. * If the host controller provides us with an incorrect timeout
  530. * value, just skip the check and use 0xE. The hardware may take
  531. * longer to time out, but that's much better than having a too-short
  532. * timeout value.
  533. */
  534. if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
  535. return 0xE;
  536. /* Unspecified timeout, assume max */
  537. if (!data && !cmd->busy_timeout)
  538. return 0xE;
  539. /* timeout in us */
  540. if (!data)
  541. target_timeout = cmd->busy_timeout * 1000;
  542. else {
  543. target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
  544. if (host->clock && data->timeout_clks) {
  545. unsigned long long val;
  546. /*
  547. * data->timeout_clks is in units of clock cycles.
  548. * host->clock is in Hz. target_timeout is in us.
  549. * Hence, us = 1000000 * cycles / Hz. Round up.
  550. */
  551. val = 1000000ULL * data->timeout_clks;
  552. if (do_div(val, host->clock))
  553. target_timeout++;
  554. target_timeout += val;
  555. }
  556. }
  557. /*
  558. * Figure out needed cycles.
  559. * We do this in steps in order to fit inside a 32 bit int.
  560. * The first step is the minimum timeout, which will have a
  561. * minimum resolution of 6 bits:
  562. * (1) 2^13*1000 > 2^22,
  563. * (2) host->timeout_clk < 2^16
  564. * =>
  565. * (1) / (2) > 2^6
  566. */
  567. count = 0;
  568. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  569. while (current_timeout < target_timeout) {
  570. count++;
  571. current_timeout <<= 1;
  572. if (count >= 0xF)
  573. break;
  574. }
  575. if (count >= 0xF) {
  576. DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
  577. mmc_hostname(host->mmc), count, cmd->opcode);
  578. count = 0xE;
  579. }
  580. return count;
  581. }
  582. static void sdhci_set_transfer_irqs(struct sdhci_host *host)
  583. {
  584. u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
  585. u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
  586. if (host->flags & SDHCI_REQ_USE_DMA)
  587. host->ier = (host->ier & ~pio_irqs) | dma_irqs;
  588. else
  589. host->ier = (host->ier & ~dma_irqs) | pio_irqs;
  590. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  591. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  592. }
  593. static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  594. {
  595. u8 count;
  596. if (host->ops->set_timeout) {
  597. host->ops->set_timeout(host, cmd);
  598. } else {
  599. count = sdhci_calc_timeout(host, cmd);
  600. sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
  601. }
  602. }
  603. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
  604. {
  605. u8 ctrl;
  606. struct mmc_data *data = cmd->data;
  607. if (sdhci_data_line_cmd(cmd))
  608. sdhci_set_timeout(host, cmd);
  609. if (!data)
  610. return;
  611. WARN_ON(host->data);
  612. /* Sanity checks */
  613. BUG_ON(data->blksz * data->blocks > 524288);
  614. BUG_ON(data->blksz > host->mmc->max_blk_size);
  615. BUG_ON(data->blocks > 65535);
  616. host->data = data;
  617. host->data_early = 0;
  618. host->data->bytes_xfered = 0;
  619. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  620. struct scatterlist *sg;
  621. unsigned int length_mask, offset_mask;
  622. int i;
  623. host->flags |= SDHCI_REQ_USE_DMA;
  624. /*
  625. * FIXME: This doesn't account for merging when mapping the
  626. * scatterlist.
  627. *
  628. * The assumption here being that alignment and lengths are
  629. * the same after DMA mapping to device address space.
  630. */
  631. length_mask = 0;
  632. offset_mask = 0;
  633. if (host->flags & SDHCI_USE_ADMA) {
  634. if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
  635. length_mask = 3;
  636. /*
  637. * As we use up to 3 byte chunks to work
  638. * around alignment problems, we need to
  639. * check the offset as well.
  640. */
  641. offset_mask = 3;
  642. }
  643. } else {
  644. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
  645. length_mask = 3;
  646. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
  647. offset_mask = 3;
  648. }
  649. if (unlikely(length_mask | offset_mask)) {
  650. for_each_sg(data->sg, sg, data->sg_len, i) {
  651. if (sg->length & length_mask) {
  652. DBG("Reverting to PIO because of transfer size (%d)\n",
  653. sg->length);
  654. host->flags &= ~SDHCI_REQ_USE_DMA;
  655. break;
  656. }
  657. if (sg->offset & offset_mask) {
  658. DBG("Reverting to PIO because of bad alignment\n");
  659. host->flags &= ~SDHCI_REQ_USE_DMA;
  660. break;
  661. }
  662. }
  663. }
  664. }
  665. if (host->flags & SDHCI_REQ_USE_DMA) {
  666. int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
  667. if (sg_cnt <= 0) {
  668. /*
  669. * This only happens when someone fed
  670. * us an invalid request.
  671. */
  672. WARN_ON(1);
  673. host->flags &= ~SDHCI_REQ_USE_DMA;
  674. } else if (host->flags & SDHCI_USE_ADMA) {
  675. sdhci_adma_table_pre(host, data, sg_cnt);
  676. sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
  677. if (host->flags & SDHCI_USE_64_BIT_DMA)
  678. sdhci_writel(host,
  679. (u64)host->adma_addr >> 32,
  680. SDHCI_ADMA_ADDRESS_HI);
  681. } else {
  682. WARN_ON(sg_cnt != 1);
  683. sdhci_writel(host, sg_dma_address(data->sg),
  684. SDHCI_DMA_ADDRESS);
  685. }
  686. }
  687. /*
  688. * Always adjust the DMA selection as some controllers
  689. * (e.g. JMicron) can't do PIO properly when the selection
  690. * is ADMA.
  691. */
  692. if (host->version >= SDHCI_SPEC_200) {
  693. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  694. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  695. if ((host->flags & SDHCI_REQ_USE_DMA) &&
  696. (host->flags & SDHCI_USE_ADMA)) {
  697. if (host->flags & SDHCI_USE_64_BIT_DMA)
  698. ctrl |= SDHCI_CTRL_ADMA64;
  699. else
  700. ctrl |= SDHCI_CTRL_ADMA32;
  701. } else {
  702. ctrl |= SDHCI_CTRL_SDMA;
  703. }
  704. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  705. }
  706. if (!(host->flags & SDHCI_REQ_USE_DMA)) {
  707. int flags;
  708. flags = SG_MITER_ATOMIC;
  709. if (host->data->flags & MMC_DATA_READ)
  710. flags |= SG_MITER_TO_SG;
  711. else
  712. flags |= SG_MITER_FROM_SG;
  713. sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
  714. host->blocks = data->blocks;
  715. }
  716. sdhci_set_transfer_irqs(host);
  717. /* Set the DMA boundary value and block size */
  718. sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
  719. data->blksz), SDHCI_BLOCK_SIZE);
  720. sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
  721. }
  722. static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
  723. struct mmc_request *mrq)
  724. {
  725. return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
  726. !mrq->cap_cmd_during_tfr;
  727. }
  728. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  729. struct mmc_command *cmd)
  730. {
  731. u16 mode = 0;
  732. struct mmc_data *data = cmd->data;
  733. if (data == NULL) {
  734. if (host->quirks2 &
  735. SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
  736. sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
  737. } else {
  738. /* clear Auto CMD settings for no data CMDs */
  739. mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
  740. sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
  741. SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
  742. }
  743. return;
  744. }
  745. WARN_ON(!host->data);
  746. if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
  747. mode = SDHCI_TRNS_BLK_CNT_EN;
  748. if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
  749. mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
  750. /*
  751. * If we are sending CMD23, CMD12 never gets sent
  752. * on successful completion (so no Auto-CMD12).
  753. */
  754. if (sdhci_auto_cmd12(host, cmd->mrq) &&
  755. (cmd->opcode != SD_IO_RW_EXTENDED))
  756. mode |= SDHCI_TRNS_AUTO_CMD12;
  757. else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
  758. mode |= SDHCI_TRNS_AUTO_CMD23;
  759. sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
  760. }
  761. }
  762. if (data->flags & MMC_DATA_READ)
  763. mode |= SDHCI_TRNS_READ;
  764. if (host->flags & SDHCI_REQ_USE_DMA)
  765. mode |= SDHCI_TRNS_DMA;
  766. sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
  767. }
  768. static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
  769. {
  770. return (!(host->flags & SDHCI_DEVICE_DEAD) &&
  771. ((mrq->cmd && mrq->cmd->error) ||
  772. (mrq->sbc && mrq->sbc->error) ||
  773. (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
  774. (mrq->data->stop && mrq->data->stop->error))) ||
  775. (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
  776. }
  777. static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  778. {
  779. int i;
  780. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  781. if (host->mrqs_done[i] == mrq) {
  782. WARN_ON(1);
  783. return;
  784. }
  785. }
  786. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  787. if (!host->mrqs_done[i]) {
  788. host->mrqs_done[i] = mrq;
  789. break;
  790. }
  791. }
  792. WARN_ON(i >= SDHCI_MAX_MRQS);
  793. tasklet_schedule(&host->finish_tasklet);
  794. }
  795. static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  796. {
  797. if (host->cmd && host->cmd->mrq == mrq)
  798. host->cmd = NULL;
  799. if (host->data_cmd && host->data_cmd->mrq == mrq)
  800. host->data_cmd = NULL;
  801. if (host->data && host->data->mrq == mrq)
  802. host->data = NULL;
  803. if (sdhci_needs_reset(host, mrq))
  804. host->pending_reset = true;
  805. __sdhci_finish_mrq(host, mrq);
  806. }
  807. static void sdhci_finish_data(struct sdhci_host *host)
  808. {
  809. struct mmc_command *data_cmd = host->data_cmd;
  810. struct mmc_data *data = host->data;
  811. host->data = NULL;
  812. host->data_cmd = NULL;
  813. if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
  814. (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
  815. sdhci_adma_table_post(host, data);
  816. /*
  817. * The specification states that the block count register must
  818. * be updated, but it does not specify at what point in the
  819. * data flow. That makes the register entirely useless to read
  820. * back so we have to assume that nothing made it to the card
  821. * in the event of an error.
  822. */
  823. if (data->error)
  824. data->bytes_xfered = 0;
  825. else
  826. data->bytes_xfered = data->blksz * data->blocks;
  827. /*
  828. * Need to send CMD12 if -
  829. * a) open-ended multiblock transfer (no CMD23)
  830. * b) error in multiblock transfer
  831. */
  832. if (data->stop &&
  833. (data->error ||
  834. !data->mrq->sbc)) {
  835. /*
  836. * The controller needs a reset of internal state machines
  837. * upon error conditions.
  838. */
  839. if (data->error) {
  840. if (!host->cmd || host->cmd == data_cmd)
  841. sdhci_do_reset(host, SDHCI_RESET_CMD);
  842. sdhci_do_reset(host, SDHCI_RESET_DATA);
  843. }
  844. /*
  845. * 'cap_cmd_during_tfr' request must not use the command line
  846. * after mmc_command_done() has been called. It is upper layer's
  847. * responsibility to send the stop command if required.
  848. */
  849. if (data->mrq->cap_cmd_during_tfr) {
  850. sdhci_finish_mrq(host, data->mrq);
  851. } else {
  852. /* Avoid triggering warning in sdhci_send_command() */
  853. host->cmd = NULL;
  854. sdhci_send_command(host, data->stop);
  855. }
  856. } else {
  857. sdhci_finish_mrq(host, data->mrq);
  858. }
  859. }
  860. static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
  861. unsigned long timeout)
  862. {
  863. if (sdhci_data_line_cmd(mrq->cmd))
  864. mod_timer(&host->data_timer, timeout);
  865. else
  866. mod_timer(&host->timer, timeout);
  867. }
  868. static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
  869. {
  870. if (sdhci_data_line_cmd(mrq->cmd))
  871. del_timer(&host->data_timer);
  872. else
  873. del_timer(&host->timer);
  874. }
  875. void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  876. {
  877. int flags;
  878. u32 mask;
  879. unsigned long timeout;
  880. WARN_ON(host->cmd);
  881. /* Initially, a command has no error */
  882. cmd->error = 0;
  883. if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
  884. cmd->opcode == MMC_STOP_TRANSMISSION)
  885. cmd->flags |= MMC_RSP_BUSY;
  886. /* Wait max 10 ms */
  887. timeout = 10;
  888. mask = SDHCI_CMD_INHIBIT;
  889. if (sdhci_data_line_cmd(cmd))
  890. mask |= SDHCI_DATA_INHIBIT;
  891. /* We shouldn't wait for data inihibit for stop commands, even
  892. though they might use busy signaling */
  893. if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
  894. mask &= ~SDHCI_DATA_INHIBIT;
  895. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  896. if (timeout == 0) {
  897. pr_err("%s: Controller never released inhibit bit(s).\n",
  898. mmc_hostname(host->mmc));
  899. sdhci_dumpregs(host);
  900. cmd->error = -EIO;
  901. sdhci_finish_mrq(host, cmd->mrq);
  902. return;
  903. }
  904. timeout--;
  905. mdelay(1);
  906. }
  907. timeout = jiffies;
  908. if (!cmd->data && cmd->busy_timeout > 9000)
  909. timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
  910. else
  911. timeout += 10 * HZ;
  912. sdhci_mod_timer(host, cmd->mrq, timeout);
  913. host->cmd = cmd;
  914. if (sdhci_data_line_cmd(cmd)) {
  915. WARN_ON(host->data_cmd);
  916. host->data_cmd = cmd;
  917. }
  918. sdhci_prepare_data(host, cmd);
  919. sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
  920. sdhci_set_transfer_mode(host, cmd);
  921. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  922. pr_err("%s: Unsupported response type!\n",
  923. mmc_hostname(host->mmc));
  924. cmd->error = -EINVAL;
  925. sdhci_finish_mrq(host, cmd->mrq);
  926. return;
  927. }
  928. if (!(cmd->flags & MMC_RSP_PRESENT))
  929. flags = SDHCI_CMD_RESP_NONE;
  930. else if (cmd->flags & MMC_RSP_136)
  931. flags = SDHCI_CMD_RESP_LONG;
  932. else if (cmd->flags & MMC_RSP_BUSY)
  933. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  934. else
  935. flags = SDHCI_CMD_RESP_SHORT;
  936. if (cmd->flags & MMC_RSP_CRC)
  937. flags |= SDHCI_CMD_CRC;
  938. if (cmd->flags & MMC_RSP_OPCODE)
  939. flags |= SDHCI_CMD_INDEX;
  940. /* CMD19 is special in that the Data Present Select should be set */
  941. if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  942. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
  943. flags |= SDHCI_CMD_DATA;
  944. sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
  945. }
  946. EXPORT_SYMBOL_GPL(sdhci_send_command);
  947. static void sdhci_finish_command(struct sdhci_host *host)
  948. {
  949. struct mmc_command *cmd = host->cmd;
  950. int i;
  951. host->cmd = NULL;
  952. if (cmd->flags & MMC_RSP_PRESENT) {
  953. if (cmd->flags & MMC_RSP_136) {
  954. /* CRC is stripped so we need to do some shifting. */
  955. for (i = 0;i < 4;i++) {
  956. cmd->resp[i] = sdhci_readl(host,
  957. SDHCI_RESPONSE + (3-i)*4) << 8;
  958. if (i != 3)
  959. cmd->resp[i] |=
  960. sdhci_readb(host,
  961. SDHCI_RESPONSE + (3-i)*4-1);
  962. }
  963. } else {
  964. cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
  965. }
  966. }
  967. if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
  968. mmc_command_done(host->mmc, cmd->mrq);
  969. /*
  970. * The host can send and interrupt when the busy state has
  971. * ended, allowing us to wait without wasting CPU cycles.
  972. * The busy signal uses DAT0 so this is similar to waiting
  973. * for data to complete.
  974. *
  975. * Note: The 1.0 specification is a bit ambiguous about this
  976. * feature so there might be some problems with older
  977. * controllers.
  978. */
  979. if (cmd->flags & MMC_RSP_BUSY) {
  980. if (cmd->data) {
  981. DBG("Cannot wait for busy signal when also doing a data transfer");
  982. } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  983. cmd == host->data_cmd) {
  984. /* Command complete before busy is ended */
  985. return;
  986. }
  987. }
  988. /* Finished CMD23, now send actual command. */
  989. if (cmd == cmd->mrq->sbc) {
  990. sdhci_send_command(host, cmd->mrq->cmd);
  991. } else {
  992. /* Processed actual command. */
  993. if (host->data && host->data_early)
  994. sdhci_finish_data(host);
  995. if (!cmd->data)
  996. sdhci_finish_mrq(host, cmd->mrq);
  997. }
  998. }
  999. static u16 sdhci_get_preset_value(struct sdhci_host *host)
  1000. {
  1001. u16 preset = 0;
  1002. switch (host->timing) {
  1003. case MMC_TIMING_UHS_SDR12:
  1004. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1005. break;
  1006. case MMC_TIMING_UHS_SDR25:
  1007. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
  1008. break;
  1009. case MMC_TIMING_UHS_SDR50:
  1010. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
  1011. break;
  1012. case MMC_TIMING_UHS_SDR104:
  1013. case MMC_TIMING_MMC_HS200:
  1014. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
  1015. break;
  1016. case MMC_TIMING_UHS_DDR50:
  1017. case MMC_TIMING_MMC_DDR52:
  1018. preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
  1019. break;
  1020. case MMC_TIMING_MMC_HS400:
  1021. preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
  1022. break;
  1023. default:
  1024. pr_warn("%s: Invalid UHS-I mode selected\n",
  1025. mmc_hostname(host->mmc));
  1026. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1027. break;
  1028. }
  1029. return preset;
  1030. }
  1031. u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
  1032. unsigned int *actual_clock)
  1033. {
  1034. int div = 0; /* Initialized for compiler warning */
  1035. int real_div = div, clk_mul = 1;
  1036. u16 clk = 0;
  1037. bool switch_base_clk = false;
  1038. if (host->version >= SDHCI_SPEC_300) {
  1039. if (host->preset_enabled) {
  1040. u16 pre_val;
  1041. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1042. pre_val = sdhci_get_preset_value(host);
  1043. div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
  1044. >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
  1045. if (host->clk_mul &&
  1046. (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
  1047. clk = SDHCI_PROG_CLOCK_MODE;
  1048. real_div = div + 1;
  1049. clk_mul = host->clk_mul;
  1050. } else {
  1051. real_div = max_t(int, 1, div << 1);
  1052. }
  1053. goto clock_set;
  1054. }
  1055. /*
  1056. * Check if the Host Controller supports Programmable Clock
  1057. * Mode.
  1058. */
  1059. if (host->clk_mul) {
  1060. for (div = 1; div <= 1024; div++) {
  1061. if ((host->max_clk * host->clk_mul / div)
  1062. <= clock)
  1063. break;
  1064. }
  1065. if ((host->max_clk * host->clk_mul / div) <= clock) {
  1066. /*
  1067. * Set Programmable Clock Mode in the Clock
  1068. * Control register.
  1069. */
  1070. clk = SDHCI_PROG_CLOCK_MODE;
  1071. real_div = div;
  1072. clk_mul = host->clk_mul;
  1073. div--;
  1074. } else {
  1075. /*
  1076. * Divisor can be too small to reach clock
  1077. * speed requirement. Then use the base clock.
  1078. */
  1079. switch_base_clk = true;
  1080. }
  1081. }
  1082. if (!host->clk_mul || switch_base_clk) {
  1083. /* Version 3.00 divisors must be a multiple of 2. */
  1084. if (host->max_clk <= clock)
  1085. div = 1;
  1086. else {
  1087. for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
  1088. div += 2) {
  1089. if ((host->max_clk / div) <= clock)
  1090. break;
  1091. }
  1092. }
  1093. real_div = div;
  1094. div >>= 1;
  1095. if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
  1096. && !div && host->max_clk <= 25000000)
  1097. div = 1;
  1098. }
  1099. } else {
  1100. /* Version 2.00 divisors must be a power of 2. */
  1101. for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
  1102. if ((host->max_clk / div) <= clock)
  1103. break;
  1104. }
  1105. real_div = div;
  1106. div >>= 1;
  1107. }
  1108. clock_set:
  1109. if (real_div)
  1110. *actual_clock = (host->max_clk * clk_mul) / real_div;
  1111. clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
  1112. clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
  1113. << SDHCI_DIVIDER_HI_SHIFT;
  1114. return clk;
  1115. }
  1116. EXPORT_SYMBOL_GPL(sdhci_calc_clk);
  1117. void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
  1118. {
  1119. unsigned long timeout;
  1120. clk |= SDHCI_CLOCK_INT_EN;
  1121. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1122. /* Wait max 20 ms */
  1123. timeout = 20;
  1124. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  1125. & SDHCI_CLOCK_INT_STABLE)) {
  1126. if (timeout == 0) {
  1127. pr_err("%s: Internal clock never stabilised.\n",
  1128. mmc_hostname(host->mmc));
  1129. sdhci_dumpregs(host);
  1130. return;
  1131. }
  1132. timeout--;
  1133. mdelay(1);
  1134. }
  1135. clk |= SDHCI_CLOCK_CARD_EN;
  1136. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1137. }
  1138. EXPORT_SYMBOL_GPL(sdhci_enable_clk);
  1139. void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  1140. {
  1141. u16 clk;
  1142. host->mmc->actual_clock = 0;
  1143. sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
  1144. if (clock == 0)
  1145. return;
  1146. clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
  1147. sdhci_enable_clk(host, clk);
  1148. }
  1149. EXPORT_SYMBOL_GPL(sdhci_set_clock);
  1150. static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
  1151. unsigned short vdd)
  1152. {
  1153. struct mmc_host *mmc = host->mmc;
  1154. spin_unlock_irq(&host->lock);
  1155. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
  1156. spin_lock_irq(&host->lock);
  1157. if (mode != MMC_POWER_OFF)
  1158. sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
  1159. else
  1160. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1161. }
  1162. void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
  1163. unsigned short vdd)
  1164. {
  1165. u8 pwr = 0;
  1166. if (mode != MMC_POWER_OFF) {
  1167. switch (1 << vdd) {
  1168. case MMC_VDD_165_195:
  1169. pwr = SDHCI_POWER_180;
  1170. break;
  1171. case MMC_VDD_29_30:
  1172. case MMC_VDD_30_31:
  1173. pwr = SDHCI_POWER_300;
  1174. break;
  1175. case MMC_VDD_32_33:
  1176. case MMC_VDD_33_34:
  1177. pwr = SDHCI_POWER_330;
  1178. break;
  1179. default:
  1180. WARN(1, "%s: Invalid vdd %#x\n",
  1181. mmc_hostname(host->mmc), vdd);
  1182. break;
  1183. }
  1184. }
  1185. if (host->pwr == pwr)
  1186. return;
  1187. host->pwr = pwr;
  1188. if (pwr == 0) {
  1189. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1190. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1191. sdhci_runtime_pm_bus_off(host);
  1192. } else {
  1193. /*
  1194. * Spec says that we should clear the power reg before setting
  1195. * a new value. Some controllers don't seem to like this though.
  1196. */
  1197. if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  1198. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1199. /*
  1200. * At least the Marvell CaFe chip gets confused if we set the
  1201. * voltage and set turn on power at the same time, so set the
  1202. * voltage first.
  1203. */
  1204. if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
  1205. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1206. pwr |= SDHCI_POWER_ON;
  1207. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1208. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1209. sdhci_runtime_pm_bus_on(host);
  1210. /*
  1211. * Some controllers need an extra 10ms delay of 10ms before
  1212. * they can apply clock after applying power
  1213. */
  1214. if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
  1215. mdelay(10);
  1216. }
  1217. }
  1218. EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
  1219. void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
  1220. unsigned short vdd)
  1221. {
  1222. if (IS_ERR(host->mmc->supply.vmmc))
  1223. sdhci_set_power_noreg(host, mode, vdd);
  1224. else
  1225. sdhci_set_power_reg(host, mode, vdd);
  1226. }
  1227. EXPORT_SYMBOL_GPL(sdhci_set_power);
  1228. /*****************************************************************************\
  1229. * *
  1230. * MMC callbacks *
  1231. * *
  1232. \*****************************************************************************/
  1233. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  1234. {
  1235. struct sdhci_host *host;
  1236. int present;
  1237. unsigned long flags;
  1238. host = mmc_priv(mmc);
  1239. /* Firstly check card presence */
  1240. present = mmc->ops->get_cd(mmc);
  1241. spin_lock_irqsave(&host->lock, flags);
  1242. sdhci_led_activate(host);
  1243. /*
  1244. * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
  1245. * requests if Auto-CMD12 is enabled.
  1246. */
  1247. if (sdhci_auto_cmd12(host, mrq)) {
  1248. if (mrq->stop) {
  1249. mrq->data->stop = NULL;
  1250. mrq->stop = NULL;
  1251. }
  1252. }
  1253. if (!present || host->flags & SDHCI_DEVICE_DEAD) {
  1254. mrq->cmd->error = -ENOMEDIUM;
  1255. sdhci_finish_mrq(host, mrq);
  1256. } else {
  1257. if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
  1258. sdhci_send_command(host, mrq->sbc);
  1259. else
  1260. sdhci_send_command(host, mrq->cmd);
  1261. }
  1262. mmiowb();
  1263. spin_unlock_irqrestore(&host->lock, flags);
  1264. }
  1265. void sdhci_set_bus_width(struct sdhci_host *host, int width)
  1266. {
  1267. u8 ctrl;
  1268. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1269. if (width == MMC_BUS_WIDTH_8) {
  1270. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1271. if (host->version >= SDHCI_SPEC_300)
  1272. ctrl |= SDHCI_CTRL_8BITBUS;
  1273. } else {
  1274. if (host->version >= SDHCI_SPEC_300)
  1275. ctrl &= ~SDHCI_CTRL_8BITBUS;
  1276. if (width == MMC_BUS_WIDTH_4)
  1277. ctrl |= SDHCI_CTRL_4BITBUS;
  1278. else
  1279. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1280. }
  1281. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1282. }
  1283. EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
  1284. void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
  1285. {
  1286. u16 ctrl_2;
  1287. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1288. /* Select Bus Speed Mode for host */
  1289. ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
  1290. if ((timing == MMC_TIMING_MMC_HS200) ||
  1291. (timing == MMC_TIMING_UHS_SDR104))
  1292. ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
  1293. else if (timing == MMC_TIMING_UHS_SDR12)
  1294. ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
  1295. else if (timing == MMC_TIMING_UHS_SDR25)
  1296. ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
  1297. else if (timing == MMC_TIMING_UHS_SDR50)
  1298. ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
  1299. else if ((timing == MMC_TIMING_UHS_DDR50) ||
  1300. (timing == MMC_TIMING_MMC_DDR52))
  1301. ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
  1302. else if (timing == MMC_TIMING_MMC_HS400)
  1303. ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
  1304. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1305. }
  1306. EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
  1307. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1308. {
  1309. struct sdhci_host *host = mmc_priv(mmc);
  1310. unsigned long flags;
  1311. u8 ctrl;
  1312. if (ios->power_mode == MMC_POWER_UNDEFINED)
  1313. return;
  1314. spin_lock_irqsave(&host->lock, flags);
  1315. if (host->flags & SDHCI_DEVICE_DEAD) {
  1316. spin_unlock_irqrestore(&host->lock, flags);
  1317. if (!IS_ERR(mmc->supply.vmmc) &&
  1318. ios->power_mode == MMC_POWER_OFF)
  1319. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1320. return;
  1321. }
  1322. /*
  1323. * Reset the chip on each power off.
  1324. * Should clear out any weird states.
  1325. */
  1326. if (ios->power_mode == MMC_POWER_OFF) {
  1327. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  1328. sdhci_reinit(host);
  1329. }
  1330. if (host->version >= SDHCI_SPEC_300 &&
  1331. (ios->power_mode == MMC_POWER_UP) &&
  1332. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
  1333. sdhci_enable_preset_value(host, false);
  1334. if (!ios->clock || ios->clock != host->clock) {
  1335. host->ops->set_clock(host, ios->clock);
  1336. host->clock = ios->clock;
  1337. if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
  1338. host->clock) {
  1339. host->timeout_clk = host->mmc->actual_clock ?
  1340. host->mmc->actual_clock / 1000 :
  1341. host->clock / 1000;
  1342. host->mmc->max_busy_timeout =
  1343. host->ops->get_max_timeout_count ?
  1344. host->ops->get_max_timeout_count(host) :
  1345. 1 << 27;
  1346. host->mmc->max_busy_timeout /= host->timeout_clk;
  1347. }
  1348. }
  1349. if (host->ops->set_power)
  1350. host->ops->set_power(host, ios->power_mode, ios->vdd);
  1351. else
  1352. sdhci_set_power(host, ios->power_mode, ios->vdd);
  1353. if (host->ops->platform_send_init_74_clocks)
  1354. host->ops->platform_send_init_74_clocks(host, ios->power_mode);
  1355. host->ops->set_bus_width(host, ios->bus_width);
  1356. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1357. if ((ios->timing == MMC_TIMING_SD_HS ||
  1358. ios->timing == MMC_TIMING_MMC_HS ||
  1359. ios->timing == MMC_TIMING_MMC_HS400 ||
  1360. ios->timing == MMC_TIMING_MMC_HS200 ||
  1361. ios->timing == MMC_TIMING_MMC_DDR52 ||
  1362. ios->timing == MMC_TIMING_UHS_SDR50 ||
  1363. ios->timing == MMC_TIMING_UHS_SDR104 ||
  1364. ios->timing == MMC_TIMING_UHS_DDR50 ||
  1365. ios->timing == MMC_TIMING_UHS_SDR25)
  1366. && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
  1367. ctrl |= SDHCI_CTRL_HISPD;
  1368. else
  1369. ctrl &= ~SDHCI_CTRL_HISPD;
  1370. if (host->version >= SDHCI_SPEC_300) {
  1371. u16 clk, ctrl_2;
  1372. if (!host->preset_enabled) {
  1373. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1374. /*
  1375. * We only need to set Driver Strength if the
  1376. * preset value enable is not set.
  1377. */
  1378. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1379. ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
  1380. if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
  1381. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
  1382. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
  1383. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1384. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
  1385. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
  1386. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
  1387. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
  1388. else {
  1389. pr_warn("%s: invalid driver type, default to driver type B\n",
  1390. mmc_hostname(mmc));
  1391. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1392. }
  1393. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1394. } else {
  1395. /*
  1396. * According to SDHC Spec v3.00, if the Preset Value
  1397. * Enable in the Host Control 2 register is set, we
  1398. * need to reset SD Clock Enable before changing High
  1399. * Speed Enable to avoid generating clock gliches.
  1400. */
  1401. /* Reset SD Clock Enable */
  1402. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1403. clk &= ~SDHCI_CLOCK_CARD_EN;
  1404. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1405. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1406. /* Re-enable SD Clock */
  1407. host->ops->set_clock(host, host->clock);
  1408. }
  1409. /* Reset SD Clock Enable */
  1410. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1411. clk &= ~SDHCI_CLOCK_CARD_EN;
  1412. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1413. host->ops->set_uhs_signaling(host, ios->timing);
  1414. host->timing = ios->timing;
  1415. if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
  1416. ((ios->timing == MMC_TIMING_UHS_SDR12) ||
  1417. (ios->timing == MMC_TIMING_UHS_SDR25) ||
  1418. (ios->timing == MMC_TIMING_UHS_SDR50) ||
  1419. (ios->timing == MMC_TIMING_UHS_SDR104) ||
  1420. (ios->timing == MMC_TIMING_UHS_DDR50) ||
  1421. (ios->timing == MMC_TIMING_MMC_DDR52))) {
  1422. u16 preset;
  1423. sdhci_enable_preset_value(host, true);
  1424. preset = sdhci_get_preset_value(host);
  1425. ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
  1426. >> SDHCI_PRESET_DRV_SHIFT;
  1427. }
  1428. /* Re-enable SD Clock */
  1429. host->ops->set_clock(host, host->clock);
  1430. } else
  1431. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1432. /*
  1433. * Some (ENE) controllers go apeshit on some ios operation,
  1434. * signalling timeout and CRC errors even on CMD0. Resetting
  1435. * it on each ios seems to solve the problem.
  1436. */
  1437. if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  1438. sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  1439. mmiowb();
  1440. spin_unlock_irqrestore(&host->lock, flags);
  1441. }
  1442. static int sdhci_get_cd(struct mmc_host *mmc)
  1443. {
  1444. struct sdhci_host *host = mmc_priv(mmc);
  1445. int gpio_cd = mmc_gpio_get_cd(mmc);
  1446. if (host->flags & SDHCI_DEVICE_DEAD)
  1447. return 0;
  1448. /* If nonremovable, assume that the card is always present. */
  1449. if (!mmc_card_is_removable(host->mmc))
  1450. return 1;
  1451. /*
  1452. * Try slot gpio detect, if defined it take precedence
  1453. * over build in controller functionality
  1454. */
  1455. if (gpio_cd >= 0)
  1456. return !!gpio_cd;
  1457. /* If polling, assume that the card is always present. */
  1458. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
  1459. return 1;
  1460. /* Host native card detect */
  1461. return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
  1462. }
  1463. static int sdhci_check_ro(struct sdhci_host *host)
  1464. {
  1465. unsigned long flags;
  1466. int is_readonly;
  1467. spin_lock_irqsave(&host->lock, flags);
  1468. if (host->flags & SDHCI_DEVICE_DEAD)
  1469. is_readonly = 0;
  1470. else if (host->ops->get_ro)
  1471. is_readonly = host->ops->get_ro(host);
  1472. else
  1473. is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
  1474. & SDHCI_WRITE_PROTECT);
  1475. spin_unlock_irqrestore(&host->lock, flags);
  1476. /* This quirk needs to be replaced by a callback-function later */
  1477. return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
  1478. !is_readonly : is_readonly;
  1479. }
  1480. #define SAMPLE_COUNT 5
  1481. static int sdhci_get_ro(struct mmc_host *mmc)
  1482. {
  1483. struct sdhci_host *host = mmc_priv(mmc);
  1484. int i, ro_count;
  1485. if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
  1486. return sdhci_check_ro(host);
  1487. ro_count = 0;
  1488. for (i = 0; i < SAMPLE_COUNT; i++) {
  1489. if (sdhci_check_ro(host)) {
  1490. if (++ro_count > SAMPLE_COUNT / 2)
  1491. return 1;
  1492. }
  1493. msleep(30);
  1494. }
  1495. return 0;
  1496. }
  1497. static void sdhci_hw_reset(struct mmc_host *mmc)
  1498. {
  1499. struct sdhci_host *host = mmc_priv(mmc);
  1500. if (host->ops && host->ops->hw_reset)
  1501. host->ops->hw_reset(host);
  1502. }
  1503. static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
  1504. {
  1505. if (!(host->flags & SDHCI_DEVICE_DEAD)) {
  1506. if (enable)
  1507. host->ier |= SDHCI_INT_CARD_INT;
  1508. else
  1509. host->ier &= ~SDHCI_INT_CARD_INT;
  1510. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1511. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1512. mmiowb();
  1513. }
  1514. }
  1515. static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  1516. {
  1517. struct sdhci_host *host = mmc_priv(mmc);
  1518. unsigned long flags;
  1519. spin_lock_irqsave(&host->lock, flags);
  1520. if (enable)
  1521. host->flags |= SDHCI_SDIO_IRQ_ENABLED;
  1522. else
  1523. host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
  1524. sdhci_enable_sdio_irq_nolock(host, enable);
  1525. spin_unlock_irqrestore(&host->lock, flags);
  1526. }
  1527. static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
  1528. struct mmc_ios *ios)
  1529. {
  1530. struct sdhci_host *host = mmc_priv(mmc);
  1531. u16 ctrl;
  1532. int ret;
  1533. /*
  1534. * Signal Voltage Switching is only applicable for Host Controllers
  1535. * v3.00 and above.
  1536. */
  1537. if (host->version < SDHCI_SPEC_300)
  1538. return 0;
  1539. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1540. switch (ios->signal_voltage) {
  1541. case MMC_SIGNAL_VOLTAGE_330:
  1542. if (!(host->flags & SDHCI_SIGNALING_330))
  1543. return -EINVAL;
  1544. /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
  1545. ctrl &= ~SDHCI_CTRL_VDD_180;
  1546. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1547. if (!IS_ERR(mmc->supply.vqmmc)) {
  1548. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1549. if (ret) {
  1550. pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
  1551. mmc_hostname(mmc));
  1552. return -EIO;
  1553. }
  1554. }
  1555. /* Wait for 5ms */
  1556. usleep_range(5000, 5500);
  1557. /* 3.3V regulator output should be stable within 5 ms */
  1558. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1559. if (!(ctrl & SDHCI_CTRL_VDD_180))
  1560. return 0;
  1561. pr_warn("%s: 3.3V regulator output did not became stable\n",
  1562. mmc_hostname(mmc));
  1563. return -EAGAIN;
  1564. case MMC_SIGNAL_VOLTAGE_180:
  1565. if (!(host->flags & SDHCI_SIGNALING_180))
  1566. return -EINVAL;
  1567. if (!IS_ERR(mmc->supply.vqmmc)) {
  1568. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1569. if (ret) {
  1570. pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
  1571. mmc_hostname(mmc));
  1572. return -EIO;
  1573. }
  1574. }
  1575. /*
  1576. * Enable 1.8V Signal Enable in the Host Control2
  1577. * register
  1578. */
  1579. ctrl |= SDHCI_CTRL_VDD_180;
  1580. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1581. /* Some controller need to do more when switching */
  1582. if (host->ops->voltage_switch)
  1583. host->ops->voltage_switch(host);
  1584. /* 1.8V regulator output should be stable within 5 ms */
  1585. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1586. if (ctrl & SDHCI_CTRL_VDD_180)
  1587. return 0;
  1588. pr_warn("%s: 1.8V regulator output did not became stable\n",
  1589. mmc_hostname(mmc));
  1590. return -EAGAIN;
  1591. case MMC_SIGNAL_VOLTAGE_120:
  1592. if (!(host->flags & SDHCI_SIGNALING_120))
  1593. return -EINVAL;
  1594. if (!IS_ERR(mmc->supply.vqmmc)) {
  1595. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1596. if (ret) {
  1597. pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
  1598. mmc_hostname(mmc));
  1599. return -EIO;
  1600. }
  1601. }
  1602. return 0;
  1603. default:
  1604. /* No signal voltage switch required */
  1605. return 0;
  1606. }
  1607. }
  1608. static int sdhci_card_busy(struct mmc_host *mmc)
  1609. {
  1610. struct sdhci_host *host = mmc_priv(mmc);
  1611. u32 present_state;
  1612. /* Check whether DAT[0] is 0 */
  1613. present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
  1614. return !(present_state & SDHCI_DATA_0_LVL_MASK);
  1615. }
  1616. static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1617. {
  1618. struct sdhci_host *host = mmc_priv(mmc);
  1619. unsigned long flags;
  1620. spin_lock_irqsave(&host->lock, flags);
  1621. host->flags |= SDHCI_HS400_TUNING;
  1622. spin_unlock_irqrestore(&host->lock, flags);
  1623. return 0;
  1624. }
  1625. static void sdhci_start_tuning(struct sdhci_host *host)
  1626. {
  1627. u16 ctrl;
  1628. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1629. ctrl |= SDHCI_CTRL_EXEC_TUNING;
  1630. if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
  1631. ctrl |= SDHCI_CTRL_TUNED_CLK;
  1632. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1633. /*
  1634. * As per the Host Controller spec v3.00, tuning command
  1635. * generates Buffer Read Ready interrupt, so enable that.
  1636. *
  1637. * Note: The spec clearly says that when tuning sequence
  1638. * is being performed, the controller does not generate
  1639. * interrupts other than Buffer Read Ready interrupt. But
  1640. * to make sure we don't hit a controller bug, we _only_
  1641. * enable Buffer Read Ready interrupt here.
  1642. */
  1643. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
  1644. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
  1645. }
  1646. static void sdhci_end_tuning(struct sdhci_host *host)
  1647. {
  1648. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1649. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1650. }
  1651. static void sdhci_reset_tuning(struct sdhci_host *host)
  1652. {
  1653. u16 ctrl;
  1654. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1655. ctrl &= ~SDHCI_CTRL_TUNED_CLK;
  1656. ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
  1657. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1658. }
  1659. static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode,
  1660. unsigned long flags)
  1661. {
  1662. sdhci_reset_tuning(host);
  1663. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1664. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1665. sdhci_end_tuning(host);
  1666. spin_unlock_irqrestore(&host->lock, flags);
  1667. mmc_abort_tuning(host->mmc, opcode);
  1668. spin_lock_irqsave(&host->lock, flags);
  1669. }
  1670. /*
  1671. * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
  1672. * tuning command does not have a data payload (or rather the hardware does it
  1673. * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
  1674. * interrupt setup is different to other commands and there is no timeout
  1675. * interrupt so special handling is needed.
  1676. */
  1677. static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode,
  1678. unsigned long flags)
  1679. {
  1680. struct mmc_host *mmc = host->mmc;
  1681. struct mmc_command cmd = {0};
  1682. struct mmc_request mrq = {NULL};
  1683. cmd.opcode = opcode;
  1684. cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
  1685. cmd.mrq = &mrq;
  1686. mrq.cmd = &cmd;
  1687. /*
  1688. * In response to CMD19, the card sends 64 bytes of tuning
  1689. * block to the Host Controller. So we set the block size
  1690. * to 64 here.
  1691. */
  1692. if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
  1693. mmc->ios.bus_width == MMC_BUS_WIDTH_8)
  1694. sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128), SDHCI_BLOCK_SIZE);
  1695. else
  1696. sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64), SDHCI_BLOCK_SIZE);
  1697. /*
  1698. * The tuning block is sent by the card to the host controller.
  1699. * So we set the TRNS_READ bit in the Transfer Mode register.
  1700. * This also takes care of setting DMA Enable and Multi Block
  1701. * Select in the same register to 0.
  1702. */
  1703. sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
  1704. sdhci_send_command(host, &cmd);
  1705. host->cmd = NULL;
  1706. sdhci_del_timer(host, &mrq);
  1707. host->tuning_done = 0;
  1708. spin_unlock_irqrestore(&host->lock, flags);
  1709. /* Wait for Buffer Read Ready interrupt */
  1710. wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
  1711. msecs_to_jiffies(50));
  1712. spin_lock_irqsave(&host->lock, flags);
  1713. }
  1714. static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode,
  1715. unsigned long flags)
  1716. {
  1717. int i;
  1718. /*
  1719. * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
  1720. * of loops reaches 40 times.
  1721. */
  1722. for (i = 0; i < MAX_TUNING_LOOP; i++) {
  1723. u16 ctrl;
  1724. sdhci_send_tuning(host, opcode, flags);
  1725. if (!host->tuning_done) {
  1726. pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
  1727. mmc_hostname(host->mmc));
  1728. sdhci_abort_tuning(host, opcode, flags);
  1729. return;
  1730. }
  1731. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1732. if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
  1733. if (ctrl & SDHCI_CTRL_TUNED_CLK)
  1734. return; /* Success! */
  1735. break;
  1736. }
  1737. /* eMMC spec does not require a delay between tuning cycles */
  1738. if (opcode == MMC_SEND_TUNING_BLOCK)
  1739. mdelay(1);
  1740. }
  1741. pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
  1742. mmc_hostname(host->mmc));
  1743. sdhci_reset_tuning(host);
  1744. }
  1745. int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1746. {
  1747. struct sdhci_host *host = mmc_priv(mmc);
  1748. int err = 0;
  1749. unsigned long flags;
  1750. unsigned int tuning_count = 0;
  1751. bool hs400_tuning;
  1752. spin_lock_irqsave(&host->lock, flags);
  1753. hs400_tuning = host->flags & SDHCI_HS400_TUNING;
  1754. host->flags &= ~SDHCI_HS400_TUNING;
  1755. if (host->tuning_mode == SDHCI_TUNING_MODE_1)
  1756. tuning_count = host->tuning_count;
  1757. /*
  1758. * The Host Controller needs tuning in case of SDR104 and DDR50
  1759. * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
  1760. * the Capabilities register.
  1761. * If the Host Controller supports the HS200 mode then the
  1762. * tuning function has to be executed.
  1763. */
  1764. switch (host->timing) {
  1765. /* HS400 tuning is done in HS200 mode */
  1766. case MMC_TIMING_MMC_HS400:
  1767. err = -EINVAL;
  1768. goto out_unlock;
  1769. case MMC_TIMING_MMC_HS200:
  1770. /*
  1771. * Periodic re-tuning for HS400 is not expected to be needed, so
  1772. * disable it here.
  1773. */
  1774. if (hs400_tuning)
  1775. tuning_count = 0;
  1776. break;
  1777. case MMC_TIMING_UHS_SDR104:
  1778. case MMC_TIMING_UHS_DDR50:
  1779. break;
  1780. case MMC_TIMING_UHS_SDR50:
  1781. if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
  1782. break;
  1783. /* FALLTHROUGH */
  1784. default:
  1785. goto out_unlock;
  1786. }
  1787. if (host->ops->platform_execute_tuning) {
  1788. spin_unlock_irqrestore(&host->lock, flags);
  1789. return host->ops->platform_execute_tuning(host, opcode);
  1790. }
  1791. host->mmc->retune_period = tuning_count;
  1792. sdhci_start_tuning(host);
  1793. __sdhci_execute_tuning(host, opcode, flags);
  1794. sdhci_end_tuning(host);
  1795. out_unlock:
  1796. spin_unlock_irqrestore(&host->lock, flags);
  1797. return err;
  1798. }
  1799. EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
  1800. static int sdhci_select_drive_strength(struct mmc_card *card,
  1801. unsigned int max_dtr, int host_drv,
  1802. int card_drv, int *drv_type)
  1803. {
  1804. struct sdhci_host *host = mmc_priv(card->host);
  1805. if (!host->ops->select_drive_strength)
  1806. return 0;
  1807. return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
  1808. card_drv, drv_type);
  1809. }
  1810. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
  1811. {
  1812. /* Host Controller v3.00 defines preset value registers */
  1813. if (host->version < SDHCI_SPEC_300)
  1814. return;
  1815. /*
  1816. * We only enable or disable Preset Value if they are not already
  1817. * enabled or disabled respectively. Otherwise, we bail out.
  1818. */
  1819. if (host->preset_enabled != enable) {
  1820. u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1821. if (enable)
  1822. ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
  1823. else
  1824. ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
  1825. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1826. if (enable)
  1827. host->flags |= SDHCI_PV_ENABLED;
  1828. else
  1829. host->flags &= ~SDHCI_PV_ENABLED;
  1830. host->preset_enabled = enable;
  1831. }
  1832. }
  1833. static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  1834. int err)
  1835. {
  1836. struct sdhci_host *host = mmc_priv(mmc);
  1837. struct mmc_data *data = mrq->data;
  1838. if (data->host_cookie != COOKIE_UNMAPPED)
  1839. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1840. data->flags & MMC_DATA_WRITE ?
  1841. DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1842. data->host_cookie = COOKIE_UNMAPPED;
  1843. }
  1844. static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  1845. {
  1846. struct sdhci_host *host = mmc_priv(mmc);
  1847. mrq->data->host_cookie = COOKIE_UNMAPPED;
  1848. if (host->flags & SDHCI_REQ_USE_DMA)
  1849. sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
  1850. }
  1851. static inline bool sdhci_has_requests(struct sdhci_host *host)
  1852. {
  1853. return host->cmd || host->data_cmd;
  1854. }
  1855. static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
  1856. {
  1857. if (host->data_cmd) {
  1858. host->data_cmd->error = err;
  1859. sdhci_finish_mrq(host, host->data_cmd->mrq);
  1860. }
  1861. if (host->cmd) {
  1862. host->cmd->error = err;
  1863. sdhci_finish_mrq(host, host->cmd->mrq);
  1864. }
  1865. }
  1866. static void sdhci_card_event(struct mmc_host *mmc)
  1867. {
  1868. struct sdhci_host *host = mmc_priv(mmc);
  1869. unsigned long flags;
  1870. int present;
  1871. /* First check if client has provided their own card event */
  1872. if (host->ops->card_event)
  1873. host->ops->card_event(host);
  1874. present = mmc->ops->get_cd(mmc);
  1875. spin_lock_irqsave(&host->lock, flags);
  1876. /* Check sdhci_has_requests() first in case we are runtime suspended */
  1877. if (sdhci_has_requests(host) && !present) {
  1878. pr_err("%s: Card removed during transfer!\n",
  1879. mmc_hostname(host->mmc));
  1880. pr_err("%s: Resetting controller.\n",
  1881. mmc_hostname(host->mmc));
  1882. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1883. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1884. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  1885. }
  1886. spin_unlock_irqrestore(&host->lock, flags);
  1887. }
  1888. static const struct mmc_host_ops sdhci_ops = {
  1889. .request = sdhci_request,
  1890. .post_req = sdhci_post_req,
  1891. .pre_req = sdhci_pre_req,
  1892. .set_ios = sdhci_set_ios,
  1893. .get_cd = sdhci_get_cd,
  1894. .get_ro = sdhci_get_ro,
  1895. .hw_reset = sdhci_hw_reset,
  1896. .enable_sdio_irq = sdhci_enable_sdio_irq,
  1897. .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
  1898. .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
  1899. .execute_tuning = sdhci_execute_tuning,
  1900. .select_drive_strength = sdhci_select_drive_strength,
  1901. .card_event = sdhci_card_event,
  1902. .card_busy = sdhci_card_busy,
  1903. };
  1904. /*****************************************************************************\
  1905. * *
  1906. * Tasklets *
  1907. * *
  1908. \*****************************************************************************/
  1909. static bool sdhci_request_done(struct sdhci_host *host)
  1910. {
  1911. unsigned long flags;
  1912. struct mmc_request *mrq;
  1913. int i;
  1914. spin_lock_irqsave(&host->lock, flags);
  1915. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  1916. mrq = host->mrqs_done[i];
  1917. if (mrq)
  1918. break;
  1919. }
  1920. if (!mrq) {
  1921. spin_unlock_irqrestore(&host->lock, flags);
  1922. return true;
  1923. }
  1924. sdhci_del_timer(host, mrq);
  1925. /*
  1926. * Always unmap the data buffers if they were mapped by
  1927. * sdhci_prepare_data() whenever we finish with a request.
  1928. * This avoids leaking DMA mappings on error.
  1929. */
  1930. if (host->flags & SDHCI_REQ_USE_DMA) {
  1931. struct mmc_data *data = mrq->data;
  1932. if (data && data->host_cookie == COOKIE_MAPPED) {
  1933. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1934. (data->flags & MMC_DATA_READ) ?
  1935. DMA_FROM_DEVICE : DMA_TO_DEVICE);
  1936. data->host_cookie = COOKIE_UNMAPPED;
  1937. }
  1938. }
  1939. /*
  1940. * The controller needs a reset of internal state machines
  1941. * upon error conditions.
  1942. */
  1943. if (sdhci_needs_reset(host, mrq)) {
  1944. /*
  1945. * Do not finish until command and data lines are available for
  1946. * reset. Note there can only be one other mrq, so it cannot
  1947. * also be in mrqs_done, otherwise host->cmd and host->data_cmd
  1948. * would both be null.
  1949. */
  1950. if (host->cmd || host->data_cmd) {
  1951. spin_unlock_irqrestore(&host->lock, flags);
  1952. return true;
  1953. }
  1954. /* Some controllers need this kick or reset won't work here */
  1955. if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
  1956. /* This is to force an update */
  1957. host->ops->set_clock(host, host->clock);
  1958. /* Spec says we should do both at the same time, but Ricoh
  1959. controllers do not like that. */
  1960. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1961. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1962. host->pending_reset = false;
  1963. }
  1964. if (!sdhci_has_requests(host))
  1965. sdhci_led_deactivate(host);
  1966. host->mrqs_done[i] = NULL;
  1967. mmiowb();
  1968. spin_unlock_irqrestore(&host->lock, flags);
  1969. mmc_request_done(host->mmc, mrq);
  1970. return false;
  1971. }
  1972. static void sdhci_tasklet_finish(unsigned long param)
  1973. {
  1974. struct sdhci_host *host = (struct sdhci_host *)param;
  1975. while (!sdhci_request_done(host))
  1976. ;
  1977. }
  1978. static void sdhci_timeout_timer(unsigned long data)
  1979. {
  1980. struct sdhci_host *host;
  1981. unsigned long flags;
  1982. host = (struct sdhci_host*)data;
  1983. spin_lock_irqsave(&host->lock, flags);
  1984. if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
  1985. pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
  1986. mmc_hostname(host->mmc));
  1987. sdhci_dumpregs(host);
  1988. host->cmd->error = -ETIMEDOUT;
  1989. sdhci_finish_mrq(host, host->cmd->mrq);
  1990. }
  1991. mmiowb();
  1992. spin_unlock_irqrestore(&host->lock, flags);
  1993. }
  1994. static void sdhci_timeout_data_timer(unsigned long data)
  1995. {
  1996. struct sdhci_host *host;
  1997. unsigned long flags;
  1998. host = (struct sdhci_host *)data;
  1999. spin_lock_irqsave(&host->lock, flags);
  2000. if (host->data || host->data_cmd ||
  2001. (host->cmd && sdhci_data_line_cmd(host->cmd))) {
  2002. pr_err("%s: Timeout waiting for hardware interrupt.\n",
  2003. mmc_hostname(host->mmc));
  2004. sdhci_dumpregs(host);
  2005. if (host->data) {
  2006. host->data->error = -ETIMEDOUT;
  2007. sdhci_finish_data(host);
  2008. } else if (host->data_cmd) {
  2009. host->data_cmd->error = -ETIMEDOUT;
  2010. sdhci_finish_mrq(host, host->data_cmd->mrq);
  2011. } else {
  2012. host->cmd->error = -ETIMEDOUT;
  2013. sdhci_finish_mrq(host, host->cmd->mrq);
  2014. }
  2015. }
  2016. mmiowb();
  2017. spin_unlock_irqrestore(&host->lock, flags);
  2018. }
  2019. /*****************************************************************************\
  2020. * *
  2021. * Interrupt handling *
  2022. * *
  2023. \*****************************************************************************/
  2024. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  2025. {
  2026. if (!host->cmd) {
  2027. /*
  2028. * SDHCI recovers from errors by resetting the cmd and data
  2029. * circuits. Until that is done, there very well might be more
  2030. * interrupts, so ignore them in that case.
  2031. */
  2032. if (host->pending_reset)
  2033. return;
  2034. pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
  2035. mmc_hostname(host->mmc), (unsigned)intmask);
  2036. sdhci_dumpregs(host);
  2037. return;
  2038. }
  2039. if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
  2040. SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
  2041. if (intmask & SDHCI_INT_TIMEOUT)
  2042. host->cmd->error = -ETIMEDOUT;
  2043. else
  2044. host->cmd->error = -EILSEQ;
  2045. /*
  2046. * If this command initiates a data phase and a response
  2047. * CRC error is signalled, the card can start transferring
  2048. * data - the card may have received the command without
  2049. * error. We must not terminate the mmc_request early.
  2050. *
  2051. * If the card did not receive the command or returned an
  2052. * error which prevented it sending data, the data phase
  2053. * will time out.
  2054. */
  2055. if (host->cmd->data &&
  2056. (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
  2057. SDHCI_INT_CRC) {
  2058. host->cmd = NULL;
  2059. return;
  2060. }
  2061. sdhci_finish_mrq(host, host->cmd->mrq);
  2062. return;
  2063. }
  2064. if (intmask & SDHCI_INT_RESPONSE)
  2065. sdhci_finish_command(host);
  2066. }
  2067. #ifdef CONFIG_MMC_DEBUG
  2068. static void sdhci_adma_show_error(struct sdhci_host *host)
  2069. {
  2070. const char *name = mmc_hostname(host->mmc);
  2071. void *desc = host->adma_table;
  2072. sdhci_dumpregs(host);
  2073. while (true) {
  2074. struct sdhci_adma2_64_desc *dma_desc = desc;
  2075. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2076. DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2077. name, desc, le32_to_cpu(dma_desc->addr_hi),
  2078. le32_to_cpu(dma_desc->addr_lo),
  2079. le16_to_cpu(dma_desc->len),
  2080. le16_to_cpu(dma_desc->cmd));
  2081. else
  2082. DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2083. name, desc, le32_to_cpu(dma_desc->addr_lo),
  2084. le16_to_cpu(dma_desc->len),
  2085. le16_to_cpu(dma_desc->cmd));
  2086. desc += host->desc_sz;
  2087. if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
  2088. break;
  2089. }
  2090. }
  2091. #else
  2092. static void sdhci_adma_show_error(struct sdhci_host *host) { }
  2093. #endif
  2094. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  2095. {
  2096. u32 command;
  2097. /* CMD19 generates _only_ Buffer Read Ready interrupt */
  2098. if (intmask & SDHCI_INT_DATA_AVAIL) {
  2099. command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
  2100. if (command == MMC_SEND_TUNING_BLOCK ||
  2101. command == MMC_SEND_TUNING_BLOCK_HS200) {
  2102. host->tuning_done = 1;
  2103. wake_up(&host->buf_ready_int);
  2104. return;
  2105. }
  2106. }
  2107. if (!host->data) {
  2108. struct mmc_command *data_cmd = host->data_cmd;
  2109. /*
  2110. * The "data complete" interrupt is also used to
  2111. * indicate that a busy state has ended. See comment
  2112. * above in sdhci_cmd_irq().
  2113. */
  2114. if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
  2115. if (intmask & SDHCI_INT_DATA_TIMEOUT) {
  2116. host->data_cmd = NULL;
  2117. data_cmd->error = -ETIMEDOUT;
  2118. sdhci_finish_mrq(host, data_cmd->mrq);
  2119. return;
  2120. }
  2121. if (intmask & SDHCI_INT_DATA_END) {
  2122. host->data_cmd = NULL;
  2123. /*
  2124. * Some cards handle busy-end interrupt
  2125. * before the command completed, so make
  2126. * sure we do things in the proper order.
  2127. */
  2128. if (host->cmd == data_cmd)
  2129. return;
  2130. sdhci_finish_mrq(host, data_cmd->mrq);
  2131. return;
  2132. }
  2133. }
  2134. /*
  2135. * SDHCI recovers from errors by resetting the cmd and data
  2136. * circuits. Until that is done, there very well might be more
  2137. * interrupts, so ignore them in that case.
  2138. */
  2139. if (host->pending_reset)
  2140. return;
  2141. pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
  2142. mmc_hostname(host->mmc), (unsigned)intmask);
  2143. sdhci_dumpregs(host);
  2144. return;
  2145. }
  2146. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  2147. host->data->error = -ETIMEDOUT;
  2148. else if (intmask & SDHCI_INT_DATA_END_BIT)
  2149. host->data->error = -EILSEQ;
  2150. else if ((intmask & SDHCI_INT_DATA_CRC) &&
  2151. SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
  2152. != MMC_BUS_TEST_R)
  2153. host->data->error = -EILSEQ;
  2154. else if (intmask & SDHCI_INT_ADMA_ERROR) {
  2155. pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
  2156. sdhci_adma_show_error(host);
  2157. host->data->error = -EIO;
  2158. if (host->ops->adma_workaround)
  2159. host->ops->adma_workaround(host, intmask);
  2160. }
  2161. if (host->data->error)
  2162. sdhci_finish_data(host);
  2163. else {
  2164. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  2165. sdhci_transfer_pio(host);
  2166. /*
  2167. * We currently don't do anything fancy with DMA
  2168. * boundaries, but as we can't disable the feature
  2169. * we need to at least restart the transfer.
  2170. *
  2171. * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
  2172. * should return a valid address to continue from, but as
  2173. * some controllers are faulty, don't trust them.
  2174. */
  2175. if (intmask & SDHCI_INT_DMA_END) {
  2176. u32 dmastart, dmanow;
  2177. dmastart = sg_dma_address(host->data->sg);
  2178. dmanow = dmastart + host->data->bytes_xfered;
  2179. /*
  2180. * Force update to the next DMA block boundary.
  2181. */
  2182. dmanow = (dmanow &
  2183. ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
  2184. SDHCI_DEFAULT_BOUNDARY_SIZE;
  2185. host->data->bytes_xfered = dmanow - dmastart;
  2186. DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
  2187. " next 0x%08x\n",
  2188. mmc_hostname(host->mmc), dmastart,
  2189. host->data->bytes_xfered, dmanow);
  2190. sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
  2191. }
  2192. if (intmask & SDHCI_INT_DATA_END) {
  2193. if (host->cmd == host->data_cmd) {
  2194. /*
  2195. * Data managed to finish before the
  2196. * command completed. Make sure we do
  2197. * things in the proper order.
  2198. */
  2199. host->data_early = 1;
  2200. } else {
  2201. sdhci_finish_data(host);
  2202. }
  2203. }
  2204. }
  2205. }
  2206. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  2207. {
  2208. irqreturn_t result = IRQ_NONE;
  2209. struct sdhci_host *host = dev_id;
  2210. u32 intmask, mask, unexpected = 0;
  2211. int max_loops = 16;
  2212. spin_lock(&host->lock);
  2213. if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
  2214. spin_unlock(&host->lock);
  2215. return IRQ_NONE;
  2216. }
  2217. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2218. if (!intmask || intmask == 0xffffffff) {
  2219. result = IRQ_NONE;
  2220. goto out;
  2221. }
  2222. do {
  2223. /* Clear selected interrupts. */
  2224. mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2225. SDHCI_INT_BUS_POWER);
  2226. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  2227. DBG("*** %s got interrupt: 0x%08x\n",
  2228. mmc_hostname(host->mmc), intmask);
  2229. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2230. u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  2231. SDHCI_CARD_PRESENT;
  2232. /*
  2233. * There is a observation on i.mx esdhc. INSERT
  2234. * bit will be immediately set again when it gets
  2235. * cleared, if a card is inserted. We have to mask
  2236. * the irq to prevent interrupt storm which will
  2237. * freeze the system. And the REMOVE gets the
  2238. * same situation.
  2239. *
  2240. * More testing are needed here to ensure it works
  2241. * for other platforms though.
  2242. */
  2243. host->ier &= ~(SDHCI_INT_CARD_INSERT |
  2244. SDHCI_INT_CARD_REMOVE);
  2245. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  2246. SDHCI_INT_CARD_INSERT;
  2247. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2248. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2249. sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
  2250. SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
  2251. host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
  2252. SDHCI_INT_CARD_REMOVE);
  2253. result = IRQ_WAKE_THREAD;
  2254. }
  2255. if (intmask & SDHCI_INT_CMD_MASK)
  2256. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  2257. if (intmask & SDHCI_INT_DATA_MASK)
  2258. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  2259. if (intmask & SDHCI_INT_BUS_POWER)
  2260. pr_err("%s: Card is consuming too much power!\n",
  2261. mmc_hostname(host->mmc));
  2262. if (intmask & SDHCI_INT_RETUNE)
  2263. mmc_retune_needed(host->mmc);
  2264. if (intmask & SDHCI_INT_CARD_INT) {
  2265. sdhci_enable_sdio_irq_nolock(host, false);
  2266. host->thread_isr |= SDHCI_INT_CARD_INT;
  2267. result = IRQ_WAKE_THREAD;
  2268. }
  2269. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2270. SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2271. SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
  2272. SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
  2273. if (intmask) {
  2274. unexpected |= intmask;
  2275. sdhci_writel(host, intmask, SDHCI_INT_STATUS);
  2276. }
  2277. if (result == IRQ_NONE)
  2278. result = IRQ_HANDLED;
  2279. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2280. } while (intmask && --max_loops);
  2281. out:
  2282. spin_unlock(&host->lock);
  2283. if (unexpected) {
  2284. pr_err("%s: Unexpected interrupt 0x%08x.\n",
  2285. mmc_hostname(host->mmc), unexpected);
  2286. sdhci_dumpregs(host);
  2287. }
  2288. return result;
  2289. }
  2290. static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
  2291. {
  2292. struct sdhci_host *host = dev_id;
  2293. unsigned long flags;
  2294. u32 isr;
  2295. spin_lock_irqsave(&host->lock, flags);
  2296. isr = host->thread_isr;
  2297. host->thread_isr = 0;
  2298. spin_unlock_irqrestore(&host->lock, flags);
  2299. if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2300. struct mmc_host *mmc = host->mmc;
  2301. mmc->ops->card_event(mmc);
  2302. mmc_detect_change(mmc, msecs_to_jiffies(200));
  2303. }
  2304. if (isr & SDHCI_INT_CARD_INT) {
  2305. sdio_run_irqs(host->mmc);
  2306. spin_lock_irqsave(&host->lock, flags);
  2307. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2308. sdhci_enable_sdio_irq_nolock(host, true);
  2309. spin_unlock_irqrestore(&host->lock, flags);
  2310. }
  2311. return isr ? IRQ_HANDLED : IRQ_NONE;
  2312. }
  2313. /*****************************************************************************\
  2314. * *
  2315. * Suspend/resume *
  2316. * *
  2317. \*****************************************************************************/
  2318. #ifdef CONFIG_PM
  2319. /*
  2320. * To enable wakeup events, the corresponding events have to be enabled in
  2321. * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
  2322. * Table' in the SD Host Controller Standard Specification.
  2323. * It is useless to restore SDHCI_INT_ENABLE state in
  2324. * sdhci_disable_irq_wakeups() since it will be set by
  2325. * sdhci_enable_card_detection() or sdhci_init().
  2326. */
  2327. void sdhci_enable_irq_wakeups(struct sdhci_host *host)
  2328. {
  2329. u8 val;
  2330. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2331. | SDHCI_WAKE_ON_INT;
  2332. u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2333. SDHCI_INT_CARD_INT;
  2334. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2335. val |= mask ;
  2336. /* Avoid fake wake up */
  2337. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
  2338. val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
  2339. irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  2340. }
  2341. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2342. sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
  2343. }
  2344. EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
  2345. static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
  2346. {
  2347. u8 val;
  2348. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2349. | SDHCI_WAKE_ON_INT;
  2350. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2351. val &= ~mask;
  2352. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2353. }
  2354. int sdhci_suspend_host(struct sdhci_host *host)
  2355. {
  2356. sdhci_disable_card_detection(host);
  2357. mmc_retune_timer_stop(host->mmc);
  2358. if (host->tuning_mode != SDHCI_TUNING_MODE_3)
  2359. mmc_retune_needed(host->mmc);
  2360. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2361. host->ier = 0;
  2362. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  2363. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  2364. free_irq(host->irq, host);
  2365. } else {
  2366. sdhci_enable_irq_wakeups(host);
  2367. enable_irq_wake(host->irq);
  2368. }
  2369. return 0;
  2370. }
  2371. EXPORT_SYMBOL_GPL(sdhci_suspend_host);
  2372. int sdhci_resume_host(struct sdhci_host *host)
  2373. {
  2374. struct mmc_host *mmc = host->mmc;
  2375. int ret = 0;
  2376. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2377. if (host->ops->enable_dma)
  2378. host->ops->enable_dma(host);
  2379. }
  2380. if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
  2381. (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
  2382. /* Card keeps power but host controller does not */
  2383. sdhci_init(host, 0);
  2384. host->pwr = 0;
  2385. host->clock = 0;
  2386. mmc->ops->set_ios(mmc, &mmc->ios);
  2387. } else {
  2388. sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
  2389. mmiowb();
  2390. }
  2391. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2392. ret = request_threaded_irq(host->irq, sdhci_irq,
  2393. sdhci_thread_irq, IRQF_SHARED,
  2394. mmc_hostname(host->mmc), host);
  2395. if (ret)
  2396. return ret;
  2397. } else {
  2398. sdhci_disable_irq_wakeups(host);
  2399. disable_irq_wake(host->irq);
  2400. }
  2401. sdhci_enable_card_detection(host);
  2402. return ret;
  2403. }
  2404. EXPORT_SYMBOL_GPL(sdhci_resume_host);
  2405. int sdhci_runtime_suspend_host(struct sdhci_host *host)
  2406. {
  2407. unsigned long flags;
  2408. mmc_retune_timer_stop(host->mmc);
  2409. if (host->tuning_mode != SDHCI_TUNING_MODE_3)
  2410. mmc_retune_needed(host->mmc);
  2411. spin_lock_irqsave(&host->lock, flags);
  2412. host->ier &= SDHCI_INT_CARD_INT;
  2413. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2414. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2415. spin_unlock_irqrestore(&host->lock, flags);
  2416. synchronize_hardirq(host->irq);
  2417. spin_lock_irqsave(&host->lock, flags);
  2418. host->runtime_suspended = true;
  2419. spin_unlock_irqrestore(&host->lock, flags);
  2420. return 0;
  2421. }
  2422. EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
  2423. int sdhci_runtime_resume_host(struct sdhci_host *host)
  2424. {
  2425. struct mmc_host *mmc = host->mmc;
  2426. unsigned long flags;
  2427. int host_flags = host->flags;
  2428. if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2429. if (host->ops->enable_dma)
  2430. host->ops->enable_dma(host);
  2431. }
  2432. sdhci_init(host, 0);
  2433. if (mmc->ios.power_mode != MMC_POWER_UNDEFINED) {
  2434. /* Force clock and power re-program */
  2435. host->pwr = 0;
  2436. host->clock = 0;
  2437. mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
  2438. mmc->ops->set_ios(mmc, &mmc->ios);
  2439. if ((host_flags & SDHCI_PV_ENABLED) &&
  2440. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
  2441. spin_lock_irqsave(&host->lock, flags);
  2442. sdhci_enable_preset_value(host, true);
  2443. spin_unlock_irqrestore(&host->lock, flags);
  2444. }
  2445. if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
  2446. mmc->ops->hs400_enhanced_strobe)
  2447. mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
  2448. }
  2449. spin_lock_irqsave(&host->lock, flags);
  2450. host->runtime_suspended = false;
  2451. /* Enable SDIO IRQ */
  2452. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2453. sdhci_enable_sdio_irq_nolock(host, true);
  2454. /* Enable Card Detection */
  2455. sdhci_enable_card_detection(host);
  2456. spin_unlock_irqrestore(&host->lock, flags);
  2457. return 0;
  2458. }
  2459. EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
  2460. #endif /* CONFIG_PM */
  2461. /*****************************************************************************\
  2462. * *
  2463. * Device allocation/registration *
  2464. * *
  2465. \*****************************************************************************/
  2466. struct sdhci_host *sdhci_alloc_host(struct device *dev,
  2467. size_t priv_size)
  2468. {
  2469. struct mmc_host *mmc;
  2470. struct sdhci_host *host;
  2471. WARN_ON(dev == NULL);
  2472. mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
  2473. if (!mmc)
  2474. return ERR_PTR(-ENOMEM);
  2475. host = mmc_priv(mmc);
  2476. host->mmc = mmc;
  2477. host->mmc_host_ops = sdhci_ops;
  2478. mmc->ops = &host->mmc_host_ops;
  2479. host->flags = SDHCI_SIGNALING_330;
  2480. return host;
  2481. }
  2482. EXPORT_SYMBOL_GPL(sdhci_alloc_host);
  2483. static int sdhci_set_dma_mask(struct sdhci_host *host)
  2484. {
  2485. struct mmc_host *mmc = host->mmc;
  2486. struct device *dev = mmc_dev(mmc);
  2487. int ret = -EINVAL;
  2488. if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
  2489. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2490. /* Try 64-bit mask if hardware is capable of it */
  2491. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2492. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
  2493. if (ret) {
  2494. pr_warn("%s: Failed to set 64-bit DMA mask.\n",
  2495. mmc_hostname(mmc));
  2496. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2497. }
  2498. }
  2499. /* 32-bit mask as default & fallback */
  2500. if (ret) {
  2501. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  2502. if (ret)
  2503. pr_warn("%s: Failed to set 32-bit DMA mask.\n",
  2504. mmc_hostname(mmc));
  2505. }
  2506. return ret;
  2507. }
  2508. void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
  2509. {
  2510. u16 v;
  2511. u64 dt_caps_mask = 0;
  2512. u64 dt_caps = 0;
  2513. if (host->read_caps)
  2514. return;
  2515. host->read_caps = true;
  2516. if (debug_quirks)
  2517. host->quirks = debug_quirks;
  2518. if (debug_quirks2)
  2519. host->quirks2 = debug_quirks2;
  2520. sdhci_do_reset(host, SDHCI_RESET_ALL);
  2521. of_property_read_u64(mmc_dev(host->mmc)->of_node,
  2522. "sdhci-caps-mask", &dt_caps_mask);
  2523. of_property_read_u64(mmc_dev(host->mmc)->of_node,
  2524. "sdhci-caps", &dt_caps);
  2525. v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
  2526. host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  2527. if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
  2528. return;
  2529. if (caps) {
  2530. host->caps = *caps;
  2531. } else {
  2532. host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
  2533. host->caps &= ~lower_32_bits(dt_caps_mask);
  2534. host->caps |= lower_32_bits(dt_caps);
  2535. }
  2536. if (host->version < SDHCI_SPEC_300)
  2537. return;
  2538. if (caps1) {
  2539. host->caps1 = *caps1;
  2540. } else {
  2541. host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
  2542. host->caps1 &= ~upper_32_bits(dt_caps_mask);
  2543. host->caps1 |= upper_32_bits(dt_caps);
  2544. }
  2545. }
  2546. EXPORT_SYMBOL_GPL(__sdhci_read_caps);
  2547. int sdhci_setup_host(struct sdhci_host *host)
  2548. {
  2549. struct mmc_host *mmc;
  2550. u32 max_current_caps;
  2551. unsigned int ocr_avail;
  2552. unsigned int override_timeout_clk;
  2553. u32 max_clk;
  2554. int ret;
  2555. WARN_ON(host == NULL);
  2556. if (host == NULL)
  2557. return -EINVAL;
  2558. mmc = host->mmc;
  2559. /*
  2560. * If there are external regulators, get them. Note this must be done
  2561. * early before resetting the host and reading the capabilities so that
  2562. * the host can take the appropriate action if regulators are not
  2563. * available.
  2564. */
  2565. ret = mmc_regulator_get_supply(mmc);
  2566. if (ret == -EPROBE_DEFER)
  2567. return ret;
  2568. sdhci_read_caps(host);
  2569. override_timeout_clk = host->timeout_clk;
  2570. if (host->version > SDHCI_SPEC_300) {
  2571. pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
  2572. mmc_hostname(mmc), host->version);
  2573. }
  2574. if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
  2575. host->flags |= SDHCI_USE_SDMA;
  2576. else if (!(host->caps & SDHCI_CAN_DO_SDMA))
  2577. DBG("Controller doesn't have SDMA capability\n");
  2578. else
  2579. host->flags |= SDHCI_USE_SDMA;
  2580. if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  2581. (host->flags & SDHCI_USE_SDMA)) {
  2582. DBG("Disabling DMA as it is marked broken\n");
  2583. host->flags &= ~SDHCI_USE_SDMA;
  2584. }
  2585. if ((host->version >= SDHCI_SPEC_200) &&
  2586. (host->caps & SDHCI_CAN_DO_ADMA2))
  2587. host->flags |= SDHCI_USE_ADMA;
  2588. if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
  2589. (host->flags & SDHCI_USE_ADMA)) {
  2590. DBG("Disabling ADMA as it is marked broken\n");
  2591. host->flags &= ~SDHCI_USE_ADMA;
  2592. }
  2593. /*
  2594. * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
  2595. * and *must* do 64-bit DMA. A driver has the opportunity to change
  2596. * that during the first call to ->enable_dma(). Similarly
  2597. * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
  2598. * implement.
  2599. */
  2600. if (host->caps & SDHCI_CAN_64BIT)
  2601. host->flags |= SDHCI_USE_64_BIT_DMA;
  2602. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2603. ret = sdhci_set_dma_mask(host);
  2604. if (!ret && host->ops->enable_dma)
  2605. ret = host->ops->enable_dma(host);
  2606. if (ret) {
  2607. pr_warn("%s: No suitable DMA available - falling back to PIO\n",
  2608. mmc_hostname(mmc));
  2609. host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
  2610. ret = 0;
  2611. }
  2612. }
  2613. /* SDMA does not support 64-bit DMA */
  2614. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2615. host->flags &= ~SDHCI_USE_SDMA;
  2616. if (host->flags & SDHCI_USE_ADMA) {
  2617. dma_addr_t dma;
  2618. void *buf;
  2619. /*
  2620. * The DMA descriptor table size is calculated as the maximum
  2621. * number of segments times 2, to allow for an alignment
  2622. * descriptor for each segment, plus 1 for a nop end descriptor,
  2623. * all multipled by the descriptor size.
  2624. */
  2625. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2626. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2627. SDHCI_ADMA2_64_DESC_SZ;
  2628. host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
  2629. } else {
  2630. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2631. SDHCI_ADMA2_32_DESC_SZ;
  2632. host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
  2633. }
  2634. host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
  2635. buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2636. host->adma_table_sz, &dma, GFP_KERNEL);
  2637. if (!buf) {
  2638. pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
  2639. mmc_hostname(mmc));
  2640. host->flags &= ~SDHCI_USE_ADMA;
  2641. } else if ((dma + host->align_buffer_sz) &
  2642. (SDHCI_ADMA2_DESC_ALIGN - 1)) {
  2643. pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
  2644. mmc_hostname(mmc));
  2645. host->flags &= ~SDHCI_USE_ADMA;
  2646. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2647. host->adma_table_sz, buf, dma);
  2648. } else {
  2649. host->align_buffer = buf;
  2650. host->align_addr = dma;
  2651. host->adma_table = buf + host->align_buffer_sz;
  2652. host->adma_addr = dma + host->align_buffer_sz;
  2653. }
  2654. }
  2655. /*
  2656. * If we use DMA, then it's up to the caller to set the DMA
  2657. * mask, but PIO does not need the hw shim so we set a new
  2658. * mask here in that case.
  2659. */
  2660. if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
  2661. host->dma_mask = DMA_BIT_MASK(64);
  2662. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  2663. }
  2664. if (host->version >= SDHCI_SPEC_300)
  2665. host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
  2666. >> SDHCI_CLOCK_BASE_SHIFT;
  2667. else
  2668. host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
  2669. >> SDHCI_CLOCK_BASE_SHIFT;
  2670. host->max_clk *= 1000000;
  2671. if (host->max_clk == 0 || host->quirks &
  2672. SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
  2673. if (!host->ops->get_max_clock) {
  2674. pr_err("%s: Hardware doesn't specify base clock frequency.\n",
  2675. mmc_hostname(mmc));
  2676. ret = -ENODEV;
  2677. goto undma;
  2678. }
  2679. host->max_clk = host->ops->get_max_clock(host);
  2680. }
  2681. /*
  2682. * In case of Host Controller v3.00, find out whether clock
  2683. * multiplier is supported.
  2684. */
  2685. host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
  2686. SDHCI_CLOCK_MUL_SHIFT;
  2687. /*
  2688. * In case the value in Clock Multiplier is 0, then programmable
  2689. * clock mode is not supported, otherwise the actual clock
  2690. * multiplier is one more than the value of Clock Multiplier
  2691. * in the Capabilities Register.
  2692. */
  2693. if (host->clk_mul)
  2694. host->clk_mul += 1;
  2695. /*
  2696. * Set host parameters.
  2697. */
  2698. max_clk = host->max_clk;
  2699. if (host->ops->get_min_clock)
  2700. mmc->f_min = host->ops->get_min_clock(host);
  2701. else if (host->version >= SDHCI_SPEC_300) {
  2702. if (host->clk_mul) {
  2703. mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
  2704. max_clk = host->max_clk * host->clk_mul;
  2705. } else
  2706. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
  2707. } else
  2708. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
  2709. if (!mmc->f_max || mmc->f_max > max_clk)
  2710. mmc->f_max = max_clk;
  2711. if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
  2712. host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
  2713. SDHCI_TIMEOUT_CLK_SHIFT;
  2714. if (host->timeout_clk == 0) {
  2715. if (host->ops->get_timeout_clock) {
  2716. host->timeout_clk =
  2717. host->ops->get_timeout_clock(host);
  2718. } else {
  2719. pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
  2720. mmc_hostname(mmc));
  2721. ret = -ENODEV;
  2722. goto undma;
  2723. }
  2724. }
  2725. if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
  2726. host->timeout_clk *= 1000;
  2727. if (override_timeout_clk)
  2728. host->timeout_clk = override_timeout_clk;
  2729. mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
  2730. host->ops->get_max_timeout_count(host) : 1 << 27;
  2731. mmc->max_busy_timeout /= host->timeout_clk;
  2732. }
  2733. mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
  2734. mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
  2735. if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
  2736. host->flags |= SDHCI_AUTO_CMD12;
  2737. /* Auto-CMD23 stuff only works in ADMA or PIO. */
  2738. if ((host->version >= SDHCI_SPEC_300) &&
  2739. ((host->flags & SDHCI_USE_ADMA) ||
  2740. !(host->flags & SDHCI_USE_SDMA)) &&
  2741. !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
  2742. host->flags |= SDHCI_AUTO_CMD23;
  2743. DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
  2744. } else {
  2745. DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
  2746. }
  2747. /*
  2748. * A controller may support 8-bit width, but the board itself
  2749. * might not have the pins brought out. Boards that support
  2750. * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
  2751. * their platform code before calling sdhci_add_host(), and we
  2752. * won't assume 8-bit width for hosts without that CAP.
  2753. */
  2754. if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
  2755. mmc->caps |= MMC_CAP_4_BIT_DATA;
  2756. if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
  2757. mmc->caps &= ~MMC_CAP_CMD23;
  2758. if (host->caps & SDHCI_CAN_DO_HISPD)
  2759. mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  2760. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
  2761. mmc_card_is_removable(mmc) &&
  2762. mmc_gpio_get_cd(host->mmc) < 0)
  2763. mmc->caps |= MMC_CAP_NEEDS_POLL;
  2764. /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
  2765. if (!IS_ERR(mmc->supply.vqmmc)) {
  2766. ret = regulator_enable(mmc->supply.vqmmc);
  2767. if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
  2768. 1950000))
  2769. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
  2770. SDHCI_SUPPORT_SDR50 |
  2771. SDHCI_SUPPORT_DDR50);
  2772. if (ret) {
  2773. pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
  2774. mmc_hostname(mmc), ret);
  2775. mmc->supply.vqmmc = ERR_PTR(-EINVAL);
  2776. }
  2777. }
  2778. if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
  2779. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2780. SDHCI_SUPPORT_DDR50);
  2781. }
  2782. /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
  2783. if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2784. SDHCI_SUPPORT_DDR50))
  2785. mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  2786. /* SDR104 supports also implies SDR50 support */
  2787. if (host->caps1 & SDHCI_SUPPORT_SDR104) {
  2788. mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
  2789. /* SD3.0: SDR104 is supported so (for eMMC) the caps2
  2790. * field can be promoted to support HS200.
  2791. */
  2792. if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
  2793. mmc->caps2 |= MMC_CAP2_HS200;
  2794. } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
  2795. mmc->caps |= MMC_CAP_UHS_SDR50;
  2796. }
  2797. if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
  2798. (host->caps1 & SDHCI_SUPPORT_HS400))
  2799. mmc->caps2 |= MMC_CAP2_HS400;
  2800. if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
  2801. (IS_ERR(mmc->supply.vqmmc) ||
  2802. !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
  2803. 1300000)))
  2804. mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
  2805. if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
  2806. !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
  2807. mmc->caps |= MMC_CAP_UHS_DDR50;
  2808. /* Does the host need tuning for SDR50? */
  2809. if (host->caps1 & SDHCI_USE_SDR50_TUNING)
  2810. host->flags |= SDHCI_SDR50_NEEDS_TUNING;
  2811. /* Driver Type(s) (A, C, D) supported by the host */
  2812. if (host->caps1 & SDHCI_DRIVER_TYPE_A)
  2813. mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
  2814. if (host->caps1 & SDHCI_DRIVER_TYPE_C)
  2815. mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
  2816. if (host->caps1 & SDHCI_DRIVER_TYPE_D)
  2817. mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
  2818. /* Initial value for re-tuning timer count */
  2819. host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
  2820. SDHCI_RETUNING_TIMER_COUNT_SHIFT;
  2821. /*
  2822. * In case Re-tuning Timer is not disabled, the actual value of
  2823. * re-tuning timer will be 2 ^ (n - 1).
  2824. */
  2825. if (host->tuning_count)
  2826. host->tuning_count = 1 << (host->tuning_count - 1);
  2827. /* Re-tuning mode supported by the Host Controller */
  2828. host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
  2829. SDHCI_RETUNING_MODE_SHIFT;
  2830. ocr_avail = 0;
  2831. /*
  2832. * According to SD Host Controller spec v3.00, if the Host System
  2833. * can afford more than 150mA, Host Driver should set XPC to 1. Also
  2834. * the value is meaningful only if Voltage Support in the Capabilities
  2835. * register is set. The actual current value is 4 times the register
  2836. * value.
  2837. */
  2838. max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
  2839. if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
  2840. int curr = regulator_get_current_limit(mmc->supply.vmmc);
  2841. if (curr > 0) {
  2842. /* convert to SDHCI_MAX_CURRENT format */
  2843. curr = curr/1000; /* convert to mA */
  2844. curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
  2845. curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
  2846. max_current_caps =
  2847. (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
  2848. (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
  2849. (curr << SDHCI_MAX_CURRENT_180_SHIFT);
  2850. }
  2851. }
  2852. if (host->caps & SDHCI_CAN_VDD_330) {
  2853. ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
  2854. mmc->max_current_330 = ((max_current_caps &
  2855. SDHCI_MAX_CURRENT_330_MASK) >>
  2856. SDHCI_MAX_CURRENT_330_SHIFT) *
  2857. SDHCI_MAX_CURRENT_MULTIPLIER;
  2858. }
  2859. if (host->caps & SDHCI_CAN_VDD_300) {
  2860. ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
  2861. mmc->max_current_300 = ((max_current_caps &
  2862. SDHCI_MAX_CURRENT_300_MASK) >>
  2863. SDHCI_MAX_CURRENT_300_SHIFT) *
  2864. SDHCI_MAX_CURRENT_MULTIPLIER;
  2865. }
  2866. if (host->caps & SDHCI_CAN_VDD_180) {
  2867. ocr_avail |= MMC_VDD_165_195;
  2868. mmc->max_current_180 = ((max_current_caps &
  2869. SDHCI_MAX_CURRENT_180_MASK) >>
  2870. SDHCI_MAX_CURRENT_180_SHIFT) *
  2871. SDHCI_MAX_CURRENT_MULTIPLIER;
  2872. }
  2873. /* If OCR set by host, use it instead. */
  2874. if (host->ocr_mask)
  2875. ocr_avail = host->ocr_mask;
  2876. /* If OCR set by external regulators, give it highest prio. */
  2877. if (mmc->ocr_avail)
  2878. ocr_avail = mmc->ocr_avail;
  2879. mmc->ocr_avail = ocr_avail;
  2880. mmc->ocr_avail_sdio = ocr_avail;
  2881. if (host->ocr_avail_sdio)
  2882. mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
  2883. mmc->ocr_avail_sd = ocr_avail;
  2884. if (host->ocr_avail_sd)
  2885. mmc->ocr_avail_sd &= host->ocr_avail_sd;
  2886. else /* normal SD controllers don't support 1.8V */
  2887. mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
  2888. mmc->ocr_avail_mmc = ocr_avail;
  2889. if (host->ocr_avail_mmc)
  2890. mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
  2891. if (mmc->ocr_avail == 0) {
  2892. pr_err("%s: Hardware doesn't report any support voltages.\n",
  2893. mmc_hostname(mmc));
  2894. ret = -ENODEV;
  2895. goto unreg;
  2896. }
  2897. if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
  2898. MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
  2899. MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
  2900. (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
  2901. host->flags |= SDHCI_SIGNALING_180;
  2902. if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
  2903. host->flags |= SDHCI_SIGNALING_120;
  2904. spin_lock_init(&host->lock);
  2905. /*
  2906. * Maximum number of segments. Depends on if the hardware
  2907. * can do scatter/gather or not.
  2908. */
  2909. if (host->flags & SDHCI_USE_ADMA)
  2910. mmc->max_segs = SDHCI_MAX_SEGS;
  2911. else if (host->flags & SDHCI_USE_SDMA)
  2912. mmc->max_segs = 1;
  2913. else /* PIO */
  2914. mmc->max_segs = SDHCI_MAX_SEGS;
  2915. /*
  2916. * Maximum number of sectors in one transfer. Limited by SDMA boundary
  2917. * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
  2918. * is less anyway.
  2919. */
  2920. mmc->max_req_size = 524288;
  2921. /*
  2922. * Maximum segment size. Could be one segment with the maximum number
  2923. * of bytes. When doing hardware scatter/gather, each entry cannot
  2924. * be larger than 64 KiB though.
  2925. */
  2926. if (host->flags & SDHCI_USE_ADMA) {
  2927. if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
  2928. mmc->max_seg_size = 65535;
  2929. else
  2930. mmc->max_seg_size = 65536;
  2931. } else {
  2932. mmc->max_seg_size = mmc->max_req_size;
  2933. }
  2934. /*
  2935. * Maximum block size. This varies from controller to controller and
  2936. * is specified in the capabilities register.
  2937. */
  2938. if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
  2939. mmc->max_blk_size = 2;
  2940. } else {
  2941. mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
  2942. SDHCI_MAX_BLOCK_SHIFT;
  2943. if (mmc->max_blk_size >= 3) {
  2944. pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
  2945. mmc_hostname(mmc));
  2946. mmc->max_blk_size = 0;
  2947. }
  2948. }
  2949. mmc->max_blk_size = 512 << mmc->max_blk_size;
  2950. /*
  2951. * Maximum block count.
  2952. */
  2953. mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
  2954. return 0;
  2955. unreg:
  2956. if (!IS_ERR(mmc->supply.vqmmc))
  2957. regulator_disable(mmc->supply.vqmmc);
  2958. undma:
  2959. if (host->align_buffer)
  2960. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2961. host->adma_table_sz, host->align_buffer,
  2962. host->align_addr);
  2963. host->adma_table = NULL;
  2964. host->align_buffer = NULL;
  2965. return ret;
  2966. }
  2967. EXPORT_SYMBOL_GPL(sdhci_setup_host);
  2968. int __sdhci_add_host(struct sdhci_host *host)
  2969. {
  2970. struct mmc_host *mmc = host->mmc;
  2971. int ret;
  2972. /*
  2973. * Init tasklets.
  2974. */
  2975. tasklet_init(&host->finish_tasklet,
  2976. sdhci_tasklet_finish, (unsigned long)host);
  2977. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  2978. setup_timer(&host->data_timer, sdhci_timeout_data_timer,
  2979. (unsigned long)host);
  2980. init_waitqueue_head(&host->buf_ready_int);
  2981. sdhci_init(host, 0);
  2982. ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
  2983. IRQF_SHARED, mmc_hostname(mmc), host);
  2984. if (ret) {
  2985. pr_err("%s: Failed to request IRQ %d: %d\n",
  2986. mmc_hostname(mmc), host->irq, ret);
  2987. goto untasklet;
  2988. }
  2989. #ifdef CONFIG_MMC_DEBUG
  2990. sdhci_dumpregs(host);
  2991. #endif
  2992. ret = sdhci_led_register(host);
  2993. if (ret) {
  2994. pr_err("%s: Failed to register LED device: %d\n",
  2995. mmc_hostname(mmc), ret);
  2996. goto unirq;
  2997. }
  2998. mmiowb();
  2999. ret = mmc_add_host(mmc);
  3000. if (ret)
  3001. goto unled;
  3002. pr_info("%s: SDHCI controller on %s [%s] using %s\n",
  3003. mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
  3004. (host->flags & SDHCI_USE_ADMA) ?
  3005. (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
  3006. (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
  3007. sdhci_enable_card_detection(host);
  3008. return 0;
  3009. unled:
  3010. sdhci_led_unregister(host);
  3011. unirq:
  3012. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3013. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3014. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3015. free_irq(host->irq, host);
  3016. untasklet:
  3017. tasklet_kill(&host->finish_tasklet);
  3018. if (!IS_ERR(mmc->supply.vqmmc))
  3019. regulator_disable(mmc->supply.vqmmc);
  3020. if (host->align_buffer)
  3021. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3022. host->adma_table_sz, host->align_buffer,
  3023. host->align_addr);
  3024. host->adma_table = NULL;
  3025. host->align_buffer = NULL;
  3026. return ret;
  3027. }
  3028. EXPORT_SYMBOL_GPL(__sdhci_add_host);
  3029. int sdhci_add_host(struct sdhci_host *host)
  3030. {
  3031. int ret;
  3032. ret = sdhci_setup_host(host);
  3033. if (ret)
  3034. return ret;
  3035. return __sdhci_add_host(host);
  3036. }
  3037. EXPORT_SYMBOL_GPL(sdhci_add_host);
  3038. void sdhci_remove_host(struct sdhci_host *host, int dead)
  3039. {
  3040. struct mmc_host *mmc = host->mmc;
  3041. unsigned long flags;
  3042. if (dead) {
  3043. spin_lock_irqsave(&host->lock, flags);
  3044. host->flags |= SDHCI_DEVICE_DEAD;
  3045. if (sdhci_has_requests(host)) {
  3046. pr_err("%s: Controller removed during "
  3047. " transfer!\n", mmc_hostname(mmc));
  3048. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  3049. }
  3050. spin_unlock_irqrestore(&host->lock, flags);
  3051. }
  3052. sdhci_disable_card_detection(host);
  3053. mmc_remove_host(mmc);
  3054. sdhci_led_unregister(host);
  3055. if (!dead)
  3056. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3057. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3058. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3059. free_irq(host->irq, host);
  3060. del_timer_sync(&host->timer);
  3061. del_timer_sync(&host->data_timer);
  3062. tasklet_kill(&host->finish_tasklet);
  3063. if (!IS_ERR(mmc->supply.vqmmc))
  3064. regulator_disable(mmc->supply.vqmmc);
  3065. if (host->align_buffer)
  3066. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3067. host->adma_table_sz, host->align_buffer,
  3068. host->align_addr);
  3069. host->adma_table = NULL;
  3070. host->align_buffer = NULL;
  3071. }
  3072. EXPORT_SYMBOL_GPL(sdhci_remove_host);
  3073. void sdhci_free_host(struct sdhci_host *host)
  3074. {
  3075. mmc_free_host(host->mmc);
  3076. }
  3077. EXPORT_SYMBOL_GPL(sdhci_free_host);
  3078. /*****************************************************************************\
  3079. * *
  3080. * Driver init/exit *
  3081. * *
  3082. \*****************************************************************************/
  3083. static int __init sdhci_drv_init(void)
  3084. {
  3085. pr_info(DRIVER_NAME
  3086. ": Secure Digital Host Controller Interface driver\n");
  3087. pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  3088. return 0;
  3089. }
  3090. static void __exit sdhci_drv_exit(void)
  3091. {
  3092. }
  3093. module_init(sdhci_drv_init);
  3094. module_exit(sdhci_drv_exit);
  3095. module_param(debug_quirks, uint, 0444);
  3096. module_param(debug_quirks2, uint, 0444);
  3097. MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
  3098. MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
  3099. MODULE_LICENSE("GPL");
  3100. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
  3101. MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");