rtsx_pci_sdmmc.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/highmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/sdio.h>
  31. #include <linux/mmc/card.h>
  32. #include <linux/mfd/rtsx_pci.h>
  33. #include <asm/unaligned.h>
  34. struct realtek_pci_sdmmc {
  35. struct platform_device *pdev;
  36. struct rtsx_pcr *pcr;
  37. struct mmc_host *mmc;
  38. struct mmc_request *mrq;
  39. #define SDMMC_WORKQ_NAME "rtsx_pci_sdmmc_workq"
  40. struct work_struct work;
  41. struct mutex host_mutex;
  42. u8 ssc_depth;
  43. unsigned int clock;
  44. bool vpclk;
  45. bool double_clk;
  46. bool eject;
  47. bool initial_mode;
  48. int power_state;
  49. #define SDMMC_POWER_ON 1
  50. #define SDMMC_POWER_OFF 0
  51. int sg_count;
  52. s32 cookie;
  53. int cookie_sg_count;
  54. bool using_cookie;
  55. };
  56. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  57. {
  58. return &(host->pdev->dev);
  59. }
  60. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  61. {
  62. rtsx_pci_write_register(host->pcr, CARD_STOP,
  63. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  64. }
  65. #ifdef DEBUG
  66. static void dump_reg_range(struct realtek_pci_sdmmc *host, u16 start, u16 end)
  67. {
  68. u16 len = end - start + 1;
  69. int i;
  70. u8 data[8];
  71. for (i = 0; i < len; i += 8) {
  72. int j;
  73. int n = min(8, len - i);
  74. memset(&data, 0, sizeof(data));
  75. for (j = 0; j < n; j++)
  76. rtsx_pci_read_register(host->pcr, start + i + j,
  77. data + j);
  78. dev_dbg(sdmmc_dev(host), "0x%04X(%d): %8ph\n",
  79. start + i, n, data);
  80. }
  81. }
  82. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  83. {
  84. dump_reg_range(host, 0xFDA0, 0xFDB3);
  85. dump_reg_range(host, 0xFD52, 0xFD69);
  86. }
  87. #else
  88. #define sd_print_debug_regs(host)
  89. #endif /* DEBUG */
  90. static inline int sd_get_cd_int(struct realtek_pci_sdmmc *host)
  91. {
  92. return rtsx_pci_readl(host->pcr, RTSX_BIPR) & SD_EXIST;
  93. }
  94. static void sd_cmd_set_sd_cmd(struct rtsx_pcr *pcr, struct mmc_command *cmd)
  95. {
  96. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF,
  97. SD_CMD_START | cmd->opcode);
  98. rtsx_pci_write_be32(pcr, SD_CMD1, cmd->arg);
  99. }
  100. static void sd_cmd_set_data_len(struct rtsx_pcr *pcr, u16 blocks, u16 blksz)
  101. {
  102. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, blocks);
  103. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, blocks >> 8);
  104. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, blksz);
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, blksz >> 8);
  106. }
  107. static int sd_response_type(struct mmc_command *cmd)
  108. {
  109. switch (mmc_resp_type(cmd)) {
  110. case MMC_RSP_NONE:
  111. return SD_RSP_TYPE_R0;
  112. case MMC_RSP_R1:
  113. return SD_RSP_TYPE_R1;
  114. case MMC_RSP_R1_NO_CRC:
  115. return SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
  116. case MMC_RSP_R1B:
  117. return SD_RSP_TYPE_R1b;
  118. case MMC_RSP_R2:
  119. return SD_RSP_TYPE_R2;
  120. case MMC_RSP_R3:
  121. return SD_RSP_TYPE_R3;
  122. default:
  123. return -EINVAL;
  124. }
  125. }
  126. static int sd_status_index(int resp_type)
  127. {
  128. if (resp_type == SD_RSP_TYPE_R0)
  129. return 0;
  130. else if (resp_type == SD_RSP_TYPE_R2)
  131. return 16;
  132. return 5;
  133. }
  134. /*
  135. * sd_pre_dma_transfer - do dma_map_sg() or using cookie
  136. *
  137. * @pre: if called in pre_req()
  138. * return:
  139. * 0 - do dma_map_sg()
  140. * 1 - using cookie
  141. */
  142. static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
  143. struct mmc_data *data, bool pre)
  144. {
  145. struct rtsx_pcr *pcr = host->pcr;
  146. int read = data->flags & MMC_DATA_READ;
  147. int count = 0;
  148. int using_cookie = 0;
  149. if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
  150. dev_err(sdmmc_dev(host),
  151. "error: data->host_cookie = %d, host->cookie = %d\n",
  152. data->host_cookie, host->cookie);
  153. data->host_cookie = 0;
  154. }
  155. if (pre || data->host_cookie != host->cookie) {
  156. count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
  157. } else {
  158. count = host->cookie_sg_count;
  159. using_cookie = 1;
  160. }
  161. if (pre) {
  162. host->cookie_sg_count = count;
  163. if (++host->cookie < 0)
  164. host->cookie = 1;
  165. data->host_cookie = host->cookie;
  166. } else {
  167. host->sg_count = count;
  168. }
  169. return using_cookie;
  170. }
  171. static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  172. {
  173. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  174. struct mmc_data *data = mrq->data;
  175. if (data->host_cookie) {
  176. dev_err(sdmmc_dev(host),
  177. "error: reset data->host_cookie = %d\n",
  178. data->host_cookie);
  179. data->host_cookie = 0;
  180. }
  181. sd_pre_dma_transfer(host, data, true);
  182. dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
  183. }
  184. static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  185. int err)
  186. {
  187. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  188. struct rtsx_pcr *pcr = host->pcr;
  189. struct mmc_data *data = mrq->data;
  190. int read = data->flags & MMC_DATA_READ;
  191. rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
  192. data->host_cookie = 0;
  193. }
  194. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  195. struct mmc_command *cmd)
  196. {
  197. struct rtsx_pcr *pcr = host->pcr;
  198. u8 cmd_idx = (u8)cmd->opcode;
  199. u32 arg = cmd->arg;
  200. int err = 0;
  201. int timeout = 100;
  202. int i;
  203. u8 *ptr;
  204. int rsp_type;
  205. int stat_idx;
  206. bool clock_toggled = false;
  207. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  208. __func__, cmd_idx, arg);
  209. rsp_type = sd_response_type(cmd);
  210. if (rsp_type < 0)
  211. goto out;
  212. stat_idx = sd_status_index(rsp_type);
  213. if (rsp_type == SD_RSP_TYPE_R1b)
  214. timeout = cmd->busy_timeout ? cmd->busy_timeout : 3000;
  215. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  216. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  217. 0xFF, SD_CLK_TOGGLE_EN);
  218. if (err < 0)
  219. goto out;
  220. clock_toggled = true;
  221. }
  222. rtsx_pci_init_cmd(pcr);
  223. sd_cmd_set_sd_cmd(pcr, cmd);
  224. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  225. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  226. 0x01, PINGPONG_BUFFER);
  227. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  228. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  229. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  230. SD_TRANSFER_END | SD_STAT_IDLE,
  231. SD_TRANSFER_END | SD_STAT_IDLE);
  232. if (rsp_type == SD_RSP_TYPE_R2) {
  233. /* Read data from ping-pong buffer */
  234. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  235. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  236. } else if (rsp_type != SD_RSP_TYPE_R0) {
  237. /* Read data from SD_CMDx registers */
  238. for (i = SD_CMD0; i <= SD_CMD4; i++)
  239. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  240. }
  241. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  242. err = rtsx_pci_send_cmd(pcr, timeout);
  243. if (err < 0) {
  244. sd_print_debug_regs(host);
  245. sd_clear_error(host);
  246. dev_dbg(sdmmc_dev(host),
  247. "rtsx_pci_send_cmd error (err = %d)\n", err);
  248. goto out;
  249. }
  250. if (rsp_type == SD_RSP_TYPE_R0) {
  251. err = 0;
  252. goto out;
  253. }
  254. /* Eliminate returned value of CHECK_REG_CMD */
  255. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  256. /* Check (Start,Transmission) bit of Response */
  257. if ((ptr[0] & 0xC0) != 0) {
  258. err = -EILSEQ;
  259. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  260. goto out;
  261. }
  262. /* Check CRC7 */
  263. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  264. if (ptr[stat_idx] & SD_CRC7_ERR) {
  265. err = -EILSEQ;
  266. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  267. goto out;
  268. }
  269. }
  270. if (rsp_type == SD_RSP_TYPE_R2) {
  271. /*
  272. * The controller offloads the last byte {CRC-7, end bit 1'b1}
  273. * of response type R2. Assign dummy CRC, 0, and end bit to the
  274. * byte(ptr[16], goes into the LSB of resp[3] later).
  275. */
  276. ptr[16] = 1;
  277. for (i = 0; i < 4; i++) {
  278. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  279. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  280. i, cmd->resp[i]);
  281. }
  282. } else {
  283. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  284. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  285. cmd->resp[0]);
  286. }
  287. out:
  288. cmd->error = err;
  289. if (err && clock_toggled)
  290. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  291. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  292. }
  293. static int sd_read_data(struct realtek_pci_sdmmc *host, struct mmc_command *cmd,
  294. u16 byte_cnt, u8 *buf, int buf_len, int timeout)
  295. {
  296. struct rtsx_pcr *pcr = host->pcr;
  297. int err;
  298. u8 trans_mode;
  299. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  300. __func__, cmd->opcode, cmd->arg);
  301. if (!buf)
  302. buf_len = 0;
  303. if (cmd->opcode == MMC_SEND_TUNING_BLOCK)
  304. trans_mode = SD_TM_AUTO_TUNING;
  305. else
  306. trans_mode = SD_TM_NORMAL_READ;
  307. rtsx_pci_init_cmd(pcr);
  308. sd_cmd_set_sd_cmd(pcr, cmd);
  309. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  310. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  311. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  312. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  313. if (trans_mode != SD_TM_AUTO_TUNING)
  314. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  315. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  316. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  317. 0xFF, trans_mode | SD_TRANSFER_START);
  318. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  319. SD_TRANSFER_END, SD_TRANSFER_END);
  320. err = rtsx_pci_send_cmd(pcr, timeout);
  321. if (err < 0) {
  322. sd_print_debug_regs(host);
  323. dev_dbg(sdmmc_dev(host),
  324. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  325. return err;
  326. }
  327. if (buf && buf_len) {
  328. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  329. if (err < 0) {
  330. dev_dbg(sdmmc_dev(host),
  331. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  332. return err;
  333. }
  334. }
  335. return 0;
  336. }
  337. static int sd_write_data(struct realtek_pci_sdmmc *host,
  338. struct mmc_command *cmd, u16 byte_cnt, u8 *buf, int buf_len,
  339. int timeout)
  340. {
  341. struct rtsx_pcr *pcr = host->pcr;
  342. int err;
  343. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  344. __func__, cmd->opcode, cmd->arg);
  345. if (!buf)
  346. buf_len = 0;
  347. sd_send_cmd_get_rsp(host, cmd);
  348. if (cmd->error)
  349. return cmd->error;
  350. if (buf && buf_len) {
  351. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  352. if (err < 0) {
  353. dev_dbg(sdmmc_dev(host),
  354. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  355. return err;
  356. }
  357. }
  358. rtsx_pci_init_cmd(pcr);
  359. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  360. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  361. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  362. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0);
  363. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  364. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  365. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  366. SD_TRANSFER_END, SD_TRANSFER_END);
  367. err = rtsx_pci_send_cmd(pcr, timeout);
  368. if (err < 0) {
  369. sd_print_debug_regs(host);
  370. dev_dbg(sdmmc_dev(host),
  371. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  372. return err;
  373. }
  374. return 0;
  375. }
  376. static int sd_read_long_data(struct realtek_pci_sdmmc *host,
  377. struct mmc_request *mrq)
  378. {
  379. struct rtsx_pcr *pcr = host->pcr;
  380. struct mmc_host *mmc = host->mmc;
  381. struct mmc_card *card = mmc->card;
  382. struct mmc_command *cmd = mrq->cmd;
  383. struct mmc_data *data = mrq->data;
  384. int uhs = mmc_card_uhs(card);
  385. u8 cfg2 = 0;
  386. int err;
  387. int resp_type;
  388. size_t data_len = data->blksz * data->blocks;
  389. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  390. __func__, cmd->opcode, cmd->arg);
  391. resp_type = sd_response_type(cmd);
  392. if (resp_type < 0)
  393. return resp_type;
  394. if (!uhs)
  395. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  396. rtsx_pci_init_cmd(pcr);
  397. sd_cmd_set_sd_cmd(pcr, cmd);
  398. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  399. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  400. DMA_DONE_INT, DMA_DONE_INT);
  401. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  402. 0xFF, (u8)(data_len >> 24));
  403. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  404. 0xFF, (u8)(data_len >> 16));
  405. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  406. 0xFF, (u8)(data_len >> 8));
  407. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  408. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  409. 0x03 | DMA_PACK_SIZE_MASK,
  410. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  411. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  412. 0x01, RING_BUFFER);
  413. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2 | resp_type);
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  415. SD_TRANSFER_START | SD_TM_AUTO_READ_2);
  416. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  417. SD_TRANSFER_END, SD_TRANSFER_END);
  418. rtsx_pci_send_cmd_no_wait(pcr);
  419. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 1, 10000);
  420. if (err < 0) {
  421. sd_print_debug_regs(host);
  422. sd_clear_error(host);
  423. return err;
  424. }
  425. return 0;
  426. }
  427. static int sd_write_long_data(struct realtek_pci_sdmmc *host,
  428. struct mmc_request *mrq)
  429. {
  430. struct rtsx_pcr *pcr = host->pcr;
  431. struct mmc_host *mmc = host->mmc;
  432. struct mmc_card *card = mmc->card;
  433. struct mmc_command *cmd = mrq->cmd;
  434. struct mmc_data *data = mrq->data;
  435. int uhs = mmc_card_uhs(card);
  436. u8 cfg2;
  437. int err;
  438. size_t data_len = data->blksz * data->blocks;
  439. sd_send_cmd_get_rsp(host, cmd);
  440. if (cmd->error)
  441. return cmd->error;
  442. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  443. __func__, cmd->opcode, cmd->arg);
  444. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  445. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  446. if (!uhs)
  447. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  448. rtsx_pci_init_cmd(pcr);
  449. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  450. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  451. DMA_DONE_INT, DMA_DONE_INT);
  452. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  453. 0xFF, (u8)(data_len >> 24));
  454. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  455. 0xFF, (u8)(data_len >> 16));
  456. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  457. 0xFF, (u8)(data_len >> 8));
  458. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  459. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  460. 0x03 | DMA_PACK_SIZE_MASK,
  461. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  462. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  463. 0x01, RING_BUFFER);
  464. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  465. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  466. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  467. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  468. SD_TRANSFER_END, SD_TRANSFER_END);
  469. rtsx_pci_send_cmd_no_wait(pcr);
  470. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 0, 10000);
  471. if (err < 0) {
  472. sd_clear_error(host);
  473. return err;
  474. }
  475. return 0;
  476. }
  477. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  478. {
  479. struct mmc_data *data = mrq->data;
  480. if (host->sg_count < 0) {
  481. data->error = host->sg_count;
  482. dev_dbg(sdmmc_dev(host), "%s: sg_count = %d is invalid\n",
  483. __func__, host->sg_count);
  484. return data->error;
  485. }
  486. if (data->flags & MMC_DATA_READ)
  487. return sd_read_long_data(host, mrq);
  488. return sd_write_long_data(host, mrq);
  489. }
  490. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  491. {
  492. rtsx_pci_write_register(host->pcr, SD_CFG1,
  493. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  494. }
  495. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  496. {
  497. rtsx_pci_write_register(host->pcr, SD_CFG1,
  498. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  499. }
  500. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  501. struct mmc_request *mrq)
  502. {
  503. struct mmc_command *cmd = mrq->cmd;
  504. struct mmc_data *data = mrq->data;
  505. u8 *buf;
  506. buf = kzalloc(data->blksz, GFP_NOIO);
  507. if (!buf) {
  508. cmd->error = -ENOMEM;
  509. return;
  510. }
  511. if (data->flags & MMC_DATA_READ) {
  512. if (host->initial_mode)
  513. sd_disable_initial_mode(host);
  514. cmd->error = sd_read_data(host, cmd, (u16)data->blksz, buf,
  515. data->blksz, 200);
  516. if (host->initial_mode)
  517. sd_enable_initial_mode(host);
  518. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  519. } else {
  520. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  521. cmd->error = sd_write_data(host, cmd, (u16)data->blksz, buf,
  522. data->blksz, 200);
  523. }
  524. kfree(buf);
  525. }
  526. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  527. u8 sample_point, bool rx)
  528. {
  529. struct rtsx_pcr *pcr = host->pcr;
  530. int err;
  531. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  532. __func__, rx ? "RX" : "TX", sample_point);
  533. rtsx_pci_init_cmd(pcr);
  534. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  535. if (rx)
  536. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  537. SD_VPRX_CTL, 0x1F, sample_point);
  538. else
  539. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  540. SD_VPTX_CTL, 0x1F, sample_point);
  541. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  542. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  543. PHASE_NOT_RESET, PHASE_NOT_RESET);
  544. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  545. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  546. err = rtsx_pci_send_cmd(pcr, 100);
  547. if (err < 0)
  548. return err;
  549. return 0;
  550. }
  551. static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
  552. {
  553. bit %= RTSX_PHASE_MAX;
  554. return phase_map & (1 << bit);
  555. }
  556. static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
  557. {
  558. int i;
  559. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  560. if (test_phase_bit(phase_map, start_bit + i) == 0)
  561. return i;
  562. }
  563. return RTSX_PHASE_MAX;
  564. }
  565. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  566. {
  567. int start = 0, len = 0;
  568. int start_final = 0, len_final = 0;
  569. u8 final_phase = 0xFF;
  570. if (phase_map == 0) {
  571. dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
  572. return final_phase;
  573. }
  574. while (start < RTSX_PHASE_MAX) {
  575. len = sd_get_phase_len(phase_map, start);
  576. if (len_final < len) {
  577. start_final = start;
  578. len_final = len;
  579. }
  580. start += len ? len : 1;
  581. }
  582. final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
  583. dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  584. phase_map, len_final, final_phase);
  585. return final_phase;
  586. }
  587. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  588. {
  589. int err, i;
  590. u8 val = 0;
  591. for (i = 0; i < 100; i++) {
  592. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  593. if (val & SD_DATA_IDLE)
  594. return;
  595. udelay(100);
  596. }
  597. }
  598. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  599. u8 opcode, u8 sample_point)
  600. {
  601. int err;
  602. struct mmc_command cmd = {0};
  603. err = sd_change_phase(host, sample_point, true);
  604. if (err < 0)
  605. return err;
  606. cmd.opcode = opcode;
  607. err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
  608. if (err < 0) {
  609. /* Wait till SD DATA IDLE */
  610. sd_wait_data_idle(host);
  611. sd_clear_error(host);
  612. return err;
  613. }
  614. return 0;
  615. }
  616. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  617. u8 opcode, u32 *phase_map)
  618. {
  619. int err, i;
  620. u32 raw_phase_map = 0;
  621. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  622. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  623. if (err == 0)
  624. raw_phase_map |= 1 << i;
  625. }
  626. if (phase_map)
  627. *phase_map = raw_phase_map;
  628. return 0;
  629. }
  630. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  631. {
  632. int err, i;
  633. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  634. u8 final_phase;
  635. for (i = 0; i < RX_TUNING_CNT; i++) {
  636. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  637. if (err < 0)
  638. return err;
  639. if (raw_phase_map[i] == 0)
  640. break;
  641. }
  642. phase_map = 0xFFFFFFFF;
  643. for (i = 0; i < RX_TUNING_CNT; i++) {
  644. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  645. i, raw_phase_map[i]);
  646. phase_map &= raw_phase_map[i];
  647. }
  648. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  649. if (phase_map) {
  650. final_phase = sd_search_final_phase(host, phase_map);
  651. if (final_phase == 0xFF)
  652. return -EINVAL;
  653. err = sd_change_phase(host, final_phase, true);
  654. if (err < 0)
  655. return err;
  656. } else {
  657. return -EINVAL;
  658. }
  659. return 0;
  660. }
  661. static inline int sdio_extblock_cmd(struct mmc_command *cmd,
  662. struct mmc_data *data)
  663. {
  664. return (cmd->opcode == SD_IO_RW_EXTENDED) && (data->blksz == 512);
  665. }
  666. static inline int sd_rw_cmd(struct mmc_command *cmd)
  667. {
  668. return mmc_op_multi(cmd->opcode) ||
  669. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  670. (cmd->opcode == MMC_WRITE_BLOCK);
  671. }
  672. static void sd_request(struct work_struct *work)
  673. {
  674. struct realtek_pci_sdmmc *host = container_of(work,
  675. struct realtek_pci_sdmmc, work);
  676. struct rtsx_pcr *pcr = host->pcr;
  677. struct mmc_host *mmc = host->mmc;
  678. struct mmc_request *mrq = host->mrq;
  679. struct mmc_command *cmd = mrq->cmd;
  680. struct mmc_data *data = mrq->data;
  681. unsigned int data_size = 0;
  682. int err;
  683. if (host->eject || !sd_get_cd_int(host)) {
  684. cmd->error = -ENOMEDIUM;
  685. goto finish;
  686. }
  687. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  688. if (err) {
  689. cmd->error = err;
  690. goto finish;
  691. }
  692. mutex_lock(&pcr->pcr_mutex);
  693. rtsx_pci_start_run(pcr);
  694. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  695. host->initial_mode, host->double_clk, host->vpclk);
  696. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  697. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  698. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  699. mutex_lock(&host->host_mutex);
  700. host->mrq = mrq;
  701. mutex_unlock(&host->host_mutex);
  702. if (mrq->data)
  703. data_size = data->blocks * data->blksz;
  704. if (!data_size) {
  705. sd_send_cmd_get_rsp(host, cmd);
  706. } else if (sd_rw_cmd(cmd) || sdio_extblock_cmd(cmd, data)) {
  707. cmd->error = sd_rw_multi(host, mrq);
  708. if (!host->using_cookie)
  709. sdmmc_post_req(host->mmc, host->mrq, 0);
  710. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  711. sd_send_cmd_get_rsp(host, mrq->stop);
  712. } else {
  713. sd_normal_rw(host, mrq);
  714. }
  715. if (mrq->data) {
  716. if (cmd->error || data->error)
  717. data->bytes_xfered = 0;
  718. else
  719. data->bytes_xfered = data->blocks * data->blksz;
  720. }
  721. mutex_unlock(&pcr->pcr_mutex);
  722. finish:
  723. if (cmd->error) {
  724. dev_dbg(sdmmc_dev(host), "CMD %d 0x%08x error(%d)\n",
  725. cmd->opcode, cmd->arg, cmd->error);
  726. }
  727. mutex_lock(&host->host_mutex);
  728. host->mrq = NULL;
  729. mutex_unlock(&host->host_mutex);
  730. mmc_request_done(mmc, mrq);
  731. }
  732. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  733. {
  734. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  735. struct mmc_data *data = mrq->data;
  736. mutex_lock(&host->host_mutex);
  737. host->mrq = mrq;
  738. mutex_unlock(&host->host_mutex);
  739. if (sd_rw_cmd(mrq->cmd) || sdio_extblock_cmd(mrq->cmd, data))
  740. host->using_cookie = sd_pre_dma_transfer(host, data, false);
  741. schedule_work(&host->work);
  742. }
  743. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  744. unsigned char bus_width)
  745. {
  746. int err = 0;
  747. u8 width[] = {
  748. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  749. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  750. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  751. };
  752. if (bus_width <= MMC_BUS_WIDTH_8)
  753. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  754. 0x03, width[bus_width]);
  755. return err;
  756. }
  757. static int sd_power_on(struct realtek_pci_sdmmc *host)
  758. {
  759. struct rtsx_pcr *pcr = host->pcr;
  760. int err;
  761. if (host->power_state == SDMMC_POWER_ON)
  762. return 0;
  763. rtsx_pci_init_cmd(pcr);
  764. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  765. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  766. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  767. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  768. SD_CLK_EN, SD_CLK_EN);
  769. err = rtsx_pci_send_cmd(pcr, 100);
  770. if (err < 0)
  771. return err;
  772. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  773. if (err < 0)
  774. return err;
  775. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  776. if (err < 0)
  777. return err;
  778. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  779. if (err < 0)
  780. return err;
  781. host->power_state = SDMMC_POWER_ON;
  782. return 0;
  783. }
  784. static int sd_power_off(struct realtek_pci_sdmmc *host)
  785. {
  786. struct rtsx_pcr *pcr = host->pcr;
  787. int err;
  788. host->power_state = SDMMC_POWER_OFF;
  789. rtsx_pci_init_cmd(pcr);
  790. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  791. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  792. err = rtsx_pci_send_cmd(pcr, 100);
  793. if (err < 0)
  794. return err;
  795. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  796. if (err < 0)
  797. return err;
  798. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  799. }
  800. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  801. unsigned char power_mode)
  802. {
  803. int err;
  804. if (power_mode == MMC_POWER_OFF)
  805. err = sd_power_off(host);
  806. else
  807. err = sd_power_on(host);
  808. return err;
  809. }
  810. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  811. {
  812. struct rtsx_pcr *pcr = host->pcr;
  813. int err = 0;
  814. rtsx_pci_init_cmd(pcr);
  815. switch (timing) {
  816. case MMC_TIMING_UHS_SDR104:
  817. case MMC_TIMING_UHS_SDR50:
  818. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  819. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  820. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  821. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  822. CLK_LOW_FREQ, CLK_LOW_FREQ);
  823. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  824. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  825. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  826. break;
  827. case MMC_TIMING_MMC_DDR52:
  828. case MMC_TIMING_UHS_DDR50:
  829. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  830. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  831. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  832. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  833. CLK_LOW_FREQ, CLK_LOW_FREQ);
  834. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  835. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  836. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  837. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  838. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  839. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  840. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  841. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  842. break;
  843. case MMC_TIMING_MMC_HS:
  844. case MMC_TIMING_SD_HS:
  845. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  846. 0x0C, SD_20_MODE);
  847. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  848. CLK_LOW_FREQ, CLK_LOW_FREQ);
  849. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  850. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  851. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  852. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  853. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  854. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  855. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  856. break;
  857. default:
  858. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  859. SD_CFG1, 0x0C, SD_20_MODE);
  860. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  861. CLK_LOW_FREQ, CLK_LOW_FREQ);
  862. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  863. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  864. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  865. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  866. SD_PUSH_POINT_CTL, 0xFF, 0);
  867. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  868. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  869. break;
  870. }
  871. err = rtsx_pci_send_cmd(pcr, 100);
  872. return err;
  873. }
  874. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  875. {
  876. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  877. struct rtsx_pcr *pcr = host->pcr;
  878. if (host->eject)
  879. return;
  880. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  881. return;
  882. mutex_lock(&pcr->pcr_mutex);
  883. rtsx_pci_start_run(pcr);
  884. sd_set_bus_width(host, ios->bus_width);
  885. sd_set_power_mode(host, ios->power_mode);
  886. sd_set_timing(host, ios->timing);
  887. host->vpclk = false;
  888. host->double_clk = true;
  889. switch (ios->timing) {
  890. case MMC_TIMING_UHS_SDR104:
  891. case MMC_TIMING_UHS_SDR50:
  892. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  893. host->vpclk = true;
  894. host->double_clk = false;
  895. break;
  896. case MMC_TIMING_MMC_DDR52:
  897. case MMC_TIMING_UHS_DDR50:
  898. case MMC_TIMING_UHS_SDR25:
  899. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  900. break;
  901. default:
  902. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  903. break;
  904. }
  905. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  906. host->clock = ios->clock;
  907. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  908. host->initial_mode, host->double_clk, host->vpclk);
  909. mutex_unlock(&pcr->pcr_mutex);
  910. }
  911. static int sdmmc_get_ro(struct mmc_host *mmc)
  912. {
  913. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  914. struct rtsx_pcr *pcr = host->pcr;
  915. int ro = 0;
  916. u32 val;
  917. if (host->eject)
  918. return -ENOMEDIUM;
  919. mutex_lock(&pcr->pcr_mutex);
  920. rtsx_pci_start_run(pcr);
  921. /* Check SD mechanical write-protect switch */
  922. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  923. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  924. if (val & SD_WRITE_PROTECT)
  925. ro = 1;
  926. mutex_unlock(&pcr->pcr_mutex);
  927. return ro;
  928. }
  929. static int sdmmc_get_cd(struct mmc_host *mmc)
  930. {
  931. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  932. struct rtsx_pcr *pcr = host->pcr;
  933. int cd = 0;
  934. u32 val;
  935. if (host->eject)
  936. return cd;
  937. mutex_lock(&pcr->pcr_mutex);
  938. rtsx_pci_start_run(pcr);
  939. /* Check SD card detect */
  940. val = rtsx_pci_card_exist(pcr);
  941. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  942. if (val & SD_EXIST)
  943. cd = 1;
  944. mutex_unlock(&pcr->pcr_mutex);
  945. return cd;
  946. }
  947. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  948. {
  949. struct rtsx_pcr *pcr = host->pcr;
  950. int err;
  951. u8 stat;
  952. /* Reference to Signal Voltage Switch Sequence in SD spec.
  953. * Wait for a period of time so that the card can drive SD_CMD and
  954. * SD_DAT[3:0] to low after sending back CMD11 response.
  955. */
  956. mdelay(1);
  957. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  958. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  959. * abort the voltage switch sequence;
  960. */
  961. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  962. if (err < 0)
  963. return err;
  964. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  965. SD_DAT1_STATUS | SD_DAT0_STATUS))
  966. return -EINVAL;
  967. /* Stop toggle SD clock */
  968. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  969. 0xFF, SD_CLK_FORCE_STOP);
  970. if (err < 0)
  971. return err;
  972. return 0;
  973. }
  974. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  975. {
  976. struct rtsx_pcr *pcr = host->pcr;
  977. int err;
  978. u8 stat, mask, val;
  979. /* Wait 1.8V output of voltage regulator in card stable */
  980. msleep(50);
  981. /* Toggle SD clock again */
  982. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  983. if (err < 0)
  984. return err;
  985. /* Wait for a period of time so that the card can drive
  986. * SD_DAT[3:0] to high at 1.8V
  987. */
  988. msleep(20);
  989. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  990. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  991. if (err < 0)
  992. return err;
  993. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  994. SD_DAT1_STATUS | SD_DAT0_STATUS;
  995. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  996. SD_DAT1_STATUS | SD_DAT0_STATUS;
  997. if ((stat & mask) != val) {
  998. dev_dbg(sdmmc_dev(host),
  999. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  1000. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1001. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1002. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  1003. return -EINVAL;
  1004. }
  1005. return 0;
  1006. }
  1007. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  1008. {
  1009. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1010. struct rtsx_pcr *pcr = host->pcr;
  1011. int err = 0;
  1012. u8 voltage;
  1013. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  1014. __func__, ios->signal_voltage);
  1015. if (host->eject)
  1016. return -ENOMEDIUM;
  1017. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1018. if (err)
  1019. return err;
  1020. mutex_lock(&pcr->pcr_mutex);
  1021. rtsx_pci_start_run(pcr);
  1022. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  1023. voltage = OUTPUT_3V3;
  1024. else
  1025. voltage = OUTPUT_1V8;
  1026. if (voltage == OUTPUT_1V8) {
  1027. err = sd_wait_voltage_stable_1(host);
  1028. if (err < 0)
  1029. goto out;
  1030. }
  1031. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  1032. if (err < 0)
  1033. goto out;
  1034. if (voltage == OUTPUT_1V8) {
  1035. err = sd_wait_voltage_stable_2(host);
  1036. if (err < 0)
  1037. goto out;
  1038. }
  1039. out:
  1040. /* Stop toggle SD clock in idle */
  1041. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1042. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1043. mutex_unlock(&pcr->pcr_mutex);
  1044. return err;
  1045. }
  1046. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1047. {
  1048. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1049. struct rtsx_pcr *pcr = host->pcr;
  1050. int err = 0;
  1051. if (host->eject)
  1052. return -ENOMEDIUM;
  1053. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1054. if (err)
  1055. return err;
  1056. mutex_lock(&pcr->pcr_mutex);
  1057. rtsx_pci_start_run(pcr);
  1058. /* Set initial TX phase */
  1059. switch (mmc->ios.timing) {
  1060. case MMC_TIMING_UHS_SDR104:
  1061. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  1062. break;
  1063. case MMC_TIMING_UHS_SDR50:
  1064. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  1065. break;
  1066. case MMC_TIMING_UHS_DDR50:
  1067. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  1068. break;
  1069. default:
  1070. err = 0;
  1071. }
  1072. if (err)
  1073. goto out;
  1074. /* Tuning RX phase */
  1075. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  1076. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  1077. err = sd_tuning_rx(host, opcode);
  1078. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  1079. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  1080. out:
  1081. mutex_unlock(&pcr->pcr_mutex);
  1082. return err;
  1083. }
  1084. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  1085. .pre_req = sdmmc_pre_req,
  1086. .post_req = sdmmc_post_req,
  1087. .request = sdmmc_request,
  1088. .set_ios = sdmmc_set_ios,
  1089. .get_ro = sdmmc_get_ro,
  1090. .get_cd = sdmmc_get_cd,
  1091. .start_signal_voltage_switch = sdmmc_switch_voltage,
  1092. .execute_tuning = sdmmc_execute_tuning,
  1093. };
  1094. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1095. {
  1096. struct mmc_host *mmc = host->mmc;
  1097. struct rtsx_pcr *pcr = host->pcr;
  1098. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1099. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1100. mmc->caps |= MMC_CAP_UHS_SDR50;
  1101. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1102. mmc->caps |= MMC_CAP_UHS_SDR104;
  1103. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1104. mmc->caps |= MMC_CAP_UHS_DDR50;
  1105. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1106. mmc->caps |= MMC_CAP_1_8V_DDR;
  1107. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1108. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1109. }
  1110. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1111. {
  1112. struct mmc_host *mmc = host->mmc;
  1113. mmc->f_min = 250000;
  1114. mmc->f_max = 208000000;
  1115. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1116. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1117. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1118. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 | MMC_CAP_ERASE;
  1119. mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE;
  1120. mmc->max_current_330 = 400;
  1121. mmc->max_current_180 = 800;
  1122. mmc->ops = &realtek_pci_sdmmc_ops;
  1123. init_extra_caps(host);
  1124. mmc->max_segs = 256;
  1125. mmc->max_seg_size = 65536;
  1126. mmc->max_blk_size = 512;
  1127. mmc->max_blk_count = 65535;
  1128. mmc->max_req_size = 524288;
  1129. }
  1130. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1131. {
  1132. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1133. host->cookie = -1;
  1134. mmc_detect_change(host->mmc, 0);
  1135. }
  1136. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1137. {
  1138. struct mmc_host *mmc;
  1139. struct realtek_pci_sdmmc *host;
  1140. struct rtsx_pcr *pcr;
  1141. struct pcr_handle *handle = pdev->dev.platform_data;
  1142. if (!handle)
  1143. return -ENXIO;
  1144. pcr = handle->pcr;
  1145. if (!pcr)
  1146. return -ENXIO;
  1147. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1148. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1149. if (!mmc)
  1150. return -ENOMEM;
  1151. host = mmc_priv(mmc);
  1152. host->pcr = pcr;
  1153. host->mmc = mmc;
  1154. host->pdev = pdev;
  1155. host->cookie = -1;
  1156. host->power_state = SDMMC_POWER_OFF;
  1157. INIT_WORK(&host->work, sd_request);
  1158. platform_set_drvdata(pdev, host);
  1159. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1160. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1161. mutex_init(&host->host_mutex);
  1162. realtek_init_host(host);
  1163. mmc_add_host(mmc);
  1164. return 0;
  1165. }
  1166. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1167. {
  1168. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1169. struct rtsx_pcr *pcr;
  1170. struct mmc_host *mmc;
  1171. if (!host)
  1172. return 0;
  1173. pcr = host->pcr;
  1174. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1175. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1176. mmc = host->mmc;
  1177. cancel_work_sync(&host->work);
  1178. mutex_lock(&host->host_mutex);
  1179. if (host->mrq) {
  1180. dev_dbg(&(pdev->dev),
  1181. "%s: Controller removed during transfer\n",
  1182. mmc_hostname(mmc));
  1183. rtsx_pci_complete_unfinished_transfer(pcr);
  1184. host->mrq->cmd->error = -ENOMEDIUM;
  1185. if (host->mrq->stop)
  1186. host->mrq->stop->error = -ENOMEDIUM;
  1187. mmc_request_done(mmc, host->mrq);
  1188. }
  1189. mutex_unlock(&host->host_mutex);
  1190. mmc_remove_host(mmc);
  1191. host->eject = true;
  1192. flush_work(&host->work);
  1193. mmc_free_host(mmc);
  1194. dev_dbg(&(pdev->dev),
  1195. ": Realtek PCI-E SDMMC controller has been removed\n");
  1196. return 0;
  1197. }
  1198. static const struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1199. {
  1200. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1201. }, {
  1202. /* sentinel */
  1203. }
  1204. };
  1205. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1206. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1207. .probe = rtsx_pci_sdmmc_drv_probe,
  1208. .remove = rtsx_pci_sdmmc_drv_remove,
  1209. .id_table = rtsx_pci_sdmmc_ids,
  1210. .driver = {
  1211. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1212. },
  1213. };
  1214. module_platform_driver(rtsx_pci_sdmmc_driver);
  1215. MODULE_LICENSE("GPL");
  1216. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1217. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");