jz4740_mmc.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167
  1. /*
  2. * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 SD/MMC controller driver
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. */
  15. #include <linux/mmc/host.h>
  16. #include <linux/mmc/slot-gpio.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/delay.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/clk.h>
  26. #include <linux/bitops.h>
  27. #include <linux/gpio.h>
  28. #include <asm/mach-jz4740/gpio.h>
  29. #include <asm/cacheflush.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/dmaengine.h>
  32. #include <asm/mach-jz4740/dma.h>
  33. #include <asm/mach-jz4740/jz4740_mmc.h>
  34. #define JZ_REG_MMC_STRPCL 0x00
  35. #define JZ_REG_MMC_STATUS 0x04
  36. #define JZ_REG_MMC_CLKRT 0x08
  37. #define JZ_REG_MMC_CMDAT 0x0C
  38. #define JZ_REG_MMC_RESTO 0x10
  39. #define JZ_REG_MMC_RDTO 0x14
  40. #define JZ_REG_MMC_BLKLEN 0x18
  41. #define JZ_REG_MMC_NOB 0x1C
  42. #define JZ_REG_MMC_SNOB 0x20
  43. #define JZ_REG_MMC_IMASK 0x24
  44. #define JZ_REG_MMC_IREG 0x28
  45. #define JZ_REG_MMC_CMD 0x2C
  46. #define JZ_REG_MMC_ARG 0x30
  47. #define JZ_REG_MMC_RESP_FIFO 0x34
  48. #define JZ_REG_MMC_RXFIFO 0x38
  49. #define JZ_REG_MMC_TXFIFO 0x3C
  50. #define JZ_MMC_STRPCL_EXIT_MULTIPLE BIT(7)
  51. #define JZ_MMC_STRPCL_EXIT_TRANSFER BIT(6)
  52. #define JZ_MMC_STRPCL_START_READWAIT BIT(5)
  53. #define JZ_MMC_STRPCL_STOP_READWAIT BIT(4)
  54. #define JZ_MMC_STRPCL_RESET BIT(3)
  55. #define JZ_MMC_STRPCL_START_OP BIT(2)
  56. #define JZ_MMC_STRPCL_CLOCK_CONTROL (BIT(1) | BIT(0))
  57. #define JZ_MMC_STRPCL_CLOCK_STOP BIT(0)
  58. #define JZ_MMC_STRPCL_CLOCK_START BIT(1)
  59. #define JZ_MMC_STATUS_IS_RESETTING BIT(15)
  60. #define JZ_MMC_STATUS_SDIO_INT_ACTIVE BIT(14)
  61. #define JZ_MMC_STATUS_PRG_DONE BIT(13)
  62. #define JZ_MMC_STATUS_DATA_TRAN_DONE BIT(12)
  63. #define JZ_MMC_STATUS_END_CMD_RES BIT(11)
  64. #define JZ_MMC_STATUS_DATA_FIFO_AFULL BIT(10)
  65. #define JZ_MMC_STATUS_IS_READWAIT BIT(9)
  66. #define JZ_MMC_STATUS_CLK_EN BIT(8)
  67. #define JZ_MMC_STATUS_DATA_FIFO_FULL BIT(7)
  68. #define JZ_MMC_STATUS_DATA_FIFO_EMPTY BIT(6)
  69. #define JZ_MMC_STATUS_CRC_RES_ERR BIT(5)
  70. #define JZ_MMC_STATUS_CRC_READ_ERROR BIT(4)
  71. #define JZ_MMC_STATUS_TIMEOUT_WRITE BIT(3)
  72. #define JZ_MMC_STATUS_CRC_WRITE_ERROR BIT(2)
  73. #define JZ_MMC_STATUS_TIMEOUT_RES BIT(1)
  74. #define JZ_MMC_STATUS_TIMEOUT_READ BIT(0)
  75. #define JZ_MMC_STATUS_READ_ERROR_MASK (BIT(4) | BIT(0))
  76. #define JZ_MMC_STATUS_WRITE_ERROR_MASK (BIT(3) | BIT(2))
  77. #define JZ_MMC_CMDAT_IO_ABORT BIT(11)
  78. #define JZ_MMC_CMDAT_BUS_WIDTH_4BIT BIT(10)
  79. #define JZ_MMC_CMDAT_DMA_EN BIT(8)
  80. #define JZ_MMC_CMDAT_INIT BIT(7)
  81. #define JZ_MMC_CMDAT_BUSY BIT(6)
  82. #define JZ_MMC_CMDAT_STREAM BIT(5)
  83. #define JZ_MMC_CMDAT_WRITE BIT(4)
  84. #define JZ_MMC_CMDAT_DATA_EN BIT(3)
  85. #define JZ_MMC_CMDAT_RESPONSE_FORMAT (BIT(2) | BIT(1) | BIT(0))
  86. #define JZ_MMC_CMDAT_RSP_R1 1
  87. #define JZ_MMC_CMDAT_RSP_R2 2
  88. #define JZ_MMC_CMDAT_RSP_R3 3
  89. #define JZ_MMC_IRQ_SDIO BIT(7)
  90. #define JZ_MMC_IRQ_TXFIFO_WR_REQ BIT(6)
  91. #define JZ_MMC_IRQ_RXFIFO_RD_REQ BIT(5)
  92. #define JZ_MMC_IRQ_END_CMD_RES BIT(2)
  93. #define JZ_MMC_IRQ_PRG_DONE BIT(1)
  94. #define JZ_MMC_IRQ_DATA_TRAN_DONE BIT(0)
  95. #define JZ_MMC_CLK_RATE 24000000
  96. enum jz4740_mmc_state {
  97. JZ4740_MMC_STATE_READ_RESPONSE,
  98. JZ4740_MMC_STATE_TRANSFER_DATA,
  99. JZ4740_MMC_STATE_SEND_STOP,
  100. JZ4740_MMC_STATE_DONE,
  101. };
  102. struct jz4740_mmc_host_next {
  103. int sg_len;
  104. s32 cookie;
  105. };
  106. struct jz4740_mmc_host {
  107. struct mmc_host *mmc;
  108. struct platform_device *pdev;
  109. struct jz4740_mmc_platform_data *pdata;
  110. struct clk *clk;
  111. int irq;
  112. int card_detect_irq;
  113. void __iomem *base;
  114. struct resource *mem_res;
  115. struct mmc_request *req;
  116. struct mmc_command *cmd;
  117. unsigned long waiting;
  118. uint32_t cmdat;
  119. uint16_t irq_mask;
  120. spinlock_t lock;
  121. struct timer_list timeout_timer;
  122. struct sg_mapping_iter miter;
  123. enum jz4740_mmc_state state;
  124. /* DMA support */
  125. struct dma_chan *dma_rx;
  126. struct dma_chan *dma_tx;
  127. struct jz4740_mmc_host_next next_data;
  128. bool use_dma;
  129. int sg_len;
  130. /* The DMA trigger level is 8 words, that is to say, the DMA read
  131. * trigger is when data words in MSC_RXFIFO is >= 8 and the DMA write
  132. * trigger is when data words in MSC_TXFIFO is < 8.
  133. */
  134. #define JZ4740_MMC_FIFO_HALF_SIZE 8
  135. };
  136. /*----------------------------------------------------------------------------*/
  137. /* DMA infrastructure */
  138. static void jz4740_mmc_release_dma_channels(struct jz4740_mmc_host *host)
  139. {
  140. if (!host->use_dma)
  141. return;
  142. dma_release_channel(host->dma_tx);
  143. dma_release_channel(host->dma_rx);
  144. }
  145. static int jz4740_mmc_acquire_dma_channels(struct jz4740_mmc_host *host)
  146. {
  147. dma_cap_mask_t mask;
  148. dma_cap_zero(mask);
  149. dma_cap_set(DMA_SLAVE, mask);
  150. host->dma_tx = dma_request_channel(mask, NULL, host);
  151. if (!host->dma_tx) {
  152. dev_err(mmc_dev(host->mmc), "Failed to get dma_tx channel\n");
  153. return -ENODEV;
  154. }
  155. host->dma_rx = dma_request_channel(mask, NULL, host);
  156. if (!host->dma_rx) {
  157. dev_err(mmc_dev(host->mmc), "Failed to get dma_rx channel\n");
  158. goto free_master_write;
  159. }
  160. /* Initialize DMA pre request cookie */
  161. host->next_data.cookie = 1;
  162. return 0;
  163. free_master_write:
  164. dma_release_channel(host->dma_tx);
  165. return -ENODEV;
  166. }
  167. static inline int jz4740_mmc_get_dma_dir(struct mmc_data *data)
  168. {
  169. return (data->flags & MMC_DATA_READ) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
  170. }
  171. static inline struct dma_chan *jz4740_mmc_get_dma_chan(struct jz4740_mmc_host *host,
  172. struct mmc_data *data)
  173. {
  174. return (data->flags & MMC_DATA_READ) ? host->dma_rx : host->dma_tx;
  175. }
  176. static void jz4740_mmc_dma_unmap(struct jz4740_mmc_host *host,
  177. struct mmc_data *data)
  178. {
  179. struct dma_chan *chan = jz4740_mmc_get_dma_chan(host, data);
  180. enum dma_data_direction dir = jz4740_mmc_get_dma_dir(data);
  181. dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
  182. }
  183. /* Prepares DMA data for current/next transfer, returns non-zero on failure */
  184. static int jz4740_mmc_prepare_dma_data(struct jz4740_mmc_host *host,
  185. struct mmc_data *data,
  186. struct jz4740_mmc_host_next *next,
  187. struct dma_chan *chan)
  188. {
  189. struct jz4740_mmc_host_next *next_data = &host->next_data;
  190. enum dma_data_direction dir = jz4740_mmc_get_dma_dir(data);
  191. int sg_len;
  192. if (!next && data->host_cookie &&
  193. data->host_cookie != host->next_data.cookie) {
  194. dev_warn(mmc_dev(host->mmc),
  195. "[%s] invalid cookie: data->host_cookie %d host->next_data.cookie %d\n",
  196. __func__,
  197. data->host_cookie,
  198. host->next_data.cookie);
  199. data->host_cookie = 0;
  200. }
  201. /* Check if next job is already prepared */
  202. if (next || data->host_cookie != host->next_data.cookie) {
  203. sg_len = dma_map_sg(chan->device->dev,
  204. data->sg,
  205. data->sg_len,
  206. dir);
  207. } else {
  208. sg_len = next_data->sg_len;
  209. next_data->sg_len = 0;
  210. }
  211. if (sg_len <= 0) {
  212. dev_err(mmc_dev(host->mmc),
  213. "Failed to map scatterlist for DMA operation\n");
  214. return -EINVAL;
  215. }
  216. if (next) {
  217. next->sg_len = sg_len;
  218. data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
  219. } else
  220. host->sg_len = sg_len;
  221. return 0;
  222. }
  223. static int jz4740_mmc_start_dma_transfer(struct jz4740_mmc_host *host,
  224. struct mmc_data *data)
  225. {
  226. int ret;
  227. struct dma_chan *chan;
  228. struct dma_async_tx_descriptor *desc;
  229. struct dma_slave_config conf = {
  230. .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
  231. .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
  232. .src_maxburst = JZ4740_MMC_FIFO_HALF_SIZE,
  233. .dst_maxburst = JZ4740_MMC_FIFO_HALF_SIZE,
  234. };
  235. if (data->flags & MMC_DATA_WRITE) {
  236. conf.direction = DMA_MEM_TO_DEV;
  237. conf.dst_addr = host->mem_res->start + JZ_REG_MMC_TXFIFO;
  238. conf.slave_id = JZ4740_DMA_TYPE_MMC_TRANSMIT;
  239. chan = host->dma_tx;
  240. } else {
  241. conf.direction = DMA_DEV_TO_MEM;
  242. conf.src_addr = host->mem_res->start + JZ_REG_MMC_RXFIFO;
  243. conf.slave_id = JZ4740_DMA_TYPE_MMC_RECEIVE;
  244. chan = host->dma_rx;
  245. }
  246. ret = jz4740_mmc_prepare_dma_data(host, data, NULL, chan);
  247. if (ret)
  248. return ret;
  249. dmaengine_slave_config(chan, &conf);
  250. desc = dmaengine_prep_slave_sg(chan,
  251. data->sg,
  252. host->sg_len,
  253. conf.direction,
  254. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  255. if (!desc) {
  256. dev_err(mmc_dev(host->mmc),
  257. "Failed to allocate DMA %s descriptor",
  258. conf.direction == DMA_MEM_TO_DEV ? "TX" : "RX");
  259. goto dma_unmap;
  260. }
  261. dmaengine_submit(desc);
  262. dma_async_issue_pending(chan);
  263. return 0;
  264. dma_unmap:
  265. jz4740_mmc_dma_unmap(host, data);
  266. return -ENOMEM;
  267. }
  268. static void jz4740_mmc_pre_request(struct mmc_host *mmc,
  269. struct mmc_request *mrq)
  270. {
  271. struct jz4740_mmc_host *host = mmc_priv(mmc);
  272. struct mmc_data *data = mrq->data;
  273. struct jz4740_mmc_host_next *next_data = &host->next_data;
  274. BUG_ON(data->host_cookie);
  275. if (host->use_dma) {
  276. struct dma_chan *chan = jz4740_mmc_get_dma_chan(host, data);
  277. if (jz4740_mmc_prepare_dma_data(host, data, next_data, chan))
  278. data->host_cookie = 0;
  279. }
  280. }
  281. static void jz4740_mmc_post_request(struct mmc_host *mmc,
  282. struct mmc_request *mrq,
  283. int err)
  284. {
  285. struct jz4740_mmc_host *host = mmc_priv(mmc);
  286. struct mmc_data *data = mrq->data;
  287. if (host->use_dma && data->host_cookie) {
  288. jz4740_mmc_dma_unmap(host, data);
  289. data->host_cookie = 0;
  290. }
  291. if (err) {
  292. struct dma_chan *chan = jz4740_mmc_get_dma_chan(host, data);
  293. dmaengine_terminate_all(chan);
  294. }
  295. }
  296. /*----------------------------------------------------------------------------*/
  297. static void jz4740_mmc_set_irq_enabled(struct jz4740_mmc_host *host,
  298. unsigned int irq, bool enabled)
  299. {
  300. unsigned long flags;
  301. spin_lock_irqsave(&host->lock, flags);
  302. if (enabled)
  303. host->irq_mask &= ~irq;
  304. else
  305. host->irq_mask |= irq;
  306. spin_unlock_irqrestore(&host->lock, flags);
  307. writew(host->irq_mask, host->base + JZ_REG_MMC_IMASK);
  308. }
  309. static void jz4740_mmc_clock_enable(struct jz4740_mmc_host *host,
  310. bool start_transfer)
  311. {
  312. uint16_t val = JZ_MMC_STRPCL_CLOCK_START;
  313. if (start_transfer)
  314. val |= JZ_MMC_STRPCL_START_OP;
  315. writew(val, host->base + JZ_REG_MMC_STRPCL);
  316. }
  317. static void jz4740_mmc_clock_disable(struct jz4740_mmc_host *host)
  318. {
  319. uint32_t status;
  320. unsigned int timeout = 1000;
  321. writew(JZ_MMC_STRPCL_CLOCK_STOP, host->base + JZ_REG_MMC_STRPCL);
  322. do {
  323. status = readl(host->base + JZ_REG_MMC_STATUS);
  324. } while (status & JZ_MMC_STATUS_CLK_EN && --timeout);
  325. }
  326. static void jz4740_mmc_reset(struct jz4740_mmc_host *host)
  327. {
  328. uint32_t status;
  329. unsigned int timeout = 1000;
  330. writew(JZ_MMC_STRPCL_RESET, host->base + JZ_REG_MMC_STRPCL);
  331. udelay(10);
  332. do {
  333. status = readl(host->base + JZ_REG_MMC_STATUS);
  334. } while (status & JZ_MMC_STATUS_IS_RESETTING && --timeout);
  335. }
  336. static void jz4740_mmc_request_done(struct jz4740_mmc_host *host)
  337. {
  338. struct mmc_request *req;
  339. req = host->req;
  340. host->req = NULL;
  341. mmc_request_done(host->mmc, req);
  342. }
  343. static unsigned int jz4740_mmc_poll_irq(struct jz4740_mmc_host *host,
  344. unsigned int irq)
  345. {
  346. unsigned int timeout = 0x800;
  347. uint16_t status;
  348. do {
  349. status = readw(host->base + JZ_REG_MMC_IREG);
  350. } while (!(status & irq) && --timeout);
  351. if (timeout == 0) {
  352. set_bit(0, &host->waiting);
  353. mod_timer(&host->timeout_timer, jiffies + 5*HZ);
  354. jz4740_mmc_set_irq_enabled(host, irq, true);
  355. return true;
  356. }
  357. return false;
  358. }
  359. static void jz4740_mmc_transfer_check_state(struct jz4740_mmc_host *host,
  360. struct mmc_data *data)
  361. {
  362. int status;
  363. status = readl(host->base + JZ_REG_MMC_STATUS);
  364. if (status & JZ_MMC_STATUS_WRITE_ERROR_MASK) {
  365. if (status & (JZ_MMC_STATUS_TIMEOUT_WRITE)) {
  366. host->req->cmd->error = -ETIMEDOUT;
  367. data->error = -ETIMEDOUT;
  368. } else {
  369. host->req->cmd->error = -EIO;
  370. data->error = -EIO;
  371. }
  372. } else if (status & JZ_MMC_STATUS_READ_ERROR_MASK) {
  373. if (status & (JZ_MMC_STATUS_TIMEOUT_READ)) {
  374. host->req->cmd->error = -ETIMEDOUT;
  375. data->error = -ETIMEDOUT;
  376. } else {
  377. host->req->cmd->error = -EIO;
  378. data->error = -EIO;
  379. }
  380. }
  381. }
  382. static bool jz4740_mmc_write_data(struct jz4740_mmc_host *host,
  383. struct mmc_data *data)
  384. {
  385. struct sg_mapping_iter *miter = &host->miter;
  386. void __iomem *fifo_addr = host->base + JZ_REG_MMC_TXFIFO;
  387. uint32_t *buf;
  388. bool timeout;
  389. size_t i, j;
  390. while (sg_miter_next(miter)) {
  391. buf = miter->addr;
  392. i = miter->length / 4;
  393. j = i / 8;
  394. i = i & 0x7;
  395. while (j) {
  396. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
  397. if (unlikely(timeout))
  398. goto poll_timeout;
  399. writel(buf[0], fifo_addr);
  400. writel(buf[1], fifo_addr);
  401. writel(buf[2], fifo_addr);
  402. writel(buf[3], fifo_addr);
  403. writel(buf[4], fifo_addr);
  404. writel(buf[5], fifo_addr);
  405. writel(buf[6], fifo_addr);
  406. writel(buf[7], fifo_addr);
  407. buf += 8;
  408. --j;
  409. }
  410. if (unlikely(i)) {
  411. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
  412. if (unlikely(timeout))
  413. goto poll_timeout;
  414. while (i) {
  415. writel(*buf, fifo_addr);
  416. ++buf;
  417. --i;
  418. }
  419. }
  420. data->bytes_xfered += miter->length;
  421. }
  422. sg_miter_stop(miter);
  423. return false;
  424. poll_timeout:
  425. miter->consumed = (void *)buf - miter->addr;
  426. data->bytes_xfered += miter->consumed;
  427. sg_miter_stop(miter);
  428. return true;
  429. }
  430. static bool jz4740_mmc_read_data(struct jz4740_mmc_host *host,
  431. struct mmc_data *data)
  432. {
  433. struct sg_mapping_iter *miter = &host->miter;
  434. void __iomem *fifo_addr = host->base + JZ_REG_MMC_RXFIFO;
  435. uint32_t *buf;
  436. uint32_t d;
  437. uint16_t status;
  438. size_t i, j;
  439. unsigned int timeout;
  440. while (sg_miter_next(miter)) {
  441. buf = miter->addr;
  442. i = miter->length;
  443. j = i / 32;
  444. i = i & 0x1f;
  445. while (j) {
  446. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
  447. if (unlikely(timeout))
  448. goto poll_timeout;
  449. buf[0] = readl(fifo_addr);
  450. buf[1] = readl(fifo_addr);
  451. buf[2] = readl(fifo_addr);
  452. buf[3] = readl(fifo_addr);
  453. buf[4] = readl(fifo_addr);
  454. buf[5] = readl(fifo_addr);
  455. buf[6] = readl(fifo_addr);
  456. buf[7] = readl(fifo_addr);
  457. buf += 8;
  458. --j;
  459. }
  460. if (unlikely(i)) {
  461. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
  462. if (unlikely(timeout))
  463. goto poll_timeout;
  464. while (i >= 4) {
  465. *buf++ = readl(fifo_addr);
  466. i -= 4;
  467. }
  468. if (unlikely(i > 0)) {
  469. d = readl(fifo_addr);
  470. memcpy(buf, &d, i);
  471. }
  472. }
  473. data->bytes_xfered += miter->length;
  474. /* This can go away once MIPS implements
  475. * flush_kernel_dcache_page */
  476. flush_dcache_page(miter->page);
  477. }
  478. sg_miter_stop(miter);
  479. /* For whatever reason there is sometime one word more in the fifo then
  480. * requested */
  481. timeout = 1000;
  482. status = readl(host->base + JZ_REG_MMC_STATUS);
  483. while (!(status & JZ_MMC_STATUS_DATA_FIFO_EMPTY) && --timeout) {
  484. d = readl(fifo_addr);
  485. status = readl(host->base + JZ_REG_MMC_STATUS);
  486. }
  487. return false;
  488. poll_timeout:
  489. miter->consumed = (void *)buf - miter->addr;
  490. data->bytes_xfered += miter->consumed;
  491. sg_miter_stop(miter);
  492. return true;
  493. }
  494. static void jz4740_mmc_timeout(unsigned long data)
  495. {
  496. struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)data;
  497. if (!test_and_clear_bit(0, &host->waiting))
  498. return;
  499. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, false);
  500. host->req->cmd->error = -ETIMEDOUT;
  501. jz4740_mmc_request_done(host);
  502. }
  503. static void jz4740_mmc_read_response(struct jz4740_mmc_host *host,
  504. struct mmc_command *cmd)
  505. {
  506. int i;
  507. uint16_t tmp;
  508. void __iomem *fifo_addr = host->base + JZ_REG_MMC_RESP_FIFO;
  509. if (cmd->flags & MMC_RSP_136) {
  510. tmp = readw(fifo_addr);
  511. for (i = 0; i < 4; ++i) {
  512. cmd->resp[i] = tmp << 24;
  513. tmp = readw(fifo_addr);
  514. cmd->resp[i] |= tmp << 8;
  515. tmp = readw(fifo_addr);
  516. cmd->resp[i] |= tmp >> 8;
  517. }
  518. } else {
  519. cmd->resp[0] = readw(fifo_addr) << 24;
  520. cmd->resp[0] |= readw(fifo_addr) << 8;
  521. cmd->resp[0] |= readw(fifo_addr) & 0xff;
  522. }
  523. }
  524. static void jz4740_mmc_send_command(struct jz4740_mmc_host *host,
  525. struct mmc_command *cmd)
  526. {
  527. uint32_t cmdat = host->cmdat;
  528. host->cmdat &= ~JZ_MMC_CMDAT_INIT;
  529. jz4740_mmc_clock_disable(host);
  530. host->cmd = cmd;
  531. if (cmd->flags & MMC_RSP_BUSY)
  532. cmdat |= JZ_MMC_CMDAT_BUSY;
  533. switch (mmc_resp_type(cmd)) {
  534. case MMC_RSP_R1B:
  535. case MMC_RSP_R1:
  536. cmdat |= JZ_MMC_CMDAT_RSP_R1;
  537. break;
  538. case MMC_RSP_R2:
  539. cmdat |= JZ_MMC_CMDAT_RSP_R2;
  540. break;
  541. case MMC_RSP_R3:
  542. cmdat |= JZ_MMC_CMDAT_RSP_R3;
  543. break;
  544. default:
  545. break;
  546. }
  547. if (cmd->data) {
  548. cmdat |= JZ_MMC_CMDAT_DATA_EN;
  549. if (cmd->data->flags & MMC_DATA_WRITE)
  550. cmdat |= JZ_MMC_CMDAT_WRITE;
  551. if (host->use_dma)
  552. cmdat |= JZ_MMC_CMDAT_DMA_EN;
  553. writew(cmd->data->blksz, host->base + JZ_REG_MMC_BLKLEN);
  554. writew(cmd->data->blocks, host->base + JZ_REG_MMC_NOB);
  555. }
  556. writeb(cmd->opcode, host->base + JZ_REG_MMC_CMD);
  557. writel(cmd->arg, host->base + JZ_REG_MMC_ARG);
  558. writel(cmdat, host->base + JZ_REG_MMC_CMDAT);
  559. jz4740_mmc_clock_enable(host, 1);
  560. }
  561. static void jz_mmc_prepare_data_transfer(struct jz4740_mmc_host *host)
  562. {
  563. struct mmc_command *cmd = host->req->cmd;
  564. struct mmc_data *data = cmd->data;
  565. int direction;
  566. if (data->flags & MMC_DATA_READ)
  567. direction = SG_MITER_TO_SG;
  568. else
  569. direction = SG_MITER_FROM_SG;
  570. sg_miter_start(&host->miter, data->sg, data->sg_len, direction);
  571. }
  572. static irqreturn_t jz_mmc_irq_worker(int irq, void *devid)
  573. {
  574. struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)devid;
  575. struct mmc_command *cmd = host->req->cmd;
  576. struct mmc_request *req = host->req;
  577. struct mmc_data *data = cmd->data;
  578. bool timeout = false;
  579. if (cmd->error)
  580. host->state = JZ4740_MMC_STATE_DONE;
  581. switch (host->state) {
  582. case JZ4740_MMC_STATE_READ_RESPONSE:
  583. if (cmd->flags & MMC_RSP_PRESENT)
  584. jz4740_mmc_read_response(host, cmd);
  585. if (!data)
  586. break;
  587. jz_mmc_prepare_data_transfer(host);
  588. case JZ4740_MMC_STATE_TRANSFER_DATA:
  589. if (host->use_dma) {
  590. /* Use DMA if enabled.
  591. * Data transfer direction is defined later by
  592. * relying on data flags in
  593. * jz4740_mmc_prepare_dma_data() and
  594. * jz4740_mmc_start_dma_transfer().
  595. */
  596. timeout = jz4740_mmc_start_dma_transfer(host, data);
  597. data->bytes_xfered = data->blocks * data->blksz;
  598. } else if (data->flags & MMC_DATA_READ)
  599. /* Use PIO if DMA is not enabled.
  600. * Data transfer direction was defined before
  601. * by relying on data flags in
  602. * jz_mmc_prepare_data_transfer().
  603. */
  604. timeout = jz4740_mmc_read_data(host, data);
  605. else
  606. timeout = jz4740_mmc_write_data(host, data);
  607. if (unlikely(timeout)) {
  608. host->state = JZ4740_MMC_STATE_TRANSFER_DATA;
  609. break;
  610. }
  611. jz4740_mmc_transfer_check_state(host, data);
  612. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_DATA_TRAN_DONE);
  613. if (unlikely(timeout)) {
  614. host->state = JZ4740_MMC_STATE_SEND_STOP;
  615. break;
  616. }
  617. writew(JZ_MMC_IRQ_DATA_TRAN_DONE, host->base + JZ_REG_MMC_IREG);
  618. case JZ4740_MMC_STATE_SEND_STOP:
  619. if (!req->stop)
  620. break;
  621. jz4740_mmc_send_command(host, req->stop);
  622. if (mmc_resp_type(req->stop) & MMC_RSP_BUSY) {
  623. timeout = jz4740_mmc_poll_irq(host,
  624. JZ_MMC_IRQ_PRG_DONE);
  625. if (timeout) {
  626. host->state = JZ4740_MMC_STATE_DONE;
  627. break;
  628. }
  629. }
  630. case JZ4740_MMC_STATE_DONE:
  631. break;
  632. }
  633. if (!timeout)
  634. jz4740_mmc_request_done(host);
  635. return IRQ_HANDLED;
  636. }
  637. static irqreturn_t jz_mmc_irq(int irq, void *devid)
  638. {
  639. struct jz4740_mmc_host *host = devid;
  640. struct mmc_command *cmd = host->cmd;
  641. uint16_t irq_reg, status, tmp;
  642. irq_reg = readw(host->base + JZ_REG_MMC_IREG);
  643. tmp = irq_reg;
  644. irq_reg &= ~host->irq_mask;
  645. tmp &= ~(JZ_MMC_IRQ_TXFIFO_WR_REQ | JZ_MMC_IRQ_RXFIFO_RD_REQ |
  646. JZ_MMC_IRQ_PRG_DONE | JZ_MMC_IRQ_DATA_TRAN_DONE);
  647. if (tmp != irq_reg)
  648. writew(tmp & ~irq_reg, host->base + JZ_REG_MMC_IREG);
  649. if (irq_reg & JZ_MMC_IRQ_SDIO) {
  650. writew(JZ_MMC_IRQ_SDIO, host->base + JZ_REG_MMC_IREG);
  651. mmc_signal_sdio_irq(host->mmc);
  652. irq_reg &= ~JZ_MMC_IRQ_SDIO;
  653. }
  654. if (host->req && cmd && irq_reg) {
  655. if (test_and_clear_bit(0, &host->waiting)) {
  656. del_timer(&host->timeout_timer);
  657. status = readl(host->base + JZ_REG_MMC_STATUS);
  658. if (status & JZ_MMC_STATUS_TIMEOUT_RES) {
  659. cmd->error = -ETIMEDOUT;
  660. } else if (status & JZ_MMC_STATUS_CRC_RES_ERR) {
  661. cmd->error = -EIO;
  662. } else if (status & (JZ_MMC_STATUS_CRC_READ_ERROR |
  663. JZ_MMC_STATUS_CRC_WRITE_ERROR)) {
  664. if (cmd->data)
  665. cmd->data->error = -EIO;
  666. cmd->error = -EIO;
  667. }
  668. jz4740_mmc_set_irq_enabled(host, irq_reg, false);
  669. writew(irq_reg, host->base + JZ_REG_MMC_IREG);
  670. return IRQ_WAKE_THREAD;
  671. }
  672. }
  673. return IRQ_HANDLED;
  674. }
  675. static int jz4740_mmc_set_clock_rate(struct jz4740_mmc_host *host, int rate)
  676. {
  677. int div = 0;
  678. int real_rate;
  679. jz4740_mmc_clock_disable(host);
  680. clk_set_rate(host->clk, JZ_MMC_CLK_RATE);
  681. real_rate = clk_get_rate(host->clk);
  682. while (real_rate > rate && div < 7) {
  683. ++div;
  684. real_rate >>= 1;
  685. }
  686. writew(div, host->base + JZ_REG_MMC_CLKRT);
  687. return real_rate;
  688. }
  689. static void jz4740_mmc_request(struct mmc_host *mmc, struct mmc_request *req)
  690. {
  691. struct jz4740_mmc_host *host = mmc_priv(mmc);
  692. host->req = req;
  693. writew(0xffff, host->base + JZ_REG_MMC_IREG);
  694. writew(JZ_MMC_IRQ_END_CMD_RES, host->base + JZ_REG_MMC_IREG);
  695. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, true);
  696. host->state = JZ4740_MMC_STATE_READ_RESPONSE;
  697. set_bit(0, &host->waiting);
  698. mod_timer(&host->timeout_timer, jiffies + 5*HZ);
  699. jz4740_mmc_send_command(host, req->cmd);
  700. }
  701. static void jz4740_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  702. {
  703. struct jz4740_mmc_host *host = mmc_priv(mmc);
  704. if (ios->clock)
  705. jz4740_mmc_set_clock_rate(host, ios->clock);
  706. switch (ios->power_mode) {
  707. case MMC_POWER_UP:
  708. jz4740_mmc_reset(host);
  709. if (gpio_is_valid(host->pdata->gpio_power))
  710. gpio_set_value(host->pdata->gpio_power,
  711. !host->pdata->power_active_low);
  712. host->cmdat |= JZ_MMC_CMDAT_INIT;
  713. clk_prepare_enable(host->clk);
  714. break;
  715. case MMC_POWER_ON:
  716. break;
  717. default:
  718. if (gpio_is_valid(host->pdata->gpio_power))
  719. gpio_set_value(host->pdata->gpio_power,
  720. host->pdata->power_active_low);
  721. clk_disable_unprepare(host->clk);
  722. break;
  723. }
  724. switch (ios->bus_width) {
  725. case MMC_BUS_WIDTH_1:
  726. host->cmdat &= ~JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
  727. break;
  728. case MMC_BUS_WIDTH_4:
  729. host->cmdat |= JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
  730. break;
  731. default:
  732. break;
  733. }
  734. }
  735. static void jz4740_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  736. {
  737. struct jz4740_mmc_host *host = mmc_priv(mmc);
  738. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_SDIO, enable);
  739. }
  740. static const struct mmc_host_ops jz4740_mmc_ops = {
  741. .request = jz4740_mmc_request,
  742. .pre_req = jz4740_mmc_pre_request,
  743. .post_req = jz4740_mmc_post_request,
  744. .set_ios = jz4740_mmc_set_ios,
  745. .get_ro = mmc_gpio_get_ro,
  746. .get_cd = mmc_gpio_get_cd,
  747. .enable_sdio_irq = jz4740_mmc_enable_sdio_irq,
  748. };
  749. static const struct jz_gpio_bulk_request jz4740_mmc_pins[] = {
  750. JZ_GPIO_BULK_PIN(MSC_CMD),
  751. JZ_GPIO_BULK_PIN(MSC_CLK),
  752. JZ_GPIO_BULK_PIN(MSC_DATA0),
  753. JZ_GPIO_BULK_PIN(MSC_DATA1),
  754. JZ_GPIO_BULK_PIN(MSC_DATA2),
  755. JZ_GPIO_BULK_PIN(MSC_DATA3),
  756. };
  757. static int jz4740_mmc_request_gpio(struct device *dev, int gpio,
  758. const char *name, bool output, int value)
  759. {
  760. int ret;
  761. if (!gpio_is_valid(gpio))
  762. return 0;
  763. ret = gpio_request(gpio, name);
  764. if (ret) {
  765. dev_err(dev, "Failed to request %s gpio: %d\n", name, ret);
  766. return ret;
  767. }
  768. if (output)
  769. gpio_direction_output(gpio, value);
  770. else
  771. gpio_direction_input(gpio);
  772. return 0;
  773. }
  774. static int jz4740_mmc_request_gpios(struct mmc_host *mmc,
  775. struct platform_device *pdev)
  776. {
  777. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  778. int ret = 0;
  779. if (!pdata)
  780. return 0;
  781. if (!pdata->card_detect_active_low)
  782. mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
  783. if (!pdata->read_only_active_low)
  784. mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
  785. if (gpio_is_valid(pdata->gpio_card_detect)) {
  786. ret = mmc_gpio_request_cd(mmc, pdata->gpio_card_detect, 0);
  787. if (ret)
  788. return ret;
  789. }
  790. if (gpio_is_valid(pdata->gpio_read_only)) {
  791. ret = mmc_gpio_request_ro(mmc, pdata->gpio_read_only);
  792. if (ret)
  793. return ret;
  794. }
  795. return jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_power,
  796. "MMC read only", true, pdata->power_active_low);
  797. }
  798. static void jz4740_mmc_free_gpios(struct platform_device *pdev)
  799. {
  800. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  801. if (!pdata)
  802. return;
  803. if (gpio_is_valid(pdata->gpio_power))
  804. gpio_free(pdata->gpio_power);
  805. }
  806. static inline size_t jz4740_mmc_num_pins(struct jz4740_mmc_host *host)
  807. {
  808. size_t num_pins = ARRAY_SIZE(jz4740_mmc_pins);
  809. if (host->pdata && host->pdata->data_1bit)
  810. num_pins -= 3;
  811. return num_pins;
  812. }
  813. static int jz4740_mmc_probe(struct platform_device* pdev)
  814. {
  815. int ret;
  816. struct mmc_host *mmc;
  817. struct jz4740_mmc_host *host;
  818. struct jz4740_mmc_platform_data *pdata;
  819. pdata = pdev->dev.platform_data;
  820. mmc = mmc_alloc_host(sizeof(struct jz4740_mmc_host), &pdev->dev);
  821. if (!mmc) {
  822. dev_err(&pdev->dev, "Failed to alloc mmc host structure\n");
  823. return -ENOMEM;
  824. }
  825. host = mmc_priv(mmc);
  826. host->pdata = pdata;
  827. host->irq = platform_get_irq(pdev, 0);
  828. if (host->irq < 0) {
  829. ret = host->irq;
  830. dev_err(&pdev->dev, "Failed to get platform irq: %d\n", ret);
  831. goto err_free_host;
  832. }
  833. host->clk = devm_clk_get(&pdev->dev, "mmc");
  834. if (IS_ERR(host->clk)) {
  835. ret = PTR_ERR(host->clk);
  836. dev_err(&pdev->dev, "Failed to get mmc clock\n");
  837. goto err_free_host;
  838. }
  839. host->mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  840. host->base = devm_ioremap_resource(&pdev->dev, host->mem_res);
  841. if (IS_ERR(host->base)) {
  842. ret = PTR_ERR(host->base);
  843. dev_err(&pdev->dev, "Failed to ioremap base memory\n");
  844. goto err_free_host;
  845. }
  846. ret = jz_gpio_bulk_request(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  847. if (ret) {
  848. dev_err(&pdev->dev, "Failed to request mmc pins: %d\n", ret);
  849. goto err_free_host;
  850. }
  851. ret = jz4740_mmc_request_gpios(mmc, pdev);
  852. if (ret)
  853. goto err_gpio_bulk_free;
  854. mmc->ops = &jz4740_mmc_ops;
  855. mmc->f_min = JZ_MMC_CLK_RATE / 128;
  856. mmc->f_max = JZ_MMC_CLK_RATE;
  857. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  858. mmc->caps = (pdata && pdata->data_1bit) ? 0 : MMC_CAP_4_BIT_DATA;
  859. mmc->caps |= MMC_CAP_SDIO_IRQ;
  860. mmc->max_blk_size = (1 << 10) - 1;
  861. mmc->max_blk_count = (1 << 15) - 1;
  862. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  863. mmc->max_segs = 128;
  864. mmc->max_seg_size = mmc->max_req_size;
  865. host->mmc = mmc;
  866. host->pdev = pdev;
  867. spin_lock_init(&host->lock);
  868. host->irq_mask = 0xffff;
  869. ret = request_threaded_irq(host->irq, jz_mmc_irq, jz_mmc_irq_worker, 0,
  870. dev_name(&pdev->dev), host);
  871. if (ret) {
  872. dev_err(&pdev->dev, "Failed to request irq: %d\n", ret);
  873. goto err_free_gpios;
  874. }
  875. jz4740_mmc_reset(host);
  876. jz4740_mmc_clock_disable(host);
  877. setup_timer(&host->timeout_timer, jz4740_mmc_timeout,
  878. (unsigned long)host);
  879. host->use_dma = true;
  880. if (host->use_dma && jz4740_mmc_acquire_dma_channels(host) != 0)
  881. host->use_dma = false;
  882. platform_set_drvdata(pdev, host);
  883. ret = mmc_add_host(mmc);
  884. if (ret) {
  885. dev_err(&pdev->dev, "Failed to add mmc host: %d\n", ret);
  886. goto err_free_irq;
  887. }
  888. dev_info(&pdev->dev, "JZ SD/MMC card driver registered\n");
  889. dev_info(&pdev->dev, "Using %s, %d-bit mode\n",
  890. host->use_dma ? "DMA" : "PIO",
  891. (mmc->caps & MMC_CAP_4_BIT_DATA) ? 4 : 1);
  892. return 0;
  893. err_free_irq:
  894. free_irq(host->irq, host);
  895. err_free_gpios:
  896. jz4740_mmc_free_gpios(pdev);
  897. err_gpio_bulk_free:
  898. if (host->use_dma)
  899. jz4740_mmc_release_dma_channels(host);
  900. jz_gpio_bulk_free(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  901. err_free_host:
  902. mmc_free_host(mmc);
  903. return ret;
  904. }
  905. static int jz4740_mmc_remove(struct platform_device *pdev)
  906. {
  907. struct jz4740_mmc_host *host = platform_get_drvdata(pdev);
  908. del_timer_sync(&host->timeout_timer);
  909. jz4740_mmc_set_irq_enabled(host, 0xff, false);
  910. jz4740_mmc_reset(host);
  911. mmc_remove_host(host->mmc);
  912. free_irq(host->irq, host);
  913. jz4740_mmc_free_gpios(pdev);
  914. jz_gpio_bulk_free(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  915. if (host->use_dma)
  916. jz4740_mmc_release_dma_channels(host);
  917. mmc_free_host(host->mmc);
  918. return 0;
  919. }
  920. #ifdef CONFIG_PM_SLEEP
  921. static int jz4740_mmc_suspend(struct device *dev)
  922. {
  923. struct jz4740_mmc_host *host = dev_get_drvdata(dev);
  924. jz_gpio_bulk_suspend(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  925. return 0;
  926. }
  927. static int jz4740_mmc_resume(struct device *dev)
  928. {
  929. struct jz4740_mmc_host *host = dev_get_drvdata(dev);
  930. jz_gpio_bulk_resume(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  931. return 0;
  932. }
  933. static SIMPLE_DEV_PM_OPS(jz4740_mmc_pm_ops, jz4740_mmc_suspend,
  934. jz4740_mmc_resume);
  935. #define JZ4740_MMC_PM_OPS (&jz4740_mmc_pm_ops)
  936. #else
  937. #define JZ4740_MMC_PM_OPS NULL
  938. #endif
  939. static struct platform_driver jz4740_mmc_driver = {
  940. .probe = jz4740_mmc_probe,
  941. .remove = jz4740_mmc_remove,
  942. .driver = {
  943. .name = "jz4740-mmc",
  944. .pm = JZ4740_MMC_PM_OPS,
  945. },
  946. };
  947. module_platform_driver(jz4740_mmc_driver);
  948. MODULE_DESCRIPTION("JZ4740 SD/MMC controller driver");
  949. MODULE_LICENSE("GPL");
  950. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");