ir-hix5hd2.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * Copyright (c) 2014 Linaro Ltd.
  3. * Copyright (c) 2014 Hisilicon Limited.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/module.h>
  14. #include <linux/of_device.h>
  15. #include <linux/regmap.h>
  16. #include <media/rc-core.h>
  17. #define IR_ENABLE 0x00
  18. #define IR_CONFIG 0x04
  19. #define CNT_LEADS 0x08
  20. #define CNT_LEADE 0x0c
  21. #define CNT_SLEADE 0x10
  22. #define CNT0_B 0x14
  23. #define CNT1_B 0x18
  24. #define IR_BUSY 0x1c
  25. #define IR_DATAH 0x20
  26. #define IR_DATAL 0x24
  27. #define IR_INTM 0x28
  28. #define IR_INTS 0x2c
  29. #define IR_INTC 0x30
  30. #define IR_START 0x34
  31. /* interrupt mask */
  32. #define INTMS_SYMBRCV (BIT(24) | BIT(8))
  33. #define INTMS_TIMEOUT (BIT(25) | BIT(9))
  34. #define INTMS_OVERFLOW (BIT(26) | BIT(10))
  35. #define INT_CLR_OVERFLOW BIT(18)
  36. #define INT_CLR_TIMEOUT BIT(17)
  37. #define INT_CLR_RCV BIT(16)
  38. #define INT_CLR_RCVTIMEOUT (BIT(16) | BIT(17))
  39. #define IR_CLK 0x48
  40. #define IR_CLK_ENABLE BIT(4)
  41. #define IR_CLK_RESET BIT(5)
  42. #define IR_CFG_WIDTH_MASK 0xffff
  43. #define IR_CFG_WIDTH_SHIFT 16
  44. #define IR_CFG_FORMAT_MASK 0x3
  45. #define IR_CFG_FORMAT_SHIFT 14
  46. #define IR_CFG_INT_LEVEL_MASK 0x3f
  47. #define IR_CFG_INT_LEVEL_SHIFT 8
  48. /* only support raw mode */
  49. #define IR_CFG_MODE_RAW BIT(7)
  50. #define IR_CFG_FREQ_MASK 0x7f
  51. #define IR_CFG_FREQ_SHIFT 0
  52. #define IR_CFG_INT_THRESHOLD 1
  53. /* symbol start from low to high, symbol stream end at high*/
  54. #define IR_CFG_SYMBOL_FMT 0
  55. #define IR_CFG_SYMBOL_MAXWIDTH 0x3e80
  56. #define IR_HIX5HD2_NAME "hix5hd2-ir"
  57. struct hix5hd2_ir_priv {
  58. int irq;
  59. void __iomem *base;
  60. struct device *dev;
  61. struct rc_dev *rdev;
  62. struct regmap *regmap;
  63. struct clk *clock;
  64. unsigned long rate;
  65. };
  66. static void hix5hd2_ir_enable(struct hix5hd2_ir_priv *dev, bool on)
  67. {
  68. u32 val;
  69. if (dev->regmap) {
  70. regmap_read(dev->regmap, IR_CLK, &val);
  71. if (on) {
  72. val &= ~IR_CLK_RESET;
  73. val |= IR_CLK_ENABLE;
  74. } else {
  75. val &= ~IR_CLK_ENABLE;
  76. val |= IR_CLK_RESET;
  77. }
  78. regmap_write(dev->regmap, IR_CLK, val);
  79. } else {
  80. if (on)
  81. clk_prepare_enable(dev->clock);
  82. else
  83. clk_disable_unprepare(dev->clock);
  84. }
  85. }
  86. static int hix5hd2_ir_config(struct hix5hd2_ir_priv *priv)
  87. {
  88. int timeout = 10000;
  89. u32 val, rate;
  90. writel_relaxed(0x01, priv->base + IR_ENABLE);
  91. while (readl_relaxed(priv->base + IR_BUSY)) {
  92. if (timeout--) {
  93. udelay(1);
  94. } else {
  95. dev_err(priv->dev, "IR_BUSY timeout\n");
  96. return -ETIMEDOUT;
  97. }
  98. }
  99. /* Now only support raw mode, with symbol start from low to high */
  100. rate = DIV_ROUND_CLOSEST(priv->rate, 1000000);
  101. val = IR_CFG_SYMBOL_MAXWIDTH & IR_CFG_WIDTH_MASK << IR_CFG_WIDTH_SHIFT;
  102. val |= IR_CFG_SYMBOL_FMT & IR_CFG_FORMAT_MASK << IR_CFG_FORMAT_SHIFT;
  103. val |= (IR_CFG_INT_THRESHOLD - 1) & IR_CFG_INT_LEVEL_MASK
  104. << IR_CFG_INT_LEVEL_SHIFT;
  105. val |= IR_CFG_MODE_RAW;
  106. val |= (rate - 1) & IR_CFG_FREQ_MASK << IR_CFG_FREQ_SHIFT;
  107. writel_relaxed(val, priv->base + IR_CONFIG);
  108. writel_relaxed(0x00, priv->base + IR_INTM);
  109. /* write arbitrary value to start */
  110. writel_relaxed(0x01, priv->base + IR_START);
  111. return 0;
  112. }
  113. static int hix5hd2_ir_open(struct rc_dev *rdev)
  114. {
  115. struct hix5hd2_ir_priv *priv = rdev->priv;
  116. hix5hd2_ir_enable(priv, true);
  117. return hix5hd2_ir_config(priv);
  118. }
  119. static void hix5hd2_ir_close(struct rc_dev *rdev)
  120. {
  121. struct hix5hd2_ir_priv *priv = rdev->priv;
  122. hix5hd2_ir_enable(priv, false);
  123. }
  124. static irqreturn_t hix5hd2_ir_rx_interrupt(int irq, void *data)
  125. {
  126. u32 symb_num, symb_val, symb_time;
  127. u32 data_l, data_h;
  128. u32 irq_sr, i;
  129. struct hix5hd2_ir_priv *priv = data;
  130. irq_sr = readl_relaxed(priv->base + IR_INTS);
  131. if (irq_sr & INTMS_OVERFLOW) {
  132. /*
  133. * we must read IR_DATAL first, then we can clean up
  134. * IR_INTS availably since logic would not clear
  135. * fifo when overflow, drv do the job
  136. */
  137. ir_raw_event_reset(priv->rdev);
  138. symb_num = readl_relaxed(priv->base + IR_DATAH);
  139. for (i = 0; i < symb_num; i++)
  140. readl_relaxed(priv->base + IR_DATAL);
  141. writel_relaxed(INT_CLR_OVERFLOW, priv->base + IR_INTC);
  142. dev_info(priv->dev, "overflow, level=%d\n",
  143. IR_CFG_INT_THRESHOLD);
  144. }
  145. if ((irq_sr & INTMS_SYMBRCV) || (irq_sr & INTMS_TIMEOUT)) {
  146. DEFINE_IR_RAW_EVENT(ev);
  147. symb_num = readl_relaxed(priv->base + IR_DATAH);
  148. for (i = 0; i < symb_num; i++) {
  149. symb_val = readl_relaxed(priv->base + IR_DATAL);
  150. data_l = ((symb_val & 0xffff) * 10);
  151. data_h = ((symb_val >> 16) & 0xffff) * 10;
  152. symb_time = (data_l + data_h) / 10;
  153. ev.duration = US_TO_NS(data_l);
  154. ev.pulse = true;
  155. ir_raw_event_store(priv->rdev, &ev);
  156. if (symb_time < IR_CFG_SYMBOL_MAXWIDTH) {
  157. ev.duration = US_TO_NS(data_h);
  158. ev.pulse = false;
  159. ir_raw_event_store(priv->rdev, &ev);
  160. } else {
  161. ir_raw_event_set_idle(priv->rdev, true);
  162. }
  163. }
  164. if (irq_sr & INTMS_SYMBRCV)
  165. writel_relaxed(INT_CLR_RCV, priv->base + IR_INTC);
  166. if (irq_sr & INTMS_TIMEOUT)
  167. writel_relaxed(INT_CLR_TIMEOUT, priv->base + IR_INTC);
  168. }
  169. /* Empty software fifo */
  170. ir_raw_event_handle(priv->rdev);
  171. return IRQ_HANDLED;
  172. }
  173. static int hix5hd2_ir_probe(struct platform_device *pdev)
  174. {
  175. struct rc_dev *rdev;
  176. struct device *dev = &pdev->dev;
  177. struct resource *res;
  178. struct hix5hd2_ir_priv *priv;
  179. struct device_node *node = pdev->dev.of_node;
  180. const char *map_name;
  181. int ret;
  182. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  183. if (!priv)
  184. return -ENOMEM;
  185. priv->regmap = syscon_regmap_lookup_by_phandle(node,
  186. "hisilicon,power-syscon");
  187. if (IS_ERR(priv->regmap)) {
  188. dev_info(dev, "no power-reg\n");
  189. priv->regmap = NULL;
  190. }
  191. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  192. priv->base = devm_ioremap_resource(dev, res);
  193. if (IS_ERR(priv->base))
  194. return PTR_ERR(priv->base);
  195. priv->irq = platform_get_irq(pdev, 0);
  196. if (priv->irq < 0) {
  197. dev_err(dev, "irq can not get\n");
  198. return priv->irq;
  199. }
  200. rdev = rc_allocate_device();
  201. if (!rdev)
  202. return -ENOMEM;
  203. priv->clock = devm_clk_get(dev, NULL);
  204. if (IS_ERR(priv->clock)) {
  205. dev_err(dev, "clock not found\n");
  206. ret = PTR_ERR(priv->clock);
  207. goto err;
  208. }
  209. clk_prepare_enable(priv->clock);
  210. priv->rate = clk_get_rate(priv->clock);
  211. rdev->driver_type = RC_DRIVER_IR_RAW;
  212. rdev->allowed_protocols = RC_BIT_ALL;
  213. rdev->priv = priv;
  214. rdev->open = hix5hd2_ir_open;
  215. rdev->close = hix5hd2_ir_close;
  216. rdev->driver_name = IR_HIX5HD2_NAME;
  217. map_name = of_get_property(node, "linux,rc-map-name", NULL);
  218. rdev->map_name = map_name ?: RC_MAP_EMPTY;
  219. rdev->input_name = IR_HIX5HD2_NAME;
  220. rdev->input_phys = IR_HIX5HD2_NAME "/input0";
  221. rdev->input_id.bustype = BUS_HOST;
  222. rdev->input_id.vendor = 0x0001;
  223. rdev->input_id.product = 0x0001;
  224. rdev->input_id.version = 0x0100;
  225. rdev->rx_resolution = US_TO_NS(10);
  226. rdev->timeout = US_TO_NS(IR_CFG_SYMBOL_MAXWIDTH * 10);
  227. ret = rc_register_device(rdev);
  228. if (ret < 0)
  229. goto clkerr;
  230. if (devm_request_irq(dev, priv->irq, hix5hd2_ir_rx_interrupt,
  231. 0, pdev->name, priv) < 0) {
  232. dev_err(dev, "IRQ %d register failed\n", priv->irq);
  233. ret = -EINVAL;
  234. goto regerr;
  235. }
  236. priv->rdev = rdev;
  237. priv->dev = dev;
  238. platform_set_drvdata(pdev, priv);
  239. return ret;
  240. regerr:
  241. rc_unregister_device(rdev);
  242. rdev = NULL;
  243. clkerr:
  244. clk_disable_unprepare(priv->clock);
  245. err:
  246. rc_free_device(rdev);
  247. dev_err(dev, "Unable to register device (%d)\n", ret);
  248. return ret;
  249. }
  250. static int hix5hd2_ir_remove(struct platform_device *pdev)
  251. {
  252. struct hix5hd2_ir_priv *priv = platform_get_drvdata(pdev);
  253. clk_disable_unprepare(priv->clock);
  254. rc_unregister_device(priv->rdev);
  255. return 0;
  256. }
  257. #ifdef CONFIG_PM_SLEEP
  258. static int hix5hd2_ir_suspend(struct device *dev)
  259. {
  260. struct hix5hd2_ir_priv *priv = dev_get_drvdata(dev);
  261. clk_disable_unprepare(priv->clock);
  262. hix5hd2_ir_enable(priv, false);
  263. return 0;
  264. }
  265. static int hix5hd2_ir_resume(struct device *dev)
  266. {
  267. struct hix5hd2_ir_priv *priv = dev_get_drvdata(dev);
  268. hix5hd2_ir_enable(priv, true);
  269. clk_prepare_enable(priv->clock);
  270. writel_relaxed(0x01, priv->base + IR_ENABLE);
  271. writel_relaxed(0x00, priv->base + IR_INTM);
  272. writel_relaxed(0xff, priv->base + IR_INTC);
  273. writel_relaxed(0x01, priv->base + IR_START);
  274. return 0;
  275. }
  276. #endif
  277. static SIMPLE_DEV_PM_OPS(hix5hd2_ir_pm_ops, hix5hd2_ir_suspend,
  278. hix5hd2_ir_resume);
  279. static const struct of_device_id hix5hd2_ir_table[] = {
  280. { .compatible = "hisilicon,hix5hd2-ir", },
  281. {},
  282. };
  283. MODULE_DEVICE_TABLE(of, hix5hd2_ir_table);
  284. static struct platform_driver hix5hd2_ir_driver = {
  285. .driver = {
  286. .name = IR_HIX5HD2_NAME,
  287. .of_match_table = hix5hd2_ir_table,
  288. .pm = &hix5hd2_ir_pm_ops,
  289. },
  290. .probe = hix5hd2_ir_probe,
  291. .remove = hix5hd2_ir_remove,
  292. };
  293. module_platform_driver(hix5hd2_ir_driver);
  294. MODULE_DESCRIPTION("IR controller driver for hix5hd2 platforms");
  295. MODULE_AUTHOR("Guoxiong Yan <yanguoxiong@huawei.com>");
  296. MODULE_LICENSE("GPL v2");
  297. MODULE_ALIAS("platform:hix5hd2-ir");