cx18-dvb.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * cx18 functions for DVB support
  3. *
  4. * Copyright (c) 2008 Steven Toth <stoth@linuxtv.org>
  5. * Copyright (C) 2008 Andy Walls <awalls@md.metrocast.net>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. *
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include "cx18-version.h"
  23. #include "cx18-dvb.h"
  24. #include "cx18-io.h"
  25. #include "cx18-queue.h"
  26. #include "cx18-streams.h"
  27. #include "cx18-cards.h"
  28. #include "cx18-gpio.h"
  29. #include "s5h1409.h"
  30. #include "mxl5005s.h"
  31. #include "s5h1411.h"
  32. #include "tda18271.h"
  33. #include "zl10353.h"
  34. #include <linux/firmware.h>
  35. #include "mt352.h"
  36. #include "mt352_priv.h"
  37. #include "tuner-xc2028.h"
  38. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  39. #define FWFILE "dvb-cx18-mpc718-mt352.fw"
  40. #define CX18_REG_DMUX_NUM_PORT_0_CONTROL 0xd5a000
  41. #define CX18_CLOCK_ENABLE2 0xc71024
  42. #define CX18_DMUX_CLK_MASK 0x0080
  43. /*
  44. * CX18_CARD_HVR_1600_ESMT
  45. * CX18_CARD_HVR_1600_SAMSUNG
  46. */
  47. static struct mxl5005s_config hauppauge_hvr1600_tuner = {
  48. .i2c_address = 0xC6 >> 1,
  49. .if_freq = IF_FREQ_5380000HZ,
  50. .xtal_freq = CRYSTAL_FREQ_16000000HZ,
  51. .agc_mode = MXL_SINGLE_AGC,
  52. .tracking_filter = MXL_TF_C_H,
  53. .rssi_enable = MXL_RSSI_ENABLE,
  54. .cap_select = MXL_CAP_SEL_ENABLE,
  55. .div_out = MXL_DIV_OUT_4,
  56. .clock_out = MXL_CLOCK_OUT_DISABLE,
  57. .output_load = MXL5005S_IF_OUTPUT_LOAD_200_OHM,
  58. .top = MXL5005S_TOP_25P2,
  59. .mod_mode = MXL_DIGITAL_MODE,
  60. .if_mode = MXL_ZERO_IF,
  61. .qam_gain = 0x02,
  62. .AgcMasterByte = 0x00,
  63. };
  64. static struct s5h1409_config hauppauge_hvr1600_config = {
  65. .demod_address = 0x32 >> 1,
  66. .output_mode = S5H1409_SERIAL_OUTPUT,
  67. .gpio = S5H1409_GPIO_ON,
  68. .qam_if = 44000,
  69. .inversion = S5H1409_INVERSION_OFF,
  70. .status_mode = S5H1409_DEMODLOCKING,
  71. .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
  72. .hvr1600_opt = S5H1409_HVR1600_OPTIMIZE
  73. };
  74. /*
  75. * CX18_CARD_HVR_1600_S5H1411
  76. */
  77. static struct s5h1411_config hcw_s5h1411_config = {
  78. .output_mode = S5H1411_SERIAL_OUTPUT,
  79. .gpio = S5H1411_GPIO_OFF,
  80. .vsb_if = S5H1411_IF_44000,
  81. .qam_if = S5H1411_IF_4000,
  82. .inversion = S5H1411_INVERSION_ON,
  83. .status_mode = S5H1411_DEMODLOCKING,
  84. .mpeg_timing = S5H1411_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
  85. };
  86. static struct tda18271_std_map hauppauge_tda18271_std_map = {
  87. .atsc_6 = { .if_freq = 5380, .agc_mode = 3, .std = 3,
  88. .if_lvl = 6, .rfagc_top = 0x37 },
  89. .qam_6 = { .if_freq = 4000, .agc_mode = 3, .std = 0,
  90. .if_lvl = 6, .rfagc_top = 0x37 },
  91. };
  92. static struct tda18271_config hauppauge_tda18271_config = {
  93. .std_map = &hauppauge_tda18271_std_map,
  94. .gate = TDA18271_GATE_DIGITAL,
  95. .output_opt = TDA18271_OUTPUT_LT_OFF,
  96. };
  97. /*
  98. * CX18_CARD_LEADTEK_DVR3100H
  99. */
  100. /* Information/confirmation of proper config values provided by Terry Wu */
  101. static struct zl10353_config leadtek_dvr3100h_demod = {
  102. .demod_address = 0x1e >> 1, /* Datasheet suggested straps */
  103. .if2 = 45600, /* 4.560 MHz IF from the XC3028 */
  104. .parallel_ts = 1, /* Not a serial TS */
  105. .no_tuner = 1, /* XC3028 is not behind the gate */
  106. .disable_i2c_gate_ctrl = 1, /* Disable the I2C gate */
  107. };
  108. /*
  109. * CX18_CARD_YUAN_MPC718
  110. */
  111. /*
  112. * Due to
  113. *
  114. * 1. an absence of information on how to prgram the MT352
  115. * 2. the Linux mt352 module pushing MT352 initialzation off onto us here
  116. *
  117. * We have to use an init sequence that *you* must extract from the Windows
  118. * driver (yuanrap.sys) and which we load as a firmware.
  119. *
  120. * If someone can provide me with a Zarlink MT352 (Intel CE6352?) Design Manual
  121. * with chip programming details, then I can remove this annoyance.
  122. */
  123. static int yuan_mpc718_mt352_reqfw(struct cx18_stream *stream,
  124. const struct firmware **fw)
  125. {
  126. struct cx18 *cx = stream->cx;
  127. const char *fn = FWFILE;
  128. int ret;
  129. ret = request_firmware(fw, fn, &cx->pci_dev->dev);
  130. if (ret)
  131. CX18_ERR("Unable to open firmware file %s\n", fn);
  132. else {
  133. size_t sz = (*fw)->size;
  134. if (sz < 2 || sz > 64 || (sz % 2) != 0) {
  135. CX18_ERR("Firmware %s has a bad size: %lu bytes\n",
  136. fn, (unsigned long) sz);
  137. ret = -EILSEQ;
  138. release_firmware(*fw);
  139. *fw = NULL;
  140. }
  141. }
  142. if (ret) {
  143. CX18_ERR("The MPC718 board variant with the MT352 DVB-Tdemodualtor will not work without it\n");
  144. CX18_ERR("Run 'linux/Documentation/dvb/get_dvb_firmware mpc718' if you need the firmware\n");
  145. }
  146. return ret;
  147. }
  148. static int yuan_mpc718_mt352_init(struct dvb_frontend *fe)
  149. {
  150. struct cx18_dvb *dvb = container_of(fe->dvb,
  151. struct cx18_dvb, dvb_adapter);
  152. struct cx18_stream *stream = dvb->stream;
  153. const struct firmware *fw = NULL;
  154. int ret;
  155. int i;
  156. u8 buf[3];
  157. ret = yuan_mpc718_mt352_reqfw(stream, &fw);
  158. if (ret)
  159. return ret;
  160. /* Loop through all the register-value pairs in the firmware file */
  161. for (i = 0; i < fw->size; i += 2) {
  162. buf[0] = fw->data[i];
  163. /* Intercept a few registers we want to set ourselves */
  164. switch (buf[0]) {
  165. case TRL_NOMINAL_RATE_0:
  166. /* Set our custom OFDM bandwidth in the case below */
  167. break;
  168. case TRL_NOMINAL_RATE_1:
  169. /* 6 MHz: 64/7 * 6/8 / 20.48 * 2^16 = 0x55b6.db6 */
  170. /* 7 MHz: 64/7 * 7/8 / 20.48 * 2^16 = 0x6400 */
  171. /* 8 MHz: 64/7 * 8/8 / 20.48 * 2^16 = 0x7249.249 */
  172. buf[1] = 0x72;
  173. buf[2] = 0x49;
  174. mt352_write(fe, buf, 3);
  175. break;
  176. case INPUT_FREQ_0:
  177. /* Set our custom IF in the case below */
  178. break;
  179. case INPUT_FREQ_1:
  180. /* 4.56 MHz IF: (20.48 - 4.56)/20.48 * 2^14 = 0x31c0 */
  181. buf[1] = 0x31;
  182. buf[2] = 0xc0;
  183. mt352_write(fe, buf, 3);
  184. break;
  185. default:
  186. /* Pass through the register-value pair from the fw */
  187. buf[1] = fw->data[i+1];
  188. mt352_write(fe, buf, 2);
  189. break;
  190. }
  191. }
  192. buf[0] = (u8) TUNER_GO;
  193. buf[1] = 0x01; /* Go */
  194. mt352_write(fe, buf, 2);
  195. release_firmware(fw);
  196. return 0;
  197. }
  198. static struct mt352_config yuan_mpc718_mt352_demod = {
  199. .demod_address = 0x1e >> 1,
  200. .adc_clock = 20480, /* 20.480 MHz */
  201. .if2 = 4560, /* 4.560 MHz */
  202. .no_tuner = 1, /* XC3028 is not behind the gate */
  203. .demod_init = yuan_mpc718_mt352_init,
  204. };
  205. static struct zl10353_config yuan_mpc718_zl10353_demod = {
  206. .demod_address = 0x1e >> 1, /* Datasheet suggested straps */
  207. .if2 = 45600, /* 4.560 MHz IF from the XC3028 */
  208. .parallel_ts = 1, /* Not a serial TS */
  209. .no_tuner = 1, /* XC3028 is not behind the gate */
  210. .disable_i2c_gate_ctrl = 1, /* Disable the I2C gate */
  211. };
  212. static struct zl10353_config gotview_dvd3_zl10353_demod = {
  213. .demod_address = 0x1e >> 1, /* Datasheet suggested straps */
  214. .if2 = 45600, /* 4.560 MHz IF from the XC3028 */
  215. .parallel_ts = 1, /* Not a serial TS */
  216. .no_tuner = 1, /* XC3028 is not behind the gate */
  217. .disable_i2c_gate_ctrl = 1, /* Disable the I2C gate */
  218. };
  219. static int dvb_register(struct cx18_stream *stream);
  220. /* Kernel DVB framework calls this when the feed needs to start.
  221. * The CX18 framework should enable the transport DMA handling
  222. * and queue processing.
  223. */
  224. static int cx18_dvb_start_feed(struct dvb_demux_feed *feed)
  225. {
  226. struct dvb_demux *demux = feed->demux;
  227. struct cx18_stream *stream = (struct cx18_stream *) demux->priv;
  228. struct cx18 *cx;
  229. int ret;
  230. u32 v;
  231. if (!stream)
  232. return -EINVAL;
  233. cx = stream->cx;
  234. CX18_DEBUG_INFO("Start feed: pid = 0x%x index = %d\n",
  235. feed->pid, feed->index);
  236. mutex_lock(&cx->serialize_lock);
  237. ret = cx18_init_on_first_open(cx);
  238. mutex_unlock(&cx->serialize_lock);
  239. if (ret) {
  240. CX18_ERR("Failed to initialize firmware starting DVB feed\n");
  241. return ret;
  242. }
  243. ret = -EINVAL;
  244. switch (cx->card->type) {
  245. case CX18_CARD_HVR_1600_ESMT:
  246. case CX18_CARD_HVR_1600_SAMSUNG:
  247. case CX18_CARD_HVR_1600_S5H1411:
  248. v = cx18_read_reg(cx, CX18_REG_DMUX_NUM_PORT_0_CONTROL);
  249. v |= 0x00400000; /* Serial Mode */
  250. v |= 0x00002000; /* Data Length - Byte */
  251. v |= 0x00010000; /* Error - Polarity */
  252. v |= 0x00020000; /* Error - Passthru */
  253. v |= 0x000c0000; /* Error - Ignore */
  254. cx18_write_reg(cx, v, CX18_REG_DMUX_NUM_PORT_0_CONTROL);
  255. break;
  256. case CX18_CARD_LEADTEK_DVR3100H:
  257. case CX18_CARD_YUAN_MPC718:
  258. case CX18_CARD_GOTVIEW_PCI_DVD3:
  259. default:
  260. /* Assumption - Parallel transport - Signalling
  261. * undefined or default.
  262. */
  263. break;
  264. }
  265. if (!demux->dmx.frontend)
  266. return -EINVAL;
  267. mutex_lock(&stream->dvb->feedlock);
  268. if (stream->dvb->feeding++ == 0) {
  269. CX18_DEBUG_INFO("Starting Transport DMA\n");
  270. mutex_lock(&cx->serialize_lock);
  271. set_bit(CX18_F_S_STREAMING, &stream->s_flags);
  272. ret = cx18_start_v4l2_encode_stream(stream);
  273. if (ret < 0) {
  274. CX18_DEBUG_INFO("Failed to start Transport DMA\n");
  275. stream->dvb->feeding--;
  276. if (stream->dvb->feeding == 0)
  277. clear_bit(CX18_F_S_STREAMING, &stream->s_flags);
  278. }
  279. mutex_unlock(&cx->serialize_lock);
  280. } else
  281. ret = 0;
  282. mutex_unlock(&stream->dvb->feedlock);
  283. return ret;
  284. }
  285. /* Kernel DVB framework calls this when the feed needs to stop. */
  286. static int cx18_dvb_stop_feed(struct dvb_demux_feed *feed)
  287. {
  288. struct dvb_demux *demux = feed->demux;
  289. struct cx18_stream *stream = (struct cx18_stream *)demux->priv;
  290. struct cx18 *cx;
  291. int ret = -EINVAL;
  292. if (stream) {
  293. cx = stream->cx;
  294. CX18_DEBUG_INFO("Stop feed: pid = 0x%x index = %d\n",
  295. feed->pid, feed->index);
  296. mutex_lock(&stream->dvb->feedlock);
  297. if (--stream->dvb->feeding == 0) {
  298. CX18_DEBUG_INFO("Stopping Transport DMA\n");
  299. mutex_lock(&cx->serialize_lock);
  300. ret = cx18_stop_v4l2_encode_stream(stream, 0);
  301. mutex_unlock(&cx->serialize_lock);
  302. } else
  303. ret = 0;
  304. mutex_unlock(&stream->dvb->feedlock);
  305. }
  306. return ret;
  307. }
  308. int cx18_dvb_register(struct cx18_stream *stream)
  309. {
  310. struct cx18 *cx = stream->cx;
  311. struct cx18_dvb *dvb = stream->dvb;
  312. struct dvb_adapter *dvb_adapter;
  313. struct dvb_demux *dvbdemux;
  314. struct dmx_demux *dmx;
  315. int ret;
  316. if (!dvb)
  317. return -EINVAL;
  318. dvb->enabled = 0;
  319. dvb->stream = stream;
  320. ret = dvb_register_adapter(&dvb->dvb_adapter,
  321. CX18_DRIVER_NAME,
  322. THIS_MODULE, &cx->pci_dev->dev, adapter_nr);
  323. if (ret < 0)
  324. goto err_out;
  325. dvb_adapter = &dvb->dvb_adapter;
  326. dvbdemux = &dvb->demux;
  327. dvbdemux->priv = (void *)stream;
  328. dvbdemux->filternum = 256;
  329. dvbdemux->feednum = 256;
  330. dvbdemux->start_feed = cx18_dvb_start_feed;
  331. dvbdemux->stop_feed = cx18_dvb_stop_feed;
  332. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  333. DMX_SECTION_FILTERING | DMX_MEMORY_BASED_FILTERING);
  334. ret = dvb_dmx_init(dvbdemux);
  335. if (ret < 0)
  336. goto err_dvb_unregister_adapter;
  337. dmx = &dvbdemux->dmx;
  338. dvb->hw_frontend.source = DMX_FRONTEND_0;
  339. dvb->mem_frontend.source = DMX_MEMORY_FE;
  340. dvb->dmxdev.filternum = 256;
  341. dvb->dmxdev.demux = dmx;
  342. ret = dvb_dmxdev_init(&dvb->dmxdev, dvb_adapter);
  343. if (ret < 0)
  344. goto err_dvb_dmx_release;
  345. ret = dmx->add_frontend(dmx, &dvb->hw_frontend);
  346. if (ret < 0)
  347. goto err_dvb_dmxdev_release;
  348. ret = dmx->add_frontend(dmx, &dvb->mem_frontend);
  349. if (ret < 0)
  350. goto err_remove_hw_frontend;
  351. ret = dmx->connect_frontend(dmx, &dvb->hw_frontend);
  352. if (ret < 0)
  353. goto err_remove_mem_frontend;
  354. ret = dvb_register(stream);
  355. if (ret < 0)
  356. goto err_disconnect_frontend;
  357. dvb_net_init(dvb_adapter, &dvb->dvbnet, dmx);
  358. CX18_INFO("DVB Frontend registered\n");
  359. CX18_INFO("Registered DVB adapter%d for %s (%d x %d.%02d kB)\n",
  360. stream->dvb->dvb_adapter.num, stream->name,
  361. stream->buffers, stream->buf_size/1024,
  362. (stream->buf_size * 100 / 1024) % 100);
  363. mutex_init(&dvb->feedlock);
  364. dvb->enabled = 1;
  365. return ret;
  366. err_disconnect_frontend:
  367. dmx->disconnect_frontend(dmx);
  368. err_remove_mem_frontend:
  369. dmx->remove_frontend(dmx, &dvb->mem_frontend);
  370. err_remove_hw_frontend:
  371. dmx->remove_frontend(dmx, &dvb->hw_frontend);
  372. err_dvb_dmxdev_release:
  373. dvb_dmxdev_release(&dvb->dmxdev);
  374. err_dvb_dmx_release:
  375. dvb_dmx_release(dvbdemux);
  376. err_dvb_unregister_adapter:
  377. dvb_unregister_adapter(dvb_adapter);
  378. err_out:
  379. return ret;
  380. }
  381. void cx18_dvb_unregister(struct cx18_stream *stream)
  382. {
  383. struct cx18 *cx = stream->cx;
  384. struct cx18_dvb *dvb = stream->dvb;
  385. struct dvb_adapter *dvb_adapter;
  386. struct dvb_demux *dvbdemux;
  387. struct dmx_demux *dmx;
  388. CX18_INFO("unregister DVB\n");
  389. if (dvb == NULL || !dvb->enabled)
  390. return;
  391. dvb_adapter = &dvb->dvb_adapter;
  392. dvbdemux = &dvb->demux;
  393. dmx = &dvbdemux->dmx;
  394. dmx->close(dmx);
  395. dvb_net_release(&dvb->dvbnet);
  396. dmx->remove_frontend(dmx, &dvb->mem_frontend);
  397. dmx->remove_frontend(dmx, &dvb->hw_frontend);
  398. dvb_dmxdev_release(&dvb->dmxdev);
  399. dvb_dmx_release(dvbdemux);
  400. dvb_unregister_frontend(dvb->fe);
  401. dvb_frontend_detach(dvb->fe);
  402. dvb_unregister_adapter(dvb_adapter);
  403. }
  404. /* All the DVB attach calls go here, this function get's modified
  405. * for each new card. cx18_dvb_start_feed() will also need changes.
  406. */
  407. static int dvb_register(struct cx18_stream *stream)
  408. {
  409. struct cx18_dvb *dvb = stream->dvb;
  410. struct cx18 *cx = stream->cx;
  411. int ret = 0;
  412. switch (cx->card->type) {
  413. case CX18_CARD_HVR_1600_ESMT:
  414. case CX18_CARD_HVR_1600_SAMSUNG:
  415. dvb->fe = dvb_attach(s5h1409_attach,
  416. &hauppauge_hvr1600_config,
  417. &cx->i2c_adap[0]);
  418. if (dvb->fe != NULL) {
  419. dvb_attach(mxl5005s_attach, dvb->fe,
  420. &cx->i2c_adap[0],
  421. &hauppauge_hvr1600_tuner);
  422. ret = 0;
  423. }
  424. break;
  425. case CX18_CARD_HVR_1600_S5H1411:
  426. dvb->fe = dvb_attach(s5h1411_attach,
  427. &hcw_s5h1411_config,
  428. &cx->i2c_adap[0]);
  429. if (dvb->fe != NULL)
  430. dvb_attach(tda18271_attach, dvb->fe,
  431. 0x60, &cx->i2c_adap[0],
  432. &hauppauge_tda18271_config);
  433. break;
  434. case CX18_CARD_LEADTEK_DVR3100H:
  435. dvb->fe = dvb_attach(zl10353_attach,
  436. &leadtek_dvr3100h_demod,
  437. &cx->i2c_adap[1]);
  438. if (dvb->fe != NULL) {
  439. struct dvb_frontend *fe;
  440. struct xc2028_config cfg = {
  441. .i2c_adap = &cx->i2c_adap[1],
  442. .i2c_addr = 0xc2 >> 1,
  443. .ctrl = NULL,
  444. };
  445. static struct xc2028_ctrl ctrl = {
  446. .fname = XC2028_DEFAULT_FIRMWARE,
  447. .max_len = 64,
  448. .demod = XC3028_FE_ZARLINK456,
  449. .type = XC2028_AUTO,
  450. };
  451. fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
  452. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  453. fe->ops.tuner_ops.set_config(fe, &ctrl);
  454. }
  455. break;
  456. case CX18_CARD_YUAN_MPC718:
  457. /*
  458. * TODO
  459. * Apparently, these cards also could instead have a
  460. * DiBcom demod supported by one of the db7000 drivers
  461. */
  462. dvb->fe = dvb_attach(mt352_attach,
  463. &yuan_mpc718_mt352_demod,
  464. &cx->i2c_adap[1]);
  465. if (dvb->fe == NULL)
  466. dvb->fe = dvb_attach(zl10353_attach,
  467. &yuan_mpc718_zl10353_demod,
  468. &cx->i2c_adap[1]);
  469. if (dvb->fe != NULL) {
  470. struct dvb_frontend *fe;
  471. struct xc2028_config cfg = {
  472. .i2c_adap = &cx->i2c_adap[1],
  473. .i2c_addr = 0xc2 >> 1,
  474. .ctrl = NULL,
  475. };
  476. static struct xc2028_ctrl ctrl = {
  477. .fname = XC2028_DEFAULT_FIRMWARE,
  478. .max_len = 64,
  479. .demod = XC3028_FE_ZARLINK456,
  480. .type = XC2028_AUTO,
  481. };
  482. fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
  483. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  484. fe->ops.tuner_ops.set_config(fe, &ctrl);
  485. }
  486. break;
  487. case CX18_CARD_GOTVIEW_PCI_DVD3:
  488. dvb->fe = dvb_attach(zl10353_attach,
  489. &gotview_dvd3_zl10353_demod,
  490. &cx->i2c_adap[1]);
  491. if (dvb->fe != NULL) {
  492. struct dvb_frontend *fe;
  493. struct xc2028_config cfg = {
  494. .i2c_adap = &cx->i2c_adap[1],
  495. .i2c_addr = 0xc2 >> 1,
  496. .ctrl = NULL,
  497. };
  498. static struct xc2028_ctrl ctrl = {
  499. .fname = XC2028_DEFAULT_FIRMWARE,
  500. .max_len = 64,
  501. .demod = XC3028_FE_ZARLINK456,
  502. .type = XC2028_AUTO,
  503. };
  504. fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
  505. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  506. fe->ops.tuner_ops.set_config(fe, &ctrl);
  507. }
  508. break;
  509. default:
  510. /* No Digital Tv Support */
  511. break;
  512. }
  513. if (dvb->fe == NULL) {
  514. CX18_ERR("frontend initialization failed\n");
  515. return -1;
  516. }
  517. dvb->fe->callback = cx18_reset_tuner_gpio;
  518. ret = dvb_register_frontend(&dvb->dvb_adapter, dvb->fe);
  519. if (ret < 0) {
  520. if (dvb->fe->ops.release)
  521. dvb->fe->ops.release(dvb->fe);
  522. return ret;
  523. }
  524. /*
  525. * The firmware seems to enable the TS DMUX clock
  526. * under various circumstances. However, since we know we
  527. * might use it, let's just turn it on ourselves here.
  528. */
  529. cx18_write_reg_expect(cx,
  530. (CX18_DMUX_CLK_MASK << 16) | CX18_DMUX_CLK_MASK,
  531. CX18_CLOCK_ENABLE2,
  532. CX18_DMUX_CLK_MASK,
  533. (CX18_DMUX_CLK_MASK << 16) | CX18_DMUX_CLK_MASK);
  534. return ret;
  535. }
  536. MODULE_FIRMWARE(FWFILE);