ocrdma_hw.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262
  1. /* This file is part of the Emulex RoCE Device Driver for
  2. * RoCE (RDMA over Converged Ethernet) adapters.
  3. * Copyright (C) 2012-2015 Emulex. All rights reserved.
  4. * EMULEX and SLI are trademarks of Emulex.
  5. * www.emulex.com
  6. *
  7. * This software is available to you under a choice of one of two licenses.
  8. * You may choose to be licensed under the terms of the GNU General Public
  9. * License (GPL) Version 2, available from the file COPYING in the main
  10. * directory of this source tree, or the BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or without
  13. * modification, are permitted provided that the following conditions
  14. * are met:
  15. *
  16. * - Redistributions of source code must retain the above copyright notice,
  17. * this list of conditions and the following disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above copyright
  20. * notice, this list of conditions and the following disclaimer in
  21. * the documentation and/or other materials provided with the distribution.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  24. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,THE
  25. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  26. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
  27. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  28. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  29. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  30. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  31. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
  32. * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
  33. * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. * Contact Information:
  36. * linux-drivers@emulex.com
  37. *
  38. * Emulex
  39. * 3333 Susan Street
  40. * Costa Mesa, CA 92626
  41. */
  42. #include <linux/sched.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/log2.h>
  45. #include <linux/dma-mapping.h>
  46. #include <rdma/ib_verbs.h>
  47. #include <rdma/ib_user_verbs.h>
  48. #include <rdma/ib_cache.h>
  49. #include "ocrdma.h"
  50. #include "ocrdma_hw.h"
  51. #include "ocrdma_verbs.h"
  52. #include "ocrdma_ah.h"
  53. enum mbx_status {
  54. OCRDMA_MBX_STATUS_FAILED = 1,
  55. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  56. OCRDMA_MBX_STATUS_OOR = 100,
  57. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  58. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  59. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  60. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  61. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  62. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  63. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  64. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  65. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  66. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  67. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  68. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  69. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  70. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  71. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  72. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  73. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  74. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  75. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  76. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  77. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  78. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  79. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  80. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  81. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  82. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  83. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  84. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  85. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  86. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  87. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  88. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  89. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  90. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  91. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  92. };
  93. enum additional_status {
  94. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  95. };
  96. enum cqe_status {
  97. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  98. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  99. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  100. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  101. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  102. };
  103. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  104. {
  105. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  106. }
  107. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  108. {
  109. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  110. }
  111. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  112. {
  113. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  114. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  115. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  116. return NULL;
  117. return cqe;
  118. }
  119. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  120. {
  121. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  122. }
  123. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  124. {
  125. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  126. }
  127. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  128. {
  129. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  130. }
  131. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  132. {
  133. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  134. }
  135. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  136. {
  137. switch (qps) {
  138. case OCRDMA_QPS_RST:
  139. return IB_QPS_RESET;
  140. case OCRDMA_QPS_INIT:
  141. return IB_QPS_INIT;
  142. case OCRDMA_QPS_RTR:
  143. return IB_QPS_RTR;
  144. case OCRDMA_QPS_RTS:
  145. return IB_QPS_RTS;
  146. case OCRDMA_QPS_SQD:
  147. case OCRDMA_QPS_SQ_DRAINING:
  148. return IB_QPS_SQD;
  149. case OCRDMA_QPS_SQE:
  150. return IB_QPS_SQE;
  151. case OCRDMA_QPS_ERR:
  152. return IB_QPS_ERR;
  153. }
  154. return IB_QPS_ERR;
  155. }
  156. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  157. {
  158. switch (qps) {
  159. case IB_QPS_RESET:
  160. return OCRDMA_QPS_RST;
  161. case IB_QPS_INIT:
  162. return OCRDMA_QPS_INIT;
  163. case IB_QPS_RTR:
  164. return OCRDMA_QPS_RTR;
  165. case IB_QPS_RTS:
  166. return OCRDMA_QPS_RTS;
  167. case IB_QPS_SQD:
  168. return OCRDMA_QPS_SQD;
  169. case IB_QPS_SQE:
  170. return OCRDMA_QPS_SQE;
  171. case IB_QPS_ERR:
  172. return OCRDMA_QPS_ERR;
  173. }
  174. return OCRDMA_QPS_ERR;
  175. }
  176. static int ocrdma_get_mbx_errno(u32 status)
  177. {
  178. int err_num;
  179. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  180. OCRDMA_MBX_RSP_STATUS_SHIFT;
  181. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  182. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  183. switch (mbox_status) {
  184. case OCRDMA_MBX_STATUS_OOR:
  185. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  186. err_num = -EAGAIN;
  187. break;
  188. case OCRDMA_MBX_STATUS_INVALID_PD:
  189. case OCRDMA_MBX_STATUS_INVALID_CQ:
  190. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  191. case OCRDMA_MBX_STATUS_INVALID_QP:
  192. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  193. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  194. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  195. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  196. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  197. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  198. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  199. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  200. case OCRDMA_MBX_STATUS_INVALID_VA:
  201. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  202. case OCRDMA_MBX_STATUS_INVALID_FBO:
  203. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  204. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  205. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  206. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  207. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  208. err_num = -EINVAL;
  209. break;
  210. case OCRDMA_MBX_STATUS_PD_INUSE:
  211. case OCRDMA_MBX_STATUS_QP_BOUND:
  212. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  213. case OCRDMA_MBX_STATUS_MW_BOUND:
  214. err_num = -EBUSY;
  215. break;
  216. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  217. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  218. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  219. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  220. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  221. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  222. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  223. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  224. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  225. err_num = -ENOBUFS;
  226. break;
  227. case OCRDMA_MBX_STATUS_FAILED:
  228. switch (add_status) {
  229. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  230. err_num = -EAGAIN;
  231. break;
  232. }
  233. default:
  234. err_num = -EFAULT;
  235. }
  236. return err_num;
  237. }
  238. char *port_speed_string(struct ocrdma_dev *dev)
  239. {
  240. char *str = "";
  241. u16 speeds_supported;
  242. speeds_supported = dev->phy.fixed_speeds_supported |
  243. dev->phy.auto_speeds_supported;
  244. if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
  245. str = "40Gbps ";
  246. else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
  247. str = "10Gbps ";
  248. else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
  249. str = "1Gbps ";
  250. return str;
  251. }
  252. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  253. {
  254. int err_num = -EINVAL;
  255. switch (cqe_status) {
  256. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  257. err_num = -EPERM;
  258. break;
  259. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  260. err_num = -EINVAL;
  261. break;
  262. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  263. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  264. err_num = -EINVAL;
  265. break;
  266. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  267. default:
  268. err_num = -EINVAL;
  269. break;
  270. }
  271. return err_num;
  272. }
  273. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  274. bool solicited, u16 cqe_popped)
  275. {
  276. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  277. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  278. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  279. if (armed)
  280. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  281. if (solicited)
  282. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  283. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  284. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  285. }
  286. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  287. {
  288. u32 val = 0;
  289. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  290. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  291. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  292. }
  293. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  294. bool arm, bool clear_int, u16 num_eqe)
  295. {
  296. u32 val = 0;
  297. val |= eq_id & OCRDMA_EQ_ID_MASK;
  298. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  299. if (arm)
  300. val |= (1 << OCRDMA_REARM_SHIFT);
  301. if (clear_int)
  302. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  303. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  304. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  305. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  306. }
  307. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  308. u8 opcode, u8 subsys, u32 cmd_len)
  309. {
  310. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  311. cmd_hdr->timeout = 20; /* seconds */
  312. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  313. }
  314. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  315. {
  316. struct ocrdma_mqe *mqe;
  317. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  318. if (!mqe)
  319. return NULL;
  320. mqe->hdr.spcl_sge_cnt_emb |=
  321. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  322. OCRDMA_MQE_HDR_EMB_MASK;
  323. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  324. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  325. mqe->hdr.pyld_len);
  326. return mqe;
  327. }
  328. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  329. {
  330. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  331. }
  332. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  333. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  334. {
  335. memset(q, 0, sizeof(*q));
  336. q->len = len;
  337. q->entry_size = entry_size;
  338. q->size = len * entry_size;
  339. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  340. &q->dma, GFP_KERNEL);
  341. if (!q->va)
  342. return -ENOMEM;
  343. memset(q->va, 0, q->size);
  344. return 0;
  345. }
  346. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  347. dma_addr_t host_pa, int hw_page_size)
  348. {
  349. int i;
  350. for (i = 0; i < cnt; i++) {
  351. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  352. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  353. host_pa += hw_page_size;
  354. }
  355. }
  356. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
  357. struct ocrdma_queue_info *q, int queue_type)
  358. {
  359. u8 opcode = 0;
  360. int status;
  361. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  362. switch (queue_type) {
  363. case QTYPE_MCCQ:
  364. opcode = OCRDMA_CMD_DELETE_MQ;
  365. break;
  366. case QTYPE_CQ:
  367. opcode = OCRDMA_CMD_DELETE_CQ;
  368. break;
  369. case QTYPE_EQ:
  370. opcode = OCRDMA_CMD_DELETE_EQ;
  371. break;
  372. default:
  373. BUG();
  374. }
  375. memset(cmd, 0, sizeof(*cmd));
  376. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  377. cmd->id = q->id;
  378. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  379. cmd, sizeof(*cmd), NULL, NULL);
  380. if (!status)
  381. q->created = false;
  382. return status;
  383. }
  384. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  385. {
  386. int status;
  387. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  388. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  389. memset(cmd, 0, sizeof(*cmd));
  390. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  391. sizeof(*cmd));
  392. cmd->req.rsvd_version = 2;
  393. cmd->num_pages = 4;
  394. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  395. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  396. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  397. PAGE_SIZE_4K);
  398. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  399. NULL);
  400. if (!status) {
  401. eq->q.id = rsp->vector_eqid & 0xffff;
  402. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  403. eq->q.created = true;
  404. }
  405. return status;
  406. }
  407. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  408. struct ocrdma_eq *eq, u16 q_len)
  409. {
  410. int status;
  411. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  412. sizeof(struct ocrdma_eqe));
  413. if (status)
  414. return status;
  415. status = ocrdma_mbx_create_eq(dev, eq);
  416. if (status)
  417. goto mbx_err;
  418. eq->dev = dev;
  419. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  420. return 0;
  421. mbx_err:
  422. ocrdma_free_q(dev, &eq->q);
  423. return status;
  424. }
  425. int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  426. {
  427. int irq;
  428. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  429. irq = dev->nic_info.pdev->irq;
  430. else
  431. irq = dev->nic_info.msix.vector_list[eq->vector];
  432. return irq;
  433. }
  434. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  435. {
  436. if (eq->q.created) {
  437. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  438. ocrdma_free_q(dev, &eq->q);
  439. }
  440. }
  441. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  442. {
  443. int irq;
  444. /* disarm EQ so that interrupts are not generated
  445. * during freeing and EQ delete is in progress.
  446. */
  447. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  448. irq = ocrdma_get_irq(dev, eq);
  449. free_irq(irq, eq);
  450. _ocrdma_destroy_eq(dev, eq);
  451. }
  452. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  453. {
  454. int i;
  455. for (i = 0; i < dev->eq_cnt; i++)
  456. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  457. }
  458. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  459. struct ocrdma_queue_info *cq,
  460. struct ocrdma_queue_info *eq)
  461. {
  462. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  463. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  464. int status;
  465. memset(cmd, 0, sizeof(*cmd));
  466. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  467. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  468. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  469. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  470. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  471. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  472. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  473. cmd->eqn = eq->id;
  474. cmd->pdid_cqecnt = cq->size / sizeof(struct ocrdma_mcqe);
  475. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  476. cq->dma, PAGE_SIZE_4K);
  477. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  478. cmd, sizeof(*cmd), NULL, NULL);
  479. if (!status) {
  480. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  481. cq->created = true;
  482. }
  483. return status;
  484. }
  485. static u32 ocrdma_encoded_q_len(int q_len)
  486. {
  487. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  488. if (len_encoded == 16)
  489. len_encoded = 0;
  490. return len_encoded;
  491. }
  492. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  493. struct ocrdma_queue_info *mq,
  494. struct ocrdma_queue_info *cq)
  495. {
  496. int num_pages, status;
  497. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  498. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  499. struct ocrdma_pa *pa;
  500. memset(cmd, 0, sizeof(*cmd));
  501. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  502. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  503. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  504. cmd->req.rsvd_version = 1;
  505. cmd->cqid_pages = num_pages;
  506. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  507. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  508. cmd->async_event_bitmap = BIT(OCRDMA_ASYNC_GRP5_EVE_CODE);
  509. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE);
  510. /* Request link events on this MQ. */
  511. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_LINK_EVE_CODE);
  512. cmd->async_cqid_ringsize = cq->id;
  513. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  514. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  515. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  516. pa = &cmd->pa[0];
  517. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  518. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  519. cmd, sizeof(*cmd), NULL, NULL);
  520. if (!status) {
  521. mq->id = rsp->id;
  522. mq->created = true;
  523. }
  524. return status;
  525. }
  526. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  527. {
  528. int status;
  529. /* Alloc completion queue for Mailbox queue */
  530. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  531. sizeof(struct ocrdma_mcqe));
  532. if (status)
  533. goto alloc_err;
  534. dev->eq_tbl[0].cq_cnt++;
  535. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  536. if (status)
  537. goto mbx_cq_free;
  538. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  539. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  540. mutex_init(&dev->mqe_ctx.lock);
  541. /* Alloc Mailbox queue */
  542. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  543. sizeof(struct ocrdma_mqe));
  544. if (status)
  545. goto mbx_cq_destroy;
  546. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  547. if (status)
  548. goto mbx_q_free;
  549. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  550. return 0;
  551. mbx_q_free:
  552. ocrdma_free_q(dev, &dev->mq.sq);
  553. mbx_cq_destroy:
  554. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  555. mbx_cq_free:
  556. ocrdma_free_q(dev, &dev->mq.cq);
  557. alloc_err:
  558. return status;
  559. }
  560. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  561. {
  562. struct ocrdma_queue_info *mbxq, *cq;
  563. /* mqe_ctx lock synchronizes with any other pending cmds. */
  564. mutex_lock(&dev->mqe_ctx.lock);
  565. mbxq = &dev->mq.sq;
  566. if (mbxq->created) {
  567. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  568. ocrdma_free_q(dev, mbxq);
  569. }
  570. mutex_unlock(&dev->mqe_ctx.lock);
  571. cq = &dev->mq.cq;
  572. if (cq->created) {
  573. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  574. ocrdma_free_q(dev, cq);
  575. }
  576. }
  577. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  578. struct ocrdma_qp *qp)
  579. {
  580. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  581. enum ib_qp_state old_ib_qps;
  582. if (qp == NULL)
  583. BUG();
  584. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  585. }
  586. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  587. struct ocrdma_ae_mcqe *cqe)
  588. {
  589. struct ocrdma_qp *qp = NULL;
  590. struct ocrdma_cq *cq = NULL;
  591. struct ib_event ib_evt;
  592. int cq_event = 0;
  593. int qp_event = 1;
  594. int srq_event = 0;
  595. int dev_event = 0;
  596. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  597. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  598. u16 qpid = cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK;
  599. u16 cqid = cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK;
  600. /*
  601. * Some FW version returns wrong qp or cq ids in CQEs.
  602. * Checking whether the IDs are valid
  603. */
  604. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID) {
  605. if (qpid < dev->attr.max_qp)
  606. qp = dev->qp_tbl[qpid];
  607. if (qp == NULL) {
  608. pr_err("ocrdma%d:Async event - qpid %u is not valid\n",
  609. dev->id, qpid);
  610. return;
  611. }
  612. }
  613. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID) {
  614. if (cqid < dev->attr.max_cq)
  615. cq = dev->cq_tbl[cqid];
  616. if (cq == NULL) {
  617. pr_err("ocrdma%d:Async event - cqid %u is not valid\n",
  618. dev->id, cqid);
  619. return;
  620. }
  621. }
  622. memset(&ib_evt, 0, sizeof(ib_evt));
  623. ib_evt.device = &dev->ibdev;
  624. switch (type) {
  625. case OCRDMA_CQ_ERROR:
  626. ib_evt.element.cq = &cq->ibcq;
  627. ib_evt.event = IB_EVENT_CQ_ERR;
  628. cq_event = 1;
  629. qp_event = 0;
  630. break;
  631. case OCRDMA_CQ_OVERRUN_ERROR:
  632. ib_evt.element.cq = &cq->ibcq;
  633. ib_evt.event = IB_EVENT_CQ_ERR;
  634. cq_event = 1;
  635. qp_event = 0;
  636. break;
  637. case OCRDMA_CQ_QPCAT_ERROR:
  638. ib_evt.element.qp = &qp->ibqp;
  639. ib_evt.event = IB_EVENT_QP_FATAL;
  640. ocrdma_process_qpcat_error(dev, qp);
  641. break;
  642. case OCRDMA_QP_ACCESS_ERROR:
  643. ib_evt.element.qp = &qp->ibqp;
  644. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  645. break;
  646. case OCRDMA_QP_COMM_EST_EVENT:
  647. ib_evt.element.qp = &qp->ibqp;
  648. ib_evt.event = IB_EVENT_COMM_EST;
  649. break;
  650. case OCRDMA_SQ_DRAINED_EVENT:
  651. ib_evt.element.qp = &qp->ibqp;
  652. ib_evt.event = IB_EVENT_SQ_DRAINED;
  653. break;
  654. case OCRDMA_DEVICE_FATAL_EVENT:
  655. ib_evt.element.port_num = 1;
  656. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  657. qp_event = 0;
  658. dev_event = 1;
  659. break;
  660. case OCRDMA_SRQCAT_ERROR:
  661. ib_evt.element.srq = &qp->srq->ibsrq;
  662. ib_evt.event = IB_EVENT_SRQ_ERR;
  663. srq_event = 1;
  664. qp_event = 0;
  665. break;
  666. case OCRDMA_SRQ_LIMIT_EVENT:
  667. ib_evt.element.srq = &qp->srq->ibsrq;
  668. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  669. srq_event = 1;
  670. qp_event = 0;
  671. break;
  672. case OCRDMA_QP_LAST_WQE_EVENT:
  673. ib_evt.element.qp = &qp->ibqp;
  674. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  675. break;
  676. default:
  677. cq_event = 0;
  678. qp_event = 0;
  679. srq_event = 0;
  680. dev_event = 0;
  681. pr_err("%s() unknown type=0x%x\n", __func__, type);
  682. break;
  683. }
  684. if (type < OCRDMA_MAX_ASYNC_ERRORS)
  685. atomic_inc(&dev->async_err_stats[type]);
  686. if (qp_event) {
  687. if (qp->ibqp.event_handler)
  688. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  689. } else if (cq_event) {
  690. if (cq->ibcq.event_handler)
  691. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  692. } else if (srq_event) {
  693. if (qp->srq->ibsrq.event_handler)
  694. qp->srq->ibsrq.event_handler(&ib_evt,
  695. qp->srq->ibsrq.
  696. srq_context);
  697. } else if (dev_event) {
  698. pr_err("%s: Fatal event received\n", dev->ibdev.name);
  699. ib_dispatch_event(&ib_evt);
  700. }
  701. }
  702. static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
  703. struct ocrdma_ae_mcqe *cqe)
  704. {
  705. struct ocrdma_ae_pvid_mcqe *evt;
  706. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  707. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  708. switch (type) {
  709. case OCRDMA_ASYNC_EVENT_PVID_STATE:
  710. evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
  711. if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
  712. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
  713. dev->pvid = ((evt->tag_enabled &
  714. OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
  715. OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
  716. break;
  717. case OCRDMA_ASYNC_EVENT_COS_VALUE:
  718. atomic_set(&dev->update_sl, 1);
  719. break;
  720. default:
  721. /* Not interested evts. */
  722. break;
  723. }
  724. }
  725. static void ocrdma_process_link_state(struct ocrdma_dev *dev,
  726. struct ocrdma_ae_mcqe *cqe)
  727. {
  728. struct ocrdma_ae_lnkst_mcqe *evt;
  729. u8 lstate;
  730. evt = (struct ocrdma_ae_lnkst_mcqe *)cqe;
  731. lstate = ocrdma_get_ae_link_state(evt->speed_state_ptn);
  732. if (!(lstate & OCRDMA_AE_LSC_LLINK_MASK))
  733. return;
  734. if (dev->flags & OCRDMA_FLAGS_LINK_STATUS_INIT)
  735. ocrdma_update_link_state(dev, (lstate & OCRDMA_LINK_ST_MASK));
  736. }
  737. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  738. {
  739. /* async CQE processing */
  740. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  741. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  742. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  743. switch (evt_code) {
  744. case OCRDMA_ASYNC_LINK_EVE_CODE:
  745. ocrdma_process_link_state(dev, cqe);
  746. break;
  747. case OCRDMA_ASYNC_RDMA_EVE_CODE:
  748. ocrdma_dispatch_ibevent(dev, cqe);
  749. break;
  750. case OCRDMA_ASYNC_GRP5_EVE_CODE:
  751. ocrdma_process_grp5_aync(dev, cqe);
  752. break;
  753. default:
  754. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  755. dev->id, evt_code);
  756. }
  757. }
  758. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  759. {
  760. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  761. dev->mqe_ctx.cqe_status = (cqe->status &
  762. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  763. dev->mqe_ctx.ext_status =
  764. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  765. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  766. dev->mqe_ctx.cmd_done = true;
  767. wake_up(&dev->mqe_ctx.cmd_wait);
  768. } else
  769. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  770. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  771. }
  772. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  773. {
  774. u16 cqe_popped = 0;
  775. struct ocrdma_mcqe *cqe;
  776. while (1) {
  777. cqe = ocrdma_get_mcqe(dev);
  778. if (cqe == NULL)
  779. break;
  780. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  781. cqe_popped += 1;
  782. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  783. ocrdma_process_acqe(dev, cqe);
  784. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  785. ocrdma_process_mcqe(dev, cqe);
  786. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  787. ocrdma_mcq_inc_tail(dev);
  788. }
  789. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  790. return 0;
  791. }
  792. static struct ocrdma_cq *_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  793. struct ocrdma_cq *cq, bool sq)
  794. {
  795. struct ocrdma_qp *qp;
  796. struct list_head *cur;
  797. struct ocrdma_cq *bcq = NULL;
  798. struct list_head *head = sq?(&cq->sq_head):(&cq->rq_head);
  799. list_for_each(cur, head) {
  800. if (sq)
  801. qp = list_entry(cur, struct ocrdma_qp, sq_entry);
  802. else
  803. qp = list_entry(cur, struct ocrdma_qp, rq_entry);
  804. if (qp->srq)
  805. continue;
  806. /* if wq and rq share the same cq, than comp_handler
  807. * is already invoked.
  808. */
  809. if (qp->sq_cq == qp->rq_cq)
  810. continue;
  811. /* if completion came on sq, rq's cq is buddy cq.
  812. * if completion came on rq, sq's cq is buddy cq.
  813. */
  814. if (qp->sq_cq == cq)
  815. bcq = qp->rq_cq;
  816. else
  817. bcq = qp->sq_cq;
  818. return bcq;
  819. }
  820. return NULL;
  821. }
  822. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  823. struct ocrdma_cq *cq)
  824. {
  825. unsigned long flags;
  826. struct ocrdma_cq *bcq = NULL;
  827. /* Go through list of QPs in error state which are using this CQ
  828. * and invoke its callback handler to trigger CQE processing for
  829. * error/flushed CQE. It is rare to find more than few entries in
  830. * this list as most consumers stops after getting error CQE.
  831. * List is traversed only once when a matching buddy cq found for a QP.
  832. */
  833. spin_lock_irqsave(&dev->flush_q_lock, flags);
  834. /* Check if buddy CQ is present.
  835. * true - Check for SQ CQ
  836. * false - Check for RQ CQ
  837. */
  838. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, true);
  839. if (bcq == NULL)
  840. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, false);
  841. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  842. /* if there is valid buddy cq, look for its completion handler */
  843. if (bcq && bcq->ibcq.comp_handler) {
  844. spin_lock_irqsave(&bcq->comp_handler_lock, flags);
  845. (*bcq->ibcq.comp_handler) (&bcq->ibcq, bcq->ibcq.cq_context);
  846. spin_unlock_irqrestore(&bcq->comp_handler_lock, flags);
  847. }
  848. }
  849. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  850. {
  851. unsigned long flags;
  852. struct ocrdma_cq *cq;
  853. if (cq_idx >= OCRDMA_MAX_CQ)
  854. BUG();
  855. cq = dev->cq_tbl[cq_idx];
  856. if (cq == NULL)
  857. return;
  858. if (cq->ibcq.comp_handler) {
  859. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  860. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  861. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  862. }
  863. ocrdma_qp_buddy_cq_handler(dev, cq);
  864. }
  865. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  866. {
  867. /* process the MQ-CQE. */
  868. if (cq_id == dev->mq.cq.id)
  869. ocrdma_mq_cq_handler(dev, cq_id);
  870. else
  871. ocrdma_qp_cq_handler(dev, cq_id);
  872. }
  873. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  874. {
  875. struct ocrdma_eq *eq = handle;
  876. struct ocrdma_dev *dev = eq->dev;
  877. struct ocrdma_eqe eqe;
  878. struct ocrdma_eqe *ptr;
  879. u16 cq_id;
  880. u8 mcode;
  881. int budget = eq->cq_cnt;
  882. do {
  883. ptr = ocrdma_get_eqe(eq);
  884. eqe = *ptr;
  885. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  886. mcode = (eqe.id_valid & OCRDMA_EQE_MAJOR_CODE_MASK)
  887. >> OCRDMA_EQE_MAJOR_CODE_SHIFT;
  888. if (mcode == OCRDMA_MAJOR_CODE_SENTINAL)
  889. pr_err("EQ full on eqid = 0x%x, eqe = 0x%x\n",
  890. eq->q.id, eqe.id_valid);
  891. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  892. break;
  893. ptr->id_valid = 0;
  894. /* ring eq doorbell as soon as its consumed. */
  895. ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
  896. /* check whether its CQE or not. */
  897. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  898. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  899. ocrdma_cq_handler(dev, cq_id);
  900. }
  901. ocrdma_eq_inc_tail(eq);
  902. /* There can be a stale EQE after the last bound CQ is
  903. * destroyed. EQE valid and budget == 0 implies this.
  904. */
  905. if (budget)
  906. budget--;
  907. } while (budget);
  908. eq->aic_obj.eq_intr_cnt++;
  909. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  910. return IRQ_HANDLED;
  911. }
  912. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  913. {
  914. struct ocrdma_mqe *mqe;
  915. dev->mqe_ctx.tag = dev->mq.sq.head;
  916. dev->mqe_ctx.cmd_done = false;
  917. mqe = ocrdma_get_mqe(dev);
  918. cmd->hdr.tag_lo = dev->mq.sq.head;
  919. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  920. /* make sure descriptor is written before ringing doorbell */
  921. wmb();
  922. ocrdma_mq_inc_head(dev);
  923. ocrdma_ring_mq_db(dev);
  924. }
  925. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  926. {
  927. long status;
  928. /* 30 sec timeout */
  929. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  930. (dev->mqe_ctx.cmd_done != false),
  931. msecs_to_jiffies(30000));
  932. if (status)
  933. return 0;
  934. else {
  935. dev->mqe_ctx.fw_error_state = true;
  936. pr_err("%s(%d) mailbox timeout: fw not responding\n",
  937. __func__, dev->id);
  938. return -1;
  939. }
  940. }
  941. /* issue a mailbox command on the MQ */
  942. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  943. {
  944. int status = 0;
  945. u16 cqe_status, ext_status;
  946. struct ocrdma_mqe *rsp_mqe;
  947. struct ocrdma_mbx_rsp *rsp = NULL;
  948. mutex_lock(&dev->mqe_ctx.lock);
  949. if (dev->mqe_ctx.fw_error_state)
  950. goto mbx_err;
  951. ocrdma_post_mqe(dev, mqe);
  952. status = ocrdma_wait_mqe_cmpl(dev);
  953. if (status)
  954. goto mbx_err;
  955. cqe_status = dev->mqe_ctx.cqe_status;
  956. ext_status = dev->mqe_ctx.ext_status;
  957. rsp_mqe = ocrdma_get_mqe_rsp(dev);
  958. ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
  959. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  960. OCRDMA_MQE_HDR_EMB_SHIFT)
  961. rsp = &mqe->u.rsp;
  962. if (cqe_status || ext_status) {
  963. pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
  964. __func__, cqe_status, ext_status);
  965. if (rsp) {
  966. /* This is for embedded cmds. */
  967. pr_err("opcode=0x%x, subsystem=0x%x\n",
  968. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  969. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  970. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  971. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  972. }
  973. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  974. goto mbx_err;
  975. }
  976. /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
  977. if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
  978. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  979. mbx_err:
  980. mutex_unlock(&dev->mqe_ctx.lock);
  981. return status;
  982. }
  983. static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
  984. void *payload_va)
  985. {
  986. int status;
  987. struct ocrdma_mbx_rsp *rsp = payload_va;
  988. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  989. OCRDMA_MQE_HDR_EMB_SHIFT)
  990. BUG();
  991. status = ocrdma_mbx_cmd(dev, mqe);
  992. if (!status)
  993. /* For non embedded, only CQE failures are handled in
  994. * ocrdma_mbx_cmd. We need to check for RSP errors.
  995. */
  996. if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
  997. status = ocrdma_get_mbx_errno(rsp->status);
  998. if (status)
  999. pr_err("opcode=0x%x, subsystem=0x%x\n",
  1000. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  1001. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  1002. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  1003. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  1004. return status;
  1005. }
  1006. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  1007. struct ocrdma_dev_attr *attr,
  1008. struct ocrdma_mbx_query_config *rsp)
  1009. {
  1010. attr->max_pd =
  1011. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  1012. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  1013. attr->udp_encap = (rsp->max_pd_ca_ack_delay &
  1014. OCRDMA_MBX_QUERY_CFG_L3_TYPE_MASK) >>
  1015. OCRDMA_MBX_QUERY_CFG_L3_TYPE_SHIFT;
  1016. attr->max_dpp_pds =
  1017. (rsp->max_dpp_pds_credits & OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK) >>
  1018. OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET;
  1019. attr->max_qp =
  1020. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  1021. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  1022. attr->max_srq =
  1023. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  1024. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  1025. attr->max_send_sge = ((rsp->max_recv_send_sge &
  1026. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  1027. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  1028. attr->max_recv_sge = (rsp->max_recv_send_sge &
  1029. OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_MASK) >>
  1030. OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_SHIFT;
  1031. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  1032. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  1033. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  1034. attr->max_rdma_sge = (rsp->max_wr_rd_sge &
  1035. OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_MASK) >>
  1036. OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_SHIFT;
  1037. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  1038. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  1039. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  1040. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  1041. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  1042. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  1043. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  1044. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  1045. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  1046. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  1047. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  1048. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  1049. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  1050. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  1051. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  1052. attr->max_mw = rsp->max_mw;
  1053. attr->max_mr = rsp->max_mr;
  1054. attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
  1055. rsp->max_mr_size_lo;
  1056. attr->max_fmr = 0;
  1057. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  1058. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  1059. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  1060. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  1061. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  1062. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  1063. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  1064. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1065. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  1066. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  1067. OCRDMA_WQE_STRIDE;
  1068. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1069. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  1070. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  1071. OCRDMA_WQE_STRIDE;
  1072. attr->max_inline_data =
  1073. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  1074. sizeof(struct ocrdma_sge));
  1075. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1076. attr->ird = 1;
  1077. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  1078. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  1079. }
  1080. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  1081. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  1082. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  1083. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  1084. }
  1085. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  1086. struct ocrdma_fw_conf_rsp *conf)
  1087. {
  1088. u32 fn_mode;
  1089. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  1090. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  1091. return -EINVAL;
  1092. dev->base_eqid = conf->base_eqid;
  1093. dev->max_eq = conf->max_eq;
  1094. return 0;
  1095. }
  1096. /* can be issued only during init time. */
  1097. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  1098. {
  1099. int status = -ENOMEM;
  1100. struct ocrdma_mqe *cmd;
  1101. struct ocrdma_fw_ver_rsp *rsp;
  1102. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  1103. if (!cmd)
  1104. return -ENOMEM;
  1105. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1106. OCRDMA_CMD_GET_FW_VER,
  1107. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1108. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1109. if (status)
  1110. goto mbx_err;
  1111. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  1112. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  1113. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  1114. sizeof(rsp->running_ver));
  1115. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  1116. mbx_err:
  1117. kfree(cmd);
  1118. return status;
  1119. }
  1120. /* can be issued only during init time. */
  1121. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  1122. {
  1123. int status = -ENOMEM;
  1124. struct ocrdma_mqe *cmd;
  1125. struct ocrdma_fw_conf_rsp *rsp;
  1126. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  1127. if (!cmd)
  1128. return -ENOMEM;
  1129. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1130. OCRDMA_CMD_GET_FW_CONFIG,
  1131. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1132. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1133. if (status)
  1134. goto mbx_err;
  1135. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  1136. status = ocrdma_check_fw_config(dev, rsp);
  1137. mbx_err:
  1138. kfree(cmd);
  1139. return status;
  1140. }
  1141. int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
  1142. {
  1143. struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
  1144. struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
  1145. struct ocrdma_rdma_stats_resp *old_stats;
  1146. int status;
  1147. old_stats = kmalloc(sizeof(*old_stats), GFP_KERNEL);
  1148. if (old_stats == NULL)
  1149. return -ENOMEM;
  1150. memset(mqe, 0, sizeof(*mqe));
  1151. mqe->hdr.pyld_len = dev->stats_mem.size;
  1152. mqe->hdr.spcl_sge_cnt_emb |=
  1153. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1154. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1155. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
  1156. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
  1157. mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
  1158. /* Cache the old stats */
  1159. memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
  1160. memset(req, 0, dev->stats_mem.size);
  1161. ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
  1162. OCRDMA_CMD_GET_RDMA_STATS,
  1163. OCRDMA_SUBSYS_ROCE,
  1164. dev->stats_mem.size);
  1165. if (reset)
  1166. req->reset_stats = reset;
  1167. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
  1168. if (status)
  1169. /* Copy from cache, if mbox fails */
  1170. memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
  1171. else
  1172. ocrdma_le32_to_cpu(req, dev->stats_mem.size);
  1173. kfree(old_stats);
  1174. return status;
  1175. }
  1176. static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
  1177. {
  1178. int status = -ENOMEM;
  1179. struct ocrdma_dma_mem dma;
  1180. struct ocrdma_mqe *mqe;
  1181. struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
  1182. struct mgmt_hba_attribs *hba_attribs;
  1183. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  1184. if (!mqe)
  1185. return status;
  1186. dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
  1187. dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
  1188. dma.size, &dma.pa, GFP_KERNEL);
  1189. if (!dma.va)
  1190. goto free_mqe;
  1191. mqe->hdr.pyld_len = dma.size;
  1192. mqe->hdr.spcl_sge_cnt_emb |=
  1193. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1194. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1195. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
  1196. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
  1197. mqe->u.nonemb_req.sge[0].len = dma.size;
  1198. memset(dma.va, 0, dma.size);
  1199. ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
  1200. OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
  1201. OCRDMA_SUBSYS_COMMON,
  1202. dma.size);
  1203. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
  1204. if (!status) {
  1205. ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
  1206. hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
  1207. dev->hba_port_num = (hba_attribs->ptpnum_maxdoms_hbast_cv &
  1208. OCRDMA_HBA_ATTRB_PTNUM_MASK)
  1209. >> OCRDMA_HBA_ATTRB_PTNUM_SHIFT;
  1210. strncpy(dev->model_number,
  1211. hba_attribs->controller_model_number, 31);
  1212. }
  1213. dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
  1214. free_mqe:
  1215. kfree(mqe);
  1216. return status;
  1217. }
  1218. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1219. {
  1220. int status = -ENOMEM;
  1221. struct ocrdma_mbx_query_config *rsp;
  1222. struct ocrdma_mqe *cmd;
  1223. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1224. if (!cmd)
  1225. return status;
  1226. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1227. if (status)
  1228. goto mbx_err;
  1229. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1230. ocrdma_get_attr(dev, &dev->attr, rsp);
  1231. mbx_err:
  1232. kfree(cmd);
  1233. return status;
  1234. }
  1235. int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed,
  1236. u8 *lnk_state)
  1237. {
  1238. int status = -ENOMEM;
  1239. struct ocrdma_get_link_speed_rsp *rsp;
  1240. struct ocrdma_mqe *cmd;
  1241. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1242. sizeof(*cmd));
  1243. if (!cmd)
  1244. return status;
  1245. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1246. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1247. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1248. ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
  1249. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1250. if (status)
  1251. goto mbx_err;
  1252. rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
  1253. if (lnk_speed)
  1254. *lnk_speed = (rsp->pflt_pps_ld_pnum & OCRDMA_PHY_PS_MASK)
  1255. >> OCRDMA_PHY_PS_SHIFT;
  1256. if (lnk_state)
  1257. *lnk_state = (rsp->res_lnk_st & OCRDMA_LINK_ST_MASK);
  1258. mbx_err:
  1259. kfree(cmd);
  1260. return status;
  1261. }
  1262. static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
  1263. {
  1264. int status = -ENOMEM;
  1265. struct ocrdma_mqe *cmd;
  1266. struct ocrdma_get_phy_info_rsp *rsp;
  1267. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
  1268. if (!cmd)
  1269. return status;
  1270. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1271. OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
  1272. sizeof(*cmd));
  1273. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1274. if (status)
  1275. goto mbx_err;
  1276. rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
  1277. dev->phy.phy_type =
  1278. (rsp->ityp_ptyp & OCRDMA_PHY_TYPE_MASK);
  1279. dev->phy.interface_type =
  1280. (rsp->ityp_ptyp & OCRDMA_IF_TYPE_MASK)
  1281. >> OCRDMA_IF_TYPE_SHIFT;
  1282. dev->phy.auto_speeds_supported =
  1283. (rsp->fspeed_aspeed & OCRDMA_ASPEED_SUPP_MASK);
  1284. dev->phy.fixed_speeds_supported =
  1285. (rsp->fspeed_aspeed & OCRDMA_FSPEED_SUPP_MASK)
  1286. >> OCRDMA_FSPEED_SUPP_SHIFT;
  1287. mbx_err:
  1288. kfree(cmd);
  1289. return status;
  1290. }
  1291. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1292. {
  1293. int status = -ENOMEM;
  1294. struct ocrdma_alloc_pd *cmd;
  1295. struct ocrdma_alloc_pd_rsp *rsp;
  1296. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1297. if (!cmd)
  1298. return status;
  1299. if (pd->dpp_enabled)
  1300. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1301. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1302. if (status)
  1303. goto mbx_err;
  1304. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1305. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1306. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1307. pd->dpp_enabled = true;
  1308. pd->dpp_page = rsp->dpp_page_pdid >>
  1309. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1310. } else {
  1311. pd->dpp_enabled = false;
  1312. pd->num_dpp_qp = 0;
  1313. }
  1314. mbx_err:
  1315. kfree(cmd);
  1316. return status;
  1317. }
  1318. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1319. {
  1320. int status = -ENOMEM;
  1321. struct ocrdma_dealloc_pd *cmd;
  1322. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1323. if (!cmd)
  1324. return status;
  1325. cmd->id = pd->id;
  1326. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1327. kfree(cmd);
  1328. return status;
  1329. }
  1330. static int ocrdma_mbx_alloc_pd_range(struct ocrdma_dev *dev)
  1331. {
  1332. int status = -ENOMEM;
  1333. size_t pd_bitmap_size;
  1334. struct ocrdma_alloc_pd_range *cmd;
  1335. struct ocrdma_alloc_pd_range_rsp *rsp;
  1336. /* Pre allocate the DPP PDs */
  1337. if (dev->attr.max_dpp_pds) {
  1338. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE,
  1339. sizeof(*cmd));
  1340. if (!cmd)
  1341. return -ENOMEM;
  1342. cmd->pd_count = dev->attr.max_dpp_pds;
  1343. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1344. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1345. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1346. if (!status && (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) &&
  1347. rsp->pd_count) {
  1348. dev->pd_mgr->dpp_page_index = rsp->dpp_page_pdid >>
  1349. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1350. dev->pd_mgr->pd_dpp_start = rsp->dpp_page_pdid &
  1351. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1352. dev->pd_mgr->max_dpp_pd = rsp->pd_count;
  1353. pd_bitmap_size =
  1354. BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1355. dev->pd_mgr->pd_dpp_bitmap = kzalloc(pd_bitmap_size,
  1356. GFP_KERNEL);
  1357. }
  1358. kfree(cmd);
  1359. }
  1360. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE, sizeof(*cmd));
  1361. if (!cmd)
  1362. return -ENOMEM;
  1363. cmd->pd_count = dev->attr.max_pd - dev->attr.max_dpp_pds;
  1364. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1365. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1366. if (!status && rsp->pd_count) {
  1367. dev->pd_mgr->pd_norm_start = rsp->dpp_page_pdid &
  1368. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1369. dev->pd_mgr->max_normal_pd = rsp->pd_count;
  1370. pd_bitmap_size = BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1371. dev->pd_mgr->pd_norm_bitmap = kzalloc(pd_bitmap_size,
  1372. GFP_KERNEL);
  1373. }
  1374. kfree(cmd);
  1375. if (dev->pd_mgr->pd_norm_bitmap || dev->pd_mgr->pd_dpp_bitmap) {
  1376. /* Enable PD resource manager */
  1377. dev->pd_mgr->pd_prealloc_valid = true;
  1378. return 0;
  1379. }
  1380. return status;
  1381. }
  1382. static void ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev *dev)
  1383. {
  1384. struct ocrdma_dealloc_pd_range *cmd;
  1385. /* return normal PDs to firmware */
  1386. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE, sizeof(*cmd));
  1387. if (!cmd)
  1388. goto mbx_err;
  1389. if (dev->pd_mgr->max_normal_pd) {
  1390. cmd->start_pd_id = dev->pd_mgr->pd_norm_start;
  1391. cmd->pd_count = dev->pd_mgr->max_normal_pd;
  1392. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1393. }
  1394. if (dev->pd_mgr->max_dpp_pd) {
  1395. kfree(cmd);
  1396. /* return DPP PDs to firmware */
  1397. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE,
  1398. sizeof(*cmd));
  1399. if (!cmd)
  1400. goto mbx_err;
  1401. cmd->start_pd_id = dev->pd_mgr->pd_dpp_start;
  1402. cmd->pd_count = dev->pd_mgr->max_dpp_pd;
  1403. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1404. }
  1405. mbx_err:
  1406. kfree(cmd);
  1407. }
  1408. void ocrdma_alloc_pd_pool(struct ocrdma_dev *dev)
  1409. {
  1410. int status;
  1411. dev->pd_mgr = kzalloc(sizeof(struct ocrdma_pd_resource_mgr),
  1412. GFP_KERNEL);
  1413. if (!dev->pd_mgr)
  1414. return;
  1415. status = ocrdma_mbx_alloc_pd_range(dev);
  1416. if (status) {
  1417. pr_err("%s(%d) Unable to initialize PD pool, using default.\n",
  1418. __func__, dev->id);
  1419. }
  1420. }
  1421. static void ocrdma_free_pd_pool(struct ocrdma_dev *dev)
  1422. {
  1423. ocrdma_mbx_dealloc_pd_range(dev);
  1424. kfree(dev->pd_mgr->pd_norm_bitmap);
  1425. kfree(dev->pd_mgr->pd_dpp_bitmap);
  1426. kfree(dev->pd_mgr);
  1427. }
  1428. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1429. int *num_pages, int *page_size)
  1430. {
  1431. int i;
  1432. int mem_size;
  1433. *num_entries = roundup_pow_of_two(*num_entries);
  1434. mem_size = *num_entries * entry_size;
  1435. /* find the possible lowest possible multiplier */
  1436. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1437. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1438. break;
  1439. }
  1440. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1441. return -EINVAL;
  1442. mem_size = roundup(mem_size,
  1443. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1444. *num_pages =
  1445. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1446. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1447. *num_entries = mem_size / entry_size;
  1448. return 0;
  1449. }
  1450. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1451. {
  1452. int i;
  1453. int status = -ENOMEM;
  1454. int max_ah;
  1455. struct ocrdma_create_ah_tbl *cmd;
  1456. struct ocrdma_create_ah_tbl_rsp *rsp;
  1457. struct pci_dev *pdev = dev->nic_info.pdev;
  1458. dma_addr_t pa;
  1459. struct ocrdma_pbe *pbes;
  1460. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1461. if (!cmd)
  1462. return status;
  1463. max_ah = OCRDMA_MAX_AH;
  1464. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1465. /* number of PBEs in PBL */
  1466. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1467. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1468. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1469. /* page size */
  1470. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1471. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1472. break;
  1473. }
  1474. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1475. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1476. /* ah_entry size */
  1477. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1478. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1479. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1480. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1481. &dev->av_tbl.pbl.pa,
  1482. GFP_KERNEL);
  1483. if (dev->av_tbl.pbl.va == NULL)
  1484. goto mem_err;
  1485. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1486. &pa, GFP_KERNEL);
  1487. if (dev->av_tbl.va == NULL)
  1488. goto mem_err_ah;
  1489. dev->av_tbl.pa = pa;
  1490. dev->av_tbl.num_ah = max_ah;
  1491. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1492. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1493. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1494. pbes[i].pa_lo = (u32)cpu_to_le32(pa & 0xffffffff);
  1495. pbes[i].pa_hi = (u32)cpu_to_le32(upper_32_bits(pa));
  1496. pa += PAGE_SIZE;
  1497. }
  1498. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1499. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1500. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1501. if (status)
  1502. goto mbx_err;
  1503. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1504. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1505. kfree(cmd);
  1506. return 0;
  1507. mbx_err:
  1508. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1509. dev->av_tbl.pa);
  1510. dev->av_tbl.va = NULL;
  1511. mem_err_ah:
  1512. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1513. dev->av_tbl.pbl.pa);
  1514. dev->av_tbl.pbl.va = NULL;
  1515. dev->av_tbl.size = 0;
  1516. mem_err:
  1517. kfree(cmd);
  1518. return status;
  1519. }
  1520. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1521. {
  1522. struct ocrdma_delete_ah_tbl *cmd;
  1523. struct pci_dev *pdev = dev->nic_info.pdev;
  1524. if (dev->av_tbl.va == NULL)
  1525. return;
  1526. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1527. if (!cmd)
  1528. return;
  1529. cmd->ahid = dev->av_tbl.ahid;
  1530. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1531. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1532. dev->av_tbl.pa);
  1533. dev->av_tbl.va = NULL;
  1534. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1535. dev->av_tbl.pbl.pa);
  1536. kfree(cmd);
  1537. }
  1538. /* Multiple CQs uses the EQ. This routine returns least used
  1539. * EQ to associate with CQ. This will distributes the interrupt
  1540. * processing and CPU load to associated EQ, vector and so to that CPU.
  1541. */
  1542. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1543. {
  1544. int i, selected_eq = 0, cq_cnt = 0;
  1545. u16 eq_id;
  1546. mutex_lock(&dev->dev_lock);
  1547. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1548. eq_id = dev->eq_tbl[0].q.id;
  1549. /* find the EQ which is has the least number of
  1550. * CQs associated with it.
  1551. */
  1552. for (i = 0; i < dev->eq_cnt; i++) {
  1553. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1554. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1555. eq_id = dev->eq_tbl[i].q.id;
  1556. selected_eq = i;
  1557. }
  1558. }
  1559. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1560. mutex_unlock(&dev->dev_lock);
  1561. return eq_id;
  1562. }
  1563. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1564. {
  1565. int i;
  1566. mutex_lock(&dev->dev_lock);
  1567. i = ocrdma_get_eq_table_index(dev, eq_id);
  1568. if (i == -EINVAL)
  1569. BUG();
  1570. dev->eq_tbl[i].cq_cnt -= 1;
  1571. mutex_unlock(&dev->dev_lock);
  1572. }
  1573. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1574. int entries, int dpp_cq, u16 pd_id)
  1575. {
  1576. int status = -ENOMEM; int max_hw_cqe;
  1577. struct pci_dev *pdev = dev->nic_info.pdev;
  1578. struct ocrdma_create_cq *cmd;
  1579. struct ocrdma_create_cq_rsp *rsp;
  1580. u32 hw_pages, cqe_size, page_size, cqe_count;
  1581. if (entries > dev->attr.max_cqe) {
  1582. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1583. __func__, dev->id, dev->attr.max_cqe, entries);
  1584. return -EINVAL;
  1585. }
  1586. if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
  1587. return -EINVAL;
  1588. if (dpp_cq) {
  1589. cq->max_hw_cqe = 1;
  1590. max_hw_cqe = 1;
  1591. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1592. hw_pages = 1;
  1593. } else {
  1594. cq->max_hw_cqe = dev->attr.max_cqe;
  1595. max_hw_cqe = dev->attr.max_cqe;
  1596. cqe_size = sizeof(struct ocrdma_cqe);
  1597. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1598. }
  1599. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1600. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1601. if (!cmd)
  1602. return -ENOMEM;
  1603. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1604. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1605. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1606. if (!cq->va) {
  1607. status = -ENOMEM;
  1608. goto mem_err;
  1609. }
  1610. memset(cq->va, 0, cq->len);
  1611. page_size = cq->len / hw_pages;
  1612. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1613. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1614. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1615. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1616. cq->eqn = ocrdma_bind_eq(dev);
  1617. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1618. cqe_count = cq->len / cqe_size;
  1619. cq->cqe_cnt = cqe_count;
  1620. if (cqe_count > 1024) {
  1621. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1622. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1623. } else {
  1624. u8 count = 0;
  1625. switch (cqe_count) {
  1626. case 256:
  1627. count = 0;
  1628. break;
  1629. case 512:
  1630. count = 1;
  1631. break;
  1632. case 1024:
  1633. count = 2;
  1634. break;
  1635. default:
  1636. goto mbx_err;
  1637. }
  1638. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1639. }
  1640. /* shared eq between all the consumer cqs. */
  1641. cmd->cmd.eqn = cq->eqn;
  1642. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1643. if (dpp_cq)
  1644. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1645. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1646. cq->phase_change = false;
  1647. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size);
  1648. } else {
  1649. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size) - 1;
  1650. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1651. cq->phase_change = true;
  1652. }
  1653. /* pd_id valid only for v3 */
  1654. cmd->cmd.pdid_cqecnt |= (pd_id <<
  1655. OCRDMA_CREATE_CQ_CMD_PDID_SHIFT);
  1656. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1657. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1658. if (status)
  1659. goto mbx_err;
  1660. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1661. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1662. kfree(cmd);
  1663. return 0;
  1664. mbx_err:
  1665. ocrdma_unbind_eq(dev, cq->eqn);
  1666. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1667. mem_err:
  1668. kfree(cmd);
  1669. return status;
  1670. }
  1671. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1672. {
  1673. int status = -ENOMEM;
  1674. struct ocrdma_destroy_cq *cmd;
  1675. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1676. if (!cmd)
  1677. return status;
  1678. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1679. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1680. cmd->bypass_flush_qid |=
  1681. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1682. OCRDMA_DESTROY_CQ_QID_MASK;
  1683. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1684. ocrdma_unbind_eq(dev, cq->eqn);
  1685. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1686. kfree(cmd);
  1687. return status;
  1688. }
  1689. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1690. u32 pdid, int addr_check)
  1691. {
  1692. int status = -ENOMEM;
  1693. struct ocrdma_alloc_lkey *cmd;
  1694. struct ocrdma_alloc_lkey_rsp *rsp;
  1695. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1696. if (!cmd)
  1697. return status;
  1698. cmd->pdid = pdid;
  1699. cmd->pbl_sz_flags |= addr_check;
  1700. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1701. cmd->pbl_sz_flags |=
  1702. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1703. cmd->pbl_sz_flags |=
  1704. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1705. cmd->pbl_sz_flags |=
  1706. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1707. cmd->pbl_sz_flags |=
  1708. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1709. cmd->pbl_sz_flags |=
  1710. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1711. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1712. if (status)
  1713. goto mbx_err;
  1714. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1715. hwmr->lkey = rsp->lrkey;
  1716. mbx_err:
  1717. kfree(cmd);
  1718. return status;
  1719. }
  1720. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1721. {
  1722. int status = -ENOMEM;
  1723. struct ocrdma_dealloc_lkey *cmd;
  1724. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1725. if (!cmd)
  1726. return -ENOMEM;
  1727. cmd->lkey = lkey;
  1728. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1729. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1730. if (status)
  1731. goto mbx_err;
  1732. mbx_err:
  1733. kfree(cmd);
  1734. return status;
  1735. }
  1736. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1737. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1738. {
  1739. int status = -ENOMEM;
  1740. int i;
  1741. struct ocrdma_reg_nsmr *cmd;
  1742. struct ocrdma_reg_nsmr_rsp *rsp;
  1743. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1744. if (!cmd)
  1745. return -ENOMEM;
  1746. cmd->num_pbl_pdid =
  1747. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1748. cmd->fr_mr = hwmr->fr_mr;
  1749. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1750. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1751. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1752. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1753. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1754. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1755. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1756. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1757. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1758. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1759. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1760. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1761. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1762. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1763. cmd->totlen_low = hwmr->len;
  1764. cmd->totlen_high = upper_32_bits(hwmr->len);
  1765. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1766. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1767. cmd->va_loaddr = (u32) hwmr->va;
  1768. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1769. for (i = 0; i < pbl_cnt; i++) {
  1770. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1771. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1772. }
  1773. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1774. if (status)
  1775. goto mbx_err;
  1776. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1777. hwmr->lkey = rsp->lrkey;
  1778. mbx_err:
  1779. kfree(cmd);
  1780. return status;
  1781. }
  1782. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1783. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1784. u32 pbl_offset, u32 last)
  1785. {
  1786. int status = -ENOMEM;
  1787. int i;
  1788. struct ocrdma_reg_nsmr_cont *cmd;
  1789. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1790. if (!cmd)
  1791. return -ENOMEM;
  1792. cmd->lrkey = hwmr->lkey;
  1793. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1794. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1795. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1796. for (i = 0; i < pbl_cnt; i++) {
  1797. cmd->pbl[i].lo =
  1798. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1799. cmd->pbl[i].hi =
  1800. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1801. }
  1802. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1803. if (status)
  1804. goto mbx_err;
  1805. mbx_err:
  1806. kfree(cmd);
  1807. return status;
  1808. }
  1809. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1810. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1811. {
  1812. int status;
  1813. u32 last = 0;
  1814. u32 cur_pbl_cnt, pbl_offset;
  1815. u32 pending_pbl_cnt = hwmr->num_pbls;
  1816. pbl_offset = 0;
  1817. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1818. if (cur_pbl_cnt == pending_pbl_cnt)
  1819. last = 1;
  1820. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1821. cur_pbl_cnt, hwmr->pbe_size, last);
  1822. if (status) {
  1823. pr_err("%s() status=%d\n", __func__, status);
  1824. return status;
  1825. }
  1826. /* if there is no more pbls to register then exit. */
  1827. if (last)
  1828. return 0;
  1829. while (!last) {
  1830. pbl_offset += cur_pbl_cnt;
  1831. pending_pbl_cnt -= cur_pbl_cnt;
  1832. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1833. /* if we reach the end of the pbls, then need to set the last
  1834. * bit, indicating no more pbls to register for this memory key.
  1835. */
  1836. if (cur_pbl_cnt == pending_pbl_cnt)
  1837. last = 1;
  1838. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1839. pbl_offset, last);
  1840. if (status)
  1841. break;
  1842. }
  1843. if (status)
  1844. pr_err("%s() err. status=%d\n", __func__, status);
  1845. return status;
  1846. }
  1847. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1848. {
  1849. struct ocrdma_qp *tmp;
  1850. bool found = false;
  1851. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1852. if (qp == tmp) {
  1853. found = true;
  1854. break;
  1855. }
  1856. }
  1857. return found;
  1858. }
  1859. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1860. {
  1861. struct ocrdma_qp *tmp;
  1862. bool found = false;
  1863. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1864. if (qp == tmp) {
  1865. found = true;
  1866. break;
  1867. }
  1868. }
  1869. return found;
  1870. }
  1871. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1872. {
  1873. bool found;
  1874. unsigned long flags;
  1875. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  1876. spin_lock_irqsave(&dev->flush_q_lock, flags);
  1877. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1878. if (!found)
  1879. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1880. if (!qp->srq) {
  1881. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1882. if (!found)
  1883. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1884. }
  1885. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  1886. }
  1887. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1888. {
  1889. qp->sq.head = 0;
  1890. qp->sq.tail = 0;
  1891. qp->rq.head = 0;
  1892. qp->rq.tail = 0;
  1893. }
  1894. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1895. enum ib_qp_state *old_ib_state)
  1896. {
  1897. unsigned long flags;
  1898. enum ocrdma_qp_state new_state;
  1899. new_state = get_ocrdma_qp_state(new_ib_state);
  1900. /* sync with wqe and rqe posting */
  1901. spin_lock_irqsave(&qp->q_lock, flags);
  1902. if (old_ib_state)
  1903. *old_ib_state = get_ibqp_state(qp->state);
  1904. if (new_state == qp->state) {
  1905. spin_unlock_irqrestore(&qp->q_lock, flags);
  1906. return 1;
  1907. }
  1908. if (new_state == OCRDMA_QPS_INIT) {
  1909. ocrdma_init_hwq_ptr(qp);
  1910. ocrdma_del_flush_qp(qp);
  1911. } else if (new_state == OCRDMA_QPS_ERR) {
  1912. ocrdma_flush_qp(qp);
  1913. }
  1914. qp->state = new_state;
  1915. spin_unlock_irqrestore(&qp->q_lock, flags);
  1916. return 0;
  1917. }
  1918. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1919. {
  1920. u32 flags = 0;
  1921. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1922. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1923. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1924. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1925. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1926. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1927. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1928. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1929. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1930. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1931. return flags;
  1932. }
  1933. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1934. struct ib_qp_init_attr *attrs,
  1935. struct ocrdma_qp *qp)
  1936. {
  1937. int status;
  1938. u32 len, hw_pages, hw_page_size;
  1939. dma_addr_t pa;
  1940. struct ocrdma_pd *pd = qp->pd;
  1941. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1942. struct pci_dev *pdev = dev->nic_info.pdev;
  1943. u32 max_wqe_allocated;
  1944. u32 max_sges = attrs->cap.max_send_sge;
  1945. /* QP1 may exceed 127 */
  1946. max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
  1947. dev->attr.max_wqe);
  1948. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1949. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1950. if (status) {
  1951. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1952. max_wqe_allocated);
  1953. return -EINVAL;
  1954. }
  1955. qp->sq.max_cnt = max_wqe_allocated;
  1956. len = (hw_pages * hw_page_size);
  1957. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1958. if (!qp->sq.va)
  1959. return -EINVAL;
  1960. memset(qp->sq.va, 0, len);
  1961. qp->sq.len = len;
  1962. qp->sq.pa = pa;
  1963. qp->sq.entry_size = dev->attr.wqe_size;
  1964. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1965. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1966. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1967. cmd->num_wq_rq_pages |= (hw_pages <<
  1968. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1969. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1970. cmd->max_sge_send_write |= (max_sges <<
  1971. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1972. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1973. cmd->max_sge_send_write |= (max_sges <<
  1974. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1975. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1976. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1977. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1978. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1979. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1980. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1981. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1982. return 0;
  1983. }
  1984. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1985. struct ib_qp_init_attr *attrs,
  1986. struct ocrdma_qp *qp)
  1987. {
  1988. int status;
  1989. u32 len, hw_pages, hw_page_size;
  1990. dma_addr_t pa = 0;
  1991. struct ocrdma_pd *pd = qp->pd;
  1992. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1993. struct pci_dev *pdev = dev->nic_info.pdev;
  1994. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1995. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1996. &hw_pages, &hw_page_size);
  1997. if (status) {
  1998. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1999. attrs->cap.max_recv_wr + 1);
  2000. return status;
  2001. }
  2002. qp->rq.max_cnt = max_rqe_allocated;
  2003. len = (hw_pages * hw_page_size);
  2004. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2005. if (!qp->rq.va)
  2006. return -ENOMEM;
  2007. memset(qp->rq.va, 0, len);
  2008. qp->rq.pa = pa;
  2009. qp->rq.len = len;
  2010. qp->rq.entry_size = dev->attr.rqe_size;
  2011. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2012. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  2013. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  2014. cmd->num_wq_rq_pages |=
  2015. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  2016. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  2017. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  2018. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  2019. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  2020. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  2021. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  2022. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  2023. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  2024. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  2025. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  2026. return 0;
  2027. }
  2028. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  2029. struct ocrdma_pd *pd,
  2030. struct ocrdma_qp *qp,
  2031. u8 enable_dpp_cq, u16 dpp_cq_id)
  2032. {
  2033. pd->num_dpp_qp--;
  2034. qp->dpp_enabled = true;
  2035. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  2036. if (!enable_dpp_cq)
  2037. return;
  2038. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  2039. cmd->dpp_credits_cqid = dpp_cq_id;
  2040. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  2041. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  2042. }
  2043. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  2044. struct ocrdma_qp *qp)
  2045. {
  2046. struct ocrdma_pd *pd = qp->pd;
  2047. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2048. struct pci_dev *pdev = dev->nic_info.pdev;
  2049. dma_addr_t pa = 0;
  2050. int ird_page_size = dev->attr.ird_page_size;
  2051. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  2052. struct ocrdma_hdr_wqe *rqe;
  2053. int i = 0;
  2054. if (dev->attr.ird == 0)
  2055. return 0;
  2056. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  2057. &pa, GFP_KERNEL);
  2058. if (!qp->ird_q_va)
  2059. return -ENOMEM;
  2060. memset(qp->ird_q_va, 0, ird_q_len);
  2061. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  2062. pa, ird_page_size);
  2063. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  2064. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  2065. (i * dev->attr.rqe_size));
  2066. rqe->cw = 0;
  2067. rqe->cw |= 2;
  2068. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  2069. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  2070. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  2071. }
  2072. return 0;
  2073. }
  2074. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  2075. struct ocrdma_qp *qp,
  2076. struct ib_qp_init_attr *attrs,
  2077. u16 *dpp_offset, u16 *dpp_credit_lmt)
  2078. {
  2079. u32 max_wqe_allocated, max_rqe_allocated;
  2080. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  2081. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  2082. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  2083. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  2084. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  2085. qp->dpp_enabled = false;
  2086. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  2087. qp->dpp_enabled = true;
  2088. *dpp_credit_lmt = (rsp->dpp_response &
  2089. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  2090. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  2091. *dpp_offset = (rsp->dpp_response &
  2092. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  2093. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  2094. }
  2095. max_wqe_allocated =
  2096. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  2097. max_wqe_allocated = 1 << max_wqe_allocated;
  2098. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  2099. qp->sq.max_cnt = max_wqe_allocated;
  2100. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  2101. if (!attrs->srq) {
  2102. qp->rq.max_cnt = max_rqe_allocated;
  2103. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  2104. }
  2105. }
  2106. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  2107. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  2108. u16 *dpp_credit_lmt)
  2109. {
  2110. int status = -ENOMEM;
  2111. u32 flags = 0;
  2112. struct ocrdma_pd *pd = qp->pd;
  2113. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2114. struct pci_dev *pdev = dev->nic_info.pdev;
  2115. struct ocrdma_cq *cq;
  2116. struct ocrdma_create_qp_req *cmd;
  2117. struct ocrdma_create_qp_rsp *rsp;
  2118. int qptype;
  2119. switch (attrs->qp_type) {
  2120. case IB_QPT_GSI:
  2121. qptype = OCRDMA_QPT_GSI;
  2122. break;
  2123. case IB_QPT_RC:
  2124. qptype = OCRDMA_QPT_RC;
  2125. break;
  2126. case IB_QPT_UD:
  2127. qptype = OCRDMA_QPT_UD;
  2128. break;
  2129. default:
  2130. return -EINVAL;
  2131. }
  2132. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  2133. if (!cmd)
  2134. return status;
  2135. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  2136. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  2137. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  2138. if (status)
  2139. goto sq_err;
  2140. if (attrs->srq) {
  2141. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  2142. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  2143. cmd->rq_addr[0].lo = srq->id;
  2144. qp->srq = srq;
  2145. } else {
  2146. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  2147. if (status)
  2148. goto rq_err;
  2149. }
  2150. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  2151. if (status)
  2152. goto mbx_err;
  2153. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  2154. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  2155. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  2156. cmd->max_sge_recv_flags |= flags;
  2157. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  2158. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  2159. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  2160. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  2161. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  2162. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  2163. cq = get_ocrdma_cq(attrs->send_cq);
  2164. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  2165. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  2166. qp->sq_cq = cq;
  2167. cq = get_ocrdma_cq(attrs->recv_cq);
  2168. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  2169. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  2170. qp->rq_cq = cq;
  2171. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  2172. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  2173. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  2174. dpp_cq_id);
  2175. }
  2176. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2177. if (status)
  2178. goto mbx_err;
  2179. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  2180. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  2181. qp->state = OCRDMA_QPS_RST;
  2182. kfree(cmd);
  2183. return 0;
  2184. mbx_err:
  2185. if (qp->rq.va)
  2186. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2187. rq_err:
  2188. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  2189. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2190. sq_err:
  2191. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  2192. kfree(cmd);
  2193. return status;
  2194. }
  2195. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2196. struct ocrdma_qp_params *param)
  2197. {
  2198. int status = -ENOMEM;
  2199. struct ocrdma_query_qp *cmd;
  2200. struct ocrdma_query_qp_rsp *rsp;
  2201. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*rsp));
  2202. if (!cmd)
  2203. return status;
  2204. cmd->qp_id = qp->id;
  2205. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2206. if (status)
  2207. goto mbx_err;
  2208. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  2209. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  2210. mbx_err:
  2211. kfree(cmd);
  2212. return status;
  2213. }
  2214. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  2215. struct ocrdma_modify_qp *cmd,
  2216. struct ib_qp_attr *attrs,
  2217. int attr_mask)
  2218. {
  2219. int status;
  2220. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  2221. union ib_gid sgid, zgid;
  2222. struct ib_gid_attr sgid_attr;
  2223. u32 vlan_id = 0xFFFF;
  2224. u8 mac_addr[6], hdr_type;
  2225. union {
  2226. struct sockaddr _sockaddr;
  2227. struct sockaddr_in _sockaddr_in;
  2228. struct sockaddr_in6 _sockaddr_in6;
  2229. } sgid_addr, dgid_addr;
  2230. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2231. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  2232. return -EINVAL;
  2233. if (atomic_cmpxchg(&dev->update_sl, 1, 0))
  2234. ocrdma_init_service_level(dev);
  2235. cmd->params.tclass_sq_psn |=
  2236. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  2237. cmd->params.rnt_rc_sl_fl |=
  2238. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  2239. cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
  2240. cmd->params.hop_lmt_rq_psn |=
  2241. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  2242. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  2243. /* GIDs */
  2244. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  2245. sizeof(cmd->params.dgid));
  2246. status = ib_get_cached_gid(&dev->ibdev, 1, ah_attr->grh.sgid_index,
  2247. &sgid, &sgid_attr);
  2248. if (!status && sgid_attr.ndev) {
  2249. vlan_id = rdma_vlan_dev_vlan_id(sgid_attr.ndev);
  2250. memcpy(mac_addr, sgid_attr.ndev->dev_addr, ETH_ALEN);
  2251. dev_put(sgid_attr.ndev);
  2252. }
  2253. memset(&zgid, 0, sizeof(zgid));
  2254. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  2255. return -EINVAL;
  2256. qp->sgid_idx = ah_attr->grh.sgid_index;
  2257. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  2258. status = ocrdma_resolve_dmac(dev, ah_attr, &mac_addr[0]);
  2259. if (status)
  2260. return status;
  2261. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  2262. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  2263. hdr_type = ib_gid_to_network_type(sgid_attr.gid_type, &sgid);
  2264. if (hdr_type == RDMA_NETWORK_IPV4) {
  2265. rdma_gid2ip(&sgid_addr._sockaddr, &sgid);
  2266. rdma_gid2ip(&dgid_addr._sockaddr, &ah_attr->grh.dgid);
  2267. memcpy(&cmd->params.dgid[0],
  2268. &dgid_addr._sockaddr_in.sin_addr.s_addr, 4);
  2269. memcpy(&cmd->params.sgid[0],
  2270. &sgid_addr._sockaddr_in.sin_addr.s_addr, 4);
  2271. }
  2272. /* convert them to LE format. */
  2273. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  2274. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  2275. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  2276. if (vlan_id == 0xFFFF)
  2277. vlan_id = 0;
  2278. if (vlan_id || dev->pfc_state) {
  2279. if (!vlan_id) {
  2280. pr_err("ocrdma%d:Using VLAN with PFC is recommended\n",
  2281. dev->id);
  2282. pr_err("ocrdma%d:Using VLAN 0 for this connection\n",
  2283. dev->id);
  2284. }
  2285. cmd->params.vlan_dmac_b4_to_b5 |=
  2286. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  2287. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  2288. cmd->params.rnt_rc_sl_fl |=
  2289. (dev->sl & 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT;
  2290. }
  2291. cmd->params.max_sge_recv_flags |= ((hdr_type <<
  2292. OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_SHIFT) &
  2293. OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_MASK);
  2294. return 0;
  2295. }
  2296. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  2297. struct ocrdma_modify_qp *cmd,
  2298. struct ib_qp_attr *attrs, int attr_mask)
  2299. {
  2300. int status = 0;
  2301. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2302. if (attr_mask & IB_QP_PKEY_INDEX) {
  2303. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  2304. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  2305. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  2306. }
  2307. if (attr_mask & IB_QP_QKEY) {
  2308. qp->qkey = attrs->qkey;
  2309. cmd->params.qkey = attrs->qkey;
  2310. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  2311. }
  2312. if (attr_mask & IB_QP_AV) {
  2313. status = ocrdma_set_av_params(qp, cmd, attrs, attr_mask);
  2314. if (status)
  2315. return status;
  2316. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  2317. /* set the default mac address for UD, GSI QPs */
  2318. cmd->params.dmac_b0_to_b3 = dev->nic_info.mac_addr[0] |
  2319. (dev->nic_info.mac_addr[1] << 8) |
  2320. (dev->nic_info.mac_addr[2] << 16) |
  2321. (dev->nic_info.mac_addr[3] << 24);
  2322. cmd->params.vlan_dmac_b4_to_b5 = dev->nic_info.mac_addr[4] |
  2323. (dev->nic_info.mac_addr[5] << 8);
  2324. }
  2325. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  2326. attrs->en_sqd_async_notify) {
  2327. cmd->params.max_sge_recv_flags |=
  2328. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  2329. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2330. }
  2331. if (attr_mask & IB_QP_DEST_QPN) {
  2332. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  2333. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  2334. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2335. }
  2336. if (attr_mask & IB_QP_PATH_MTU) {
  2337. if (attrs->path_mtu < IB_MTU_512 ||
  2338. attrs->path_mtu > IB_MTU_4096) {
  2339. pr_err("ocrdma%d: IB MTU %d is not supported\n",
  2340. dev->id, ib_mtu_enum_to_int(attrs->path_mtu));
  2341. status = -EINVAL;
  2342. goto pmtu_err;
  2343. }
  2344. cmd->params.path_mtu_pkey_indx |=
  2345. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2346. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2347. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2348. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2349. }
  2350. if (attr_mask & IB_QP_TIMEOUT) {
  2351. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2352. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2353. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2354. }
  2355. if (attr_mask & IB_QP_RETRY_CNT) {
  2356. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2357. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2358. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2359. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2360. }
  2361. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2362. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2363. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2364. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2365. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2366. }
  2367. if (attr_mask & IB_QP_RNR_RETRY) {
  2368. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2369. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2370. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2371. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2372. }
  2373. if (attr_mask & IB_QP_SQ_PSN) {
  2374. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2375. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2376. }
  2377. if (attr_mask & IB_QP_RQ_PSN) {
  2378. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2379. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2380. }
  2381. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2382. if (attrs->max_rd_atomic > dev->attr.max_ord_per_qp) {
  2383. status = -EINVAL;
  2384. goto pmtu_err;
  2385. }
  2386. qp->max_ord = attrs->max_rd_atomic;
  2387. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2388. }
  2389. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2390. if (attrs->max_dest_rd_atomic > dev->attr.max_ird_per_qp) {
  2391. status = -EINVAL;
  2392. goto pmtu_err;
  2393. }
  2394. qp->max_ird = attrs->max_dest_rd_atomic;
  2395. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2396. }
  2397. cmd->params.max_ord_ird = (qp->max_ord <<
  2398. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2399. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2400. pmtu_err:
  2401. return status;
  2402. }
  2403. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2404. struct ib_qp_attr *attrs, int attr_mask)
  2405. {
  2406. int status = -ENOMEM;
  2407. struct ocrdma_modify_qp *cmd;
  2408. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2409. if (!cmd)
  2410. return status;
  2411. cmd->params.id = qp->id;
  2412. cmd->flags = 0;
  2413. if (attr_mask & IB_QP_STATE) {
  2414. cmd->params.max_sge_recv_flags |=
  2415. (get_ocrdma_qp_state(attrs->qp_state) <<
  2416. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2417. OCRDMA_QP_PARAMS_STATE_MASK;
  2418. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2419. } else {
  2420. cmd->params.max_sge_recv_flags |=
  2421. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2422. OCRDMA_QP_PARAMS_STATE_MASK;
  2423. }
  2424. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
  2425. if (status)
  2426. goto mbx_err;
  2427. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2428. if (status)
  2429. goto mbx_err;
  2430. mbx_err:
  2431. kfree(cmd);
  2432. return status;
  2433. }
  2434. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2435. {
  2436. int status = -ENOMEM;
  2437. struct ocrdma_destroy_qp *cmd;
  2438. struct pci_dev *pdev = dev->nic_info.pdev;
  2439. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2440. if (!cmd)
  2441. return status;
  2442. cmd->qp_id = qp->id;
  2443. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2444. if (status)
  2445. goto mbx_err;
  2446. mbx_err:
  2447. kfree(cmd);
  2448. if (qp->sq.va)
  2449. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2450. if (!qp->srq && qp->rq.va)
  2451. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2452. if (qp->dpp_enabled)
  2453. qp->pd->num_dpp_qp++;
  2454. return status;
  2455. }
  2456. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2457. struct ib_srq_init_attr *srq_attr,
  2458. struct ocrdma_pd *pd)
  2459. {
  2460. int status = -ENOMEM;
  2461. int hw_pages, hw_page_size;
  2462. int len;
  2463. struct ocrdma_create_srq_rsp *rsp;
  2464. struct ocrdma_create_srq *cmd;
  2465. dma_addr_t pa;
  2466. struct pci_dev *pdev = dev->nic_info.pdev;
  2467. u32 max_rqe_allocated;
  2468. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2469. if (!cmd)
  2470. return status;
  2471. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2472. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2473. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2474. dev->attr.rqe_size,
  2475. &hw_pages, &hw_page_size);
  2476. if (status) {
  2477. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2478. srq_attr->attr.max_wr);
  2479. status = -EINVAL;
  2480. goto ret;
  2481. }
  2482. len = hw_pages * hw_page_size;
  2483. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2484. if (!srq->rq.va) {
  2485. status = -ENOMEM;
  2486. goto ret;
  2487. }
  2488. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2489. srq->rq.entry_size = dev->attr.rqe_size;
  2490. srq->rq.pa = pa;
  2491. srq->rq.len = len;
  2492. srq->rq.max_cnt = max_rqe_allocated;
  2493. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2494. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2495. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2496. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2497. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2498. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2499. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2500. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2501. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2502. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2503. if (status)
  2504. goto mbx_err;
  2505. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2506. srq->id = rsp->id;
  2507. srq->rq.dbid = rsp->id;
  2508. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2509. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2510. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2511. max_rqe_allocated = (1 << max_rqe_allocated);
  2512. srq->rq.max_cnt = max_rqe_allocated;
  2513. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2514. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2515. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2516. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2517. goto ret;
  2518. mbx_err:
  2519. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2520. ret:
  2521. kfree(cmd);
  2522. return status;
  2523. }
  2524. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2525. {
  2526. int status = -ENOMEM;
  2527. struct ocrdma_modify_srq *cmd;
  2528. struct ocrdma_pd *pd = srq->pd;
  2529. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2530. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
  2531. if (!cmd)
  2532. return status;
  2533. cmd->id = srq->id;
  2534. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2535. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2536. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2537. kfree(cmd);
  2538. return status;
  2539. }
  2540. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2541. {
  2542. int status = -ENOMEM;
  2543. struct ocrdma_query_srq *cmd;
  2544. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2545. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
  2546. if (!cmd)
  2547. return status;
  2548. cmd->id = srq->rq.dbid;
  2549. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2550. if (status == 0) {
  2551. struct ocrdma_query_srq_rsp *rsp =
  2552. (struct ocrdma_query_srq_rsp *)cmd;
  2553. srq_attr->max_sge =
  2554. rsp->srq_lmt_max_sge &
  2555. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2556. srq_attr->max_wr =
  2557. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2558. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2559. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2560. }
  2561. kfree(cmd);
  2562. return status;
  2563. }
  2564. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2565. {
  2566. int status = -ENOMEM;
  2567. struct ocrdma_destroy_srq *cmd;
  2568. struct pci_dev *pdev = dev->nic_info.pdev;
  2569. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2570. if (!cmd)
  2571. return status;
  2572. cmd->id = srq->id;
  2573. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2574. if (srq->rq.va)
  2575. dma_free_coherent(&pdev->dev, srq->rq.len,
  2576. srq->rq.va, srq->rq.pa);
  2577. kfree(cmd);
  2578. return status;
  2579. }
  2580. static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
  2581. struct ocrdma_dcbx_cfg *dcbxcfg)
  2582. {
  2583. int status;
  2584. dma_addr_t pa;
  2585. struct ocrdma_mqe cmd;
  2586. struct ocrdma_get_dcbx_cfg_req *req = NULL;
  2587. struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
  2588. struct pci_dev *pdev = dev->nic_info.pdev;
  2589. struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
  2590. memset(&cmd, 0, sizeof(struct ocrdma_mqe));
  2591. cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
  2592. sizeof(struct ocrdma_get_dcbx_cfg_req));
  2593. req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
  2594. if (!req) {
  2595. status = -ENOMEM;
  2596. goto mem_err;
  2597. }
  2598. cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  2599. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  2600. mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
  2601. mqe_sge->pa_hi = (u32) upper_32_bits(pa);
  2602. mqe_sge->len = cmd.hdr.pyld_len;
  2603. memset(req, 0, sizeof(struct ocrdma_get_dcbx_cfg_req));
  2604. ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
  2605. OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
  2606. req->param_type = ptype;
  2607. status = ocrdma_mbx_cmd(dev, &cmd);
  2608. if (status)
  2609. goto mbx_err;
  2610. rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
  2611. ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
  2612. memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
  2613. mbx_err:
  2614. dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
  2615. mem_err:
  2616. return status;
  2617. }
  2618. #define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
  2619. #define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
  2620. static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
  2621. struct ocrdma_dcbx_cfg *dcbxcfg,
  2622. u8 *srvc_lvl)
  2623. {
  2624. int status = -EINVAL, indx, slindx;
  2625. int ventry_cnt;
  2626. struct ocrdma_app_parameter *app_param;
  2627. u8 valid, proto_sel;
  2628. u8 app_prio, pfc_prio;
  2629. u16 proto;
  2630. if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
  2631. pr_info("%s ocrdma%d DCBX is disabled\n",
  2632. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2633. goto out;
  2634. }
  2635. if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
  2636. pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
  2637. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2638. (ptype > 0 ? "operational" : "admin"),
  2639. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
  2640. "enabled" : "disabled",
  2641. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
  2642. "" : ", not sync'ed");
  2643. goto out;
  2644. } else {
  2645. pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
  2646. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2647. }
  2648. ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
  2649. OCRDMA_DCBX_APP_ENTRY_SHIFT)
  2650. & OCRDMA_DCBX_STATE_MASK;
  2651. for (indx = 0; indx < ventry_cnt; indx++) {
  2652. app_param = &dcbxcfg->app_param[indx];
  2653. valid = (app_param->valid_proto_app >>
  2654. OCRDMA_APP_PARAM_VALID_SHIFT)
  2655. & OCRDMA_APP_PARAM_VALID_MASK;
  2656. proto_sel = (app_param->valid_proto_app
  2657. >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
  2658. & OCRDMA_APP_PARAM_PROTO_SEL_MASK;
  2659. proto = app_param->valid_proto_app &
  2660. OCRDMA_APP_PARAM_APP_PROTO_MASK;
  2661. if (
  2662. valid && proto == OCRDMA_APP_PROTO_ROCE &&
  2663. proto_sel == OCRDMA_PROTO_SELECT_L2) {
  2664. for (slindx = 0; slindx <
  2665. OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
  2666. app_prio = ocrdma_get_app_prio(
  2667. (u8 *)app_param->app_prio,
  2668. slindx);
  2669. pfc_prio = ocrdma_get_pfc_prio(
  2670. (u8 *)dcbxcfg->pfc_prio,
  2671. slindx);
  2672. if (app_prio && pfc_prio) {
  2673. *srvc_lvl = slindx;
  2674. status = 0;
  2675. goto out;
  2676. }
  2677. }
  2678. if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
  2679. pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
  2680. dev_name(&dev->nic_info.pdev->dev),
  2681. dev->id, proto);
  2682. }
  2683. }
  2684. }
  2685. out:
  2686. return status;
  2687. }
  2688. void ocrdma_init_service_level(struct ocrdma_dev *dev)
  2689. {
  2690. int status = 0, indx;
  2691. struct ocrdma_dcbx_cfg dcbxcfg;
  2692. u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
  2693. int ptype = OCRDMA_PARAMETER_TYPE_OPER;
  2694. for (indx = 0; indx < 2; indx++) {
  2695. status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
  2696. if (status) {
  2697. pr_err("%s(): status=%d\n", __func__, status);
  2698. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2699. continue;
  2700. }
  2701. status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
  2702. &dcbxcfg, &srvc_lvl);
  2703. if (status) {
  2704. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2705. continue;
  2706. }
  2707. break;
  2708. }
  2709. if (status)
  2710. pr_info("%s ocrdma%d service level default\n",
  2711. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2712. else
  2713. pr_info("%s ocrdma%d service level %d\n",
  2714. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2715. srvc_lvl);
  2716. dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
  2717. dev->sl = srvc_lvl;
  2718. }
  2719. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2720. {
  2721. int i;
  2722. int status = -EINVAL;
  2723. struct ocrdma_av *av;
  2724. unsigned long flags;
  2725. av = dev->av_tbl.va;
  2726. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2727. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2728. if (av->valid == 0) {
  2729. av->valid = OCRDMA_AV_VALID;
  2730. ah->av = av;
  2731. ah->id = i;
  2732. status = 0;
  2733. break;
  2734. }
  2735. av++;
  2736. }
  2737. if (i == dev->av_tbl.num_ah)
  2738. status = -EAGAIN;
  2739. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2740. return status;
  2741. }
  2742. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2743. {
  2744. unsigned long flags;
  2745. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2746. ah->av->valid = 0;
  2747. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2748. return 0;
  2749. }
  2750. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2751. {
  2752. int num_eq, i, status = 0;
  2753. int irq;
  2754. unsigned long flags = 0;
  2755. num_eq = dev->nic_info.msix.num_vectors -
  2756. dev->nic_info.msix.start_vector;
  2757. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2758. num_eq = 1;
  2759. flags = IRQF_SHARED;
  2760. } else {
  2761. num_eq = min_t(u32, num_eq, num_online_cpus());
  2762. }
  2763. if (!num_eq)
  2764. return -EINVAL;
  2765. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2766. if (!dev->eq_tbl)
  2767. return -ENOMEM;
  2768. for (i = 0; i < num_eq; i++) {
  2769. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2770. OCRDMA_EQ_LEN);
  2771. if (status) {
  2772. status = -EINVAL;
  2773. break;
  2774. }
  2775. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2776. dev->id, i);
  2777. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2778. status = request_irq(irq, ocrdma_irq_handler, flags,
  2779. dev->eq_tbl[i].irq_name,
  2780. &dev->eq_tbl[i]);
  2781. if (status)
  2782. goto done;
  2783. dev->eq_cnt += 1;
  2784. }
  2785. /* one eq is sufficient for data path to work */
  2786. return 0;
  2787. done:
  2788. ocrdma_destroy_eqs(dev);
  2789. return status;
  2790. }
  2791. static int ocrdma_mbx_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2792. int num)
  2793. {
  2794. int i, status = -ENOMEM;
  2795. struct ocrdma_modify_eqd_req *cmd;
  2796. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_EQ_DELAY, sizeof(*cmd));
  2797. if (!cmd)
  2798. return status;
  2799. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_MODIFY_EQ_DELAY,
  2800. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  2801. cmd->cmd.num_eq = num;
  2802. for (i = 0; i < num; i++) {
  2803. cmd->cmd.set_eqd[i].eq_id = eq[i].q.id;
  2804. cmd->cmd.set_eqd[i].phase = 0;
  2805. cmd->cmd.set_eqd[i].delay_multiplier =
  2806. (eq[i].aic_obj.prev_eqd * 65)/100;
  2807. }
  2808. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2809. if (status)
  2810. goto mbx_err;
  2811. mbx_err:
  2812. kfree(cmd);
  2813. return status;
  2814. }
  2815. static int ocrdma_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2816. int num)
  2817. {
  2818. int num_eqs, i = 0;
  2819. if (num > 8) {
  2820. while (num) {
  2821. num_eqs = min(num, 8);
  2822. ocrdma_mbx_modify_eqd(dev, &eq[i], num_eqs);
  2823. i += num_eqs;
  2824. num -= num_eqs;
  2825. }
  2826. } else {
  2827. ocrdma_mbx_modify_eqd(dev, eq, num);
  2828. }
  2829. return 0;
  2830. }
  2831. void ocrdma_eqd_set_task(struct work_struct *work)
  2832. {
  2833. struct ocrdma_dev *dev =
  2834. container_of(work, struct ocrdma_dev, eqd_work.work);
  2835. struct ocrdma_eq *eq = 0;
  2836. int i, num = 0, status = -EINVAL;
  2837. u64 eq_intr;
  2838. for (i = 0; i < dev->eq_cnt; i++) {
  2839. eq = &dev->eq_tbl[i];
  2840. if (eq->aic_obj.eq_intr_cnt > eq->aic_obj.prev_eq_intr_cnt) {
  2841. eq_intr = eq->aic_obj.eq_intr_cnt -
  2842. eq->aic_obj.prev_eq_intr_cnt;
  2843. if ((eq_intr > EQ_INTR_PER_SEC_THRSH_HI) &&
  2844. (eq->aic_obj.prev_eqd == EQ_AIC_MIN_EQD)) {
  2845. eq->aic_obj.prev_eqd = EQ_AIC_MAX_EQD;
  2846. num++;
  2847. } else if ((eq_intr < EQ_INTR_PER_SEC_THRSH_LOW) &&
  2848. (eq->aic_obj.prev_eqd == EQ_AIC_MAX_EQD)) {
  2849. eq->aic_obj.prev_eqd = EQ_AIC_MIN_EQD;
  2850. num++;
  2851. }
  2852. }
  2853. eq->aic_obj.prev_eq_intr_cnt = eq->aic_obj.eq_intr_cnt;
  2854. }
  2855. if (num)
  2856. status = ocrdma_modify_eqd(dev, &dev->eq_tbl[0], num);
  2857. schedule_delayed_work(&dev->eqd_work, msecs_to_jiffies(1000));
  2858. }
  2859. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2860. {
  2861. int status;
  2862. /* create the eqs */
  2863. status = ocrdma_create_eqs(dev);
  2864. if (status)
  2865. goto qpeq_err;
  2866. status = ocrdma_create_mq(dev);
  2867. if (status)
  2868. goto mq_err;
  2869. status = ocrdma_mbx_query_fw_config(dev);
  2870. if (status)
  2871. goto conf_err;
  2872. status = ocrdma_mbx_query_dev(dev);
  2873. if (status)
  2874. goto conf_err;
  2875. status = ocrdma_mbx_query_fw_ver(dev);
  2876. if (status)
  2877. goto conf_err;
  2878. status = ocrdma_mbx_create_ah_tbl(dev);
  2879. if (status)
  2880. goto conf_err;
  2881. status = ocrdma_mbx_get_phy_info(dev);
  2882. if (status)
  2883. goto info_attrb_err;
  2884. status = ocrdma_mbx_get_ctrl_attribs(dev);
  2885. if (status)
  2886. goto info_attrb_err;
  2887. return 0;
  2888. info_attrb_err:
  2889. ocrdma_mbx_delete_ah_tbl(dev);
  2890. conf_err:
  2891. ocrdma_destroy_mq(dev);
  2892. mq_err:
  2893. ocrdma_destroy_eqs(dev);
  2894. qpeq_err:
  2895. pr_err("%s() status=%d\n", __func__, status);
  2896. return status;
  2897. }
  2898. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2899. {
  2900. ocrdma_free_pd_pool(dev);
  2901. ocrdma_mbx_delete_ah_tbl(dev);
  2902. /* cleanup the control path */
  2903. ocrdma_destroy_mq(dev);
  2904. /* cleanup the eqs */
  2905. ocrdma_destroy_eqs(dev);
  2906. }