qp.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include "mlx5_ib.h"
  37. /* not supported currently */
  38. static int wq_signature;
  39. enum {
  40. MLX5_IB_ACK_REQ_FREQ = 8,
  41. };
  42. enum {
  43. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  44. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  45. MLX5_IB_LINK_TYPE_IB = 0,
  46. MLX5_IB_LINK_TYPE_ETH = 1
  47. };
  48. enum {
  49. MLX5_IB_SQ_STRIDE = 6,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  54. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  55. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  56. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  57. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  58. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  59. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  60. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  61. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  62. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  63. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  64. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  65. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  66. };
  67. struct mlx5_wqe_eth_pad {
  68. u8 rsvd0[16];
  69. };
  70. enum raw_qp_set_mask_map {
  71. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  72. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  73. };
  74. struct mlx5_modify_raw_qp_param {
  75. u16 operation;
  76. u32 set_mask; /* raw_qp_set_mask_map */
  77. u32 rate_limit;
  78. u8 rq_q_ctr_id;
  79. };
  80. static void get_cqs(enum ib_qp_type qp_type,
  81. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  82. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  83. static int is_qp0(enum ib_qp_type qp_type)
  84. {
  85. return qp_type == IB_QPT_SMI;
  86. }
  87. static int is_sqp(enum ib_qp_type qp_type)
  88. {
  89. return is_qp0(qp_type) || is_qp1(qp_type);
  90. }
  91. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  92. {
  93. return mlx5_buf_offset(&qp->buf, offset);
  94. }
  95. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  96. {
  97. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  98. }
  99. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  100. {
  101. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  102. }
  103. /**
  104. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  105. *
  106. * @qp: QP to copy from.
  107. * @send: copy from the send queue when non-zero, use the receive queue
  108. * otherwise.
  109. * @wqe_index: index to start copying from. For send work queues, the
  110. * wqe_index is in units of MLX5_SEND_WQE_BB.
  111. * For receive work queue, it is the number of work queue
  112. * element in the queue.
  113. * @buffer: destination buffer.
  114. * @length: maximum number of bytes to copy.
  115. *
  116. * Copies at least a single WQE, but may copy more data.
  117. *
  118. * Return: the number of bytes copied, or an error code.
  119. */
  120. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  121. void *buffer, u32 length,
  122. struct mlx5_ib_qp_base *base)
  123. {
  124. struct ib_device *ibdev = qp->ibqp.device;
  125. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  126. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  127. size_t offset;
  128. size_t wq_end;
  129. struct ib_umem *umem = base->ubuffer.umem;
  130. u32 first_copy_length;
  131. int wqe_length;
  132. int ret;
  133. if (wq->wqe_cnt == 0) {
  134. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  135. qp->ibqp.qp_type);
  136. return -EINVAL;
  137. }
  138. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  139. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  140. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  141. return -EINVAL;
  142. if (offset > umem->length ||
  143. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  144. return -EINVAL;
  145. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  146. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  147. if (ret)
  148. return ret;
  149. if (send) {
  150. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  151. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  152. wqe_length = ds * MLX5_WQE_DS_UNITS;
  153. } else {
  154. wqe_length = 1 << wq->wqe_shift;
  155. }
  156. if (wqe_length <= first_copy_length)
  157. return first_copy_length;
  158. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  159. wqe_length - first_copy_length);
  160. if (ret)
  161. return ret;
  162. return wqe_length;
  163. }
  164. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  165. {
  166. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  167. struct ib_event event;
  168. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  169. /* This event is only valid for trans_qps */
  170. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  171. }
  172. if (ibqp->event_handler) {
  173. event.device = ibqp->device;
  174. event.element.qp = ibqp;
  175. switch (type) {
  176. case MLX5_EVENT_TYPE_PATH_MIG:
  177. event.event = IB_EVENT_PATH_MIG;
  178. break;
  179. case MLX5_EVENT_TYPE_COMM_EST:
  180. event.event = IB_EVENT_COMM_EST;
  181. break;
  182. case MLX5_EVENT_TYPE_SQ_DRAINED:
  183. event.event = IB_EVENT_SQ_DRAINED;
  184. break;
  185. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  186. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  187. break;
  188. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  189. event.event = IB_EVENT_QP_FATAL;
  190. break;
  191. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  192. event.event = IB_EVENT_PATH_MIG_ERR;
  193. break;
  194. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  195. event.event = IB_EVENT_QP_REQ_ERR;
  196. break;
  197. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  198. event.event = IB_EVENT_QP_ACCESS_ERR;
  199. break;
  200. default:
  201. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  202. return;
  203. }
  204. ibqp->event_handler(&event, ibqp->qp_context);
  205. }
  206. }
  207. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  208. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  209. {
  210. int wqe_size;
  211. int wq_size;
  212. /* Sanity check RQ size before proceeding */
  213. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  214. return -EINVAL;
  215. if (!has_rq) {
  216. qp->rq.max_gs = 0;
  217. qp->rq.wqe_cnt = 0;
  218. qp->rq.wqe_shift = 0;
  219. cap->max_recv_wr = 0;
  220. cap->max_recv_sge = 0;
  221. } else {
  222. if (ucmd) {
  223. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  224. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  225. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  226. qp->rq.max_post = qp->rq.wqe_cnt;
  227. } else {
  228. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  229. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  230. wqe_size = roundup_pow_of_two(wqe_size);
  231. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  232. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  233. qp->rq.wqe_cnt = wq_size / wqe_size;
  234. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  235. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  236. wqe_size,
  237. MLX5_CAP_GEN(dev->mdev,
  238. max_wqe_sz_rq));
  239. return -EINVAL;
  240. }
  241. qp->rq.wqe_shift = ilog2(wqe_size);
  242. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  243. qp->rq.max_post = qp->rq.wqe_cnt;
  244. }
  245. }
  246. return 0;
  247. }
  248. static int sq_overhead(struct ib_qp_init_attr *attr)
  249. {
  250. int size = 0;
  251. switch (attr->qp_type) {
  252. case IB_QPT_XRC_INI:
  253. size += sizeof(struct mlx5_wqe_xrc_seg);
  254. /* fall through */
  255. case IB_QPT_RC:
  256. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  257. max(sizeof(struct mlx5_wqe_atomic_seg) +
  258. sizeof(struct mlx5_wqe_raddr_seg),
  259. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  260. sizeof(struct mlx5_mkey_seg));
  261. break;
  262. case IB_QPT_XRC_TGT:
  263. return 0;
  264. case IB_QPT_UC:
  265. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  266. max(sizeof(struct mlx5_wqe_raddr_seg),
  267. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  268. sizeof(struct mlx5_mkey_seg));
  269. break;
  270. case IB_QPT_UD:
  271. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  272. size += sizeof(struct mlx5_wqe_eth_pad) +
  273. sizeof(struct mlx5_wqe_eth_seg);
  274. /* fall through */
  275. case IB_QPT_SMI:
  276. case MLX5_IB_QPT_HW_GSI:
  277. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  278. sizeof(struct mlx5_wqe_datagram_seg);
  279. break;
  280. case MLX5_IB_QPT_REG_UMR:
  281. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  282. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  283. sizeof(struct mlx5_mkey_seg);
  284. break;
  285. default:
  286. return -EINVAL;
  287. }
  288. return size;
  289. }
  290. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  291. {
  292. int inl_size = 0;
  293. int size;
  294. size = sq_overhead(attr);
  295. if (size < 0)
  296. return size;
  297. if (attr->cap.max_inline_data) {
  298. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  299. attr->cap.max_inline_data;
  300. }
  301. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  302. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  303. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  304. return MLX5_SIG_WQE_SIZE;
  305. else
  306. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  307. }
  308. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  309. {
  310. int max_sge;
  311. if (attr->qp_type == IB_QPT_RC)
  312. max_sge = (min_t(int, wqe_size, 512) -
  313. sizeof(struct mlx5_wqe_ctrl_seg) -
  314. sizeof(struct mlx5_wqe_raddr_seg)) /
  315. sizeof(struct mlx5_wqe_data_seg);
  316. else if (attr->qp_type == IB_QPT_XRC_INI)
  317. max_sge = (min_t(int, wqe_size, 512) -
  318. sizeof(struct mlx5_wqe_ctrl_seg) -
  319. sizeof(struct mlx5_wqe_xrc_seg) -
  320. sizeof(struct mlx5_wqe_raddr_seg)) /
  321. sizeof(struct mlx5_wqe_data_seg);
  322. else
  323. max_sge = (wqe_size - sq_overhead(attr)) /
  324. sizeof(struct mlx5_wqe_data_seg);
  325. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  326. sizeof(struct mlx5_wqe_data_seg));
  327. }
  328. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  329. struct mlx5_ib_qp *qp)
  330. {
  331. int wqe_size;
  332. int wq_size;
  333. if (!attr->cap.max_send_wr)
  334. return 0;
  335. wqe_size = calc_send_wqe(attr);
  336. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  337. if (wqe_size < 0)
  338. return wqe_size;
  339. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  340. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  341. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  342. return -EINVAL;
  343. }
  344. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  345. sizeof(struct mlx5_wqe_inline_seg);
  346. attr->cap.max_inline_data = qp->max_inline_data;
  347. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  348. qp->signature_en = true;
  349. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  350. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  351. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  352. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  353. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  354. qp->sq.wqe_cnt,
  355. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  356. return -ENOMEM;
  357. }
  358. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  359. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  360. if (qp->sq.max_gs < attr->cap.max_send_sge)
  361. return -ENOMEM;
  362. attr->cap.max_send_sge = qp->sq.max_gs;
  363. qp->sq.max_post = wq_size / wqe_size;
  364. attr->cap.max_send_wr = qp->sq.max_post;
  365. return wq_size;
  366. }
  367. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  368. struct mlx5_ib_qp *qp,
  369. struct mlx5_ib_create_qp *ucmd,
  370. struct mlx5_ib_qp_base *base,
  371. struct ib_qp_init_attr *attr)
  372. {
  373. int desc_sz = 1 << qp->sq.wqe_shift;
  374. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  375. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  376. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  377. return -EINVAL;
  378. }
  379. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  380. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  381. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  382. return -EINVAL;
  383. }
  384. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  385. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  386. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  387. qp->sq.wqe_cnt,
  388. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  389. return -EINVAL;
  390. }
  391. if (attr->qp_type == IB_QPT_RAW_PACKET) {
  392. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  393. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  394. } else {
  395. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  396. (qp->sq.wqe_cnt << 6);
  397. }
  398. return 0;
  399. }
  400. static int qp_has_rq(struct ib_qp_init_attr *attr)
  401. {
  402. if (attr->qp_type == IB_QPT_XRC_INI ||
  403. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  404. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  405. !attr->cap.max_recv_wr)
  406. return 0;
  407. return 1;
  408. }
  409. static int first_med_uuar(void)
  410. {
  411. return 1;
  412. }
  413. static int next_uuar(int n)
  414. {
  415. n++;
  416. while (((n % 4) & 2))
  417. n++;
  418. return n;
  419. }
  420. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  421. {
  422. int n;
  423. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  424. uuari->num_low_latency_uuars - 1;
  425. return n >= 0 ? n : 0;
  426. }
  427. static int max_uuari(struct mlx5_uuar_info *uuari)
  428. {
  429. return uuari->num_uars * 4;
  430. }
  431. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  432. {
  433. int med;
  434. int i;
  435. int t;
  436. med = num_med_uuar(uuari);
  437. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  438. t++;
  439. if (t == med)
  440. return next_uuar(i);
  441. }
  442. return 0;
  443. }
  444. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  445. {
  446. int i;
  447. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  448. if (!test_bit(i, uuari->bitmap)) {
  449. set_bit(i, uuari->bitmap);
  450. uuari->count[i]++;
  451. return i;
  452. }
  453. }
  454. return -ENOMEM;
  455. }
  456. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  457. {
  458. int minidx = first_med_uuar();
  459. int i;
  460. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  461. if (uuari->count[i] < uuari->count[minidx])
  462. minidx = i;
  463. }
  464. uuari->count[minidx]++;
  465. return minidx;
  466. }
  467. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  468. enum mlx5_ib_latency_class lat)
  469. {
  470. int uuarn = -EINVAL;
  471. mutex_lock(&uuari->lock);
  472. switch (lat) {
  473. case MLX5_IB_LATENCY_CLASS_LOW:
  474. uuarn = 0;
  475. uuari->count[uuarn]++;
  476. break;
  477. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  478. if (uuari->ver < 2)
  479. uuarn = -ENOMEM;
  480. else
  481. uuarn = alloc_med_class_uuar(uuari);
  482. break;
  483. case MLX5_IB_LATENCY_CLASS_HIGH:
  484. if (uuari->ver < 2)
  485. uuarn = -ENOMEM;
  486. else
  487. uuarn = alloc_high_class_uuar(uuari);
  488. break;
  489. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  490. uuarn = 2;
  491. break;
  492. }
  493. mutex_unlock(&uuari->lock);
  494. return uuarn;
  495. }
  496. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  497. {
  498. clear_bit(uuarn, uuari->bitmap);
  499. --uuari->count[uuarn];
  500. }
  501. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  502. {
  503. clear_bit(uuarn, uuari->bitmap);
  504. --uuari->count[uuarn];
  505. }
  506. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  507. {
  508. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  509. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  510. mutex_lock(&uuari->lock);
  511. if (uuarn == 0) {
  512. --uuari->count[uuarn];
  513. goto out;
  514. }
  515. if (uuarn < high_uuar) {
  516. free_med_class_uuar(uuari, uuarn);
  517. goto out;
  518. }
  519. free_high_class_uuar(uuari, uuarn);
  520. out:
  521. mutex_unlock(&uuari->lock);
  522. }
  523. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  524. {
  525. switch (state) {
  526. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  527. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  528. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  529. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  530. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  531. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  532. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  533. default: return -1;
  534. }
  535. }
  536. static int to_mlx5_st(enum ib_qp_type type)
  537. {
  538. switch (type) {
  539. case IB_QPT_RC: return MLX5_QP_ST_RC;
  540. case IB_QPT_UC: return MLX5_QP_ST_UC;
  541. case IB_QPT_UD: return MLX5_QP_ST_UD;
  542. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  543. case IB_QPT_XRC_INI:
  544. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  545. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  546. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  547. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  548. case IB_QPT_RAW_PACKET:
  549. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  550. case IB_QPT_MAX:
  551. default: return -EINVAL;
  552. }
  553. }
  554. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  555. struct mlx5_ib_cq *recv_cq);
  556. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  557. struct mlx5_ib_cq *recv_cq);
  558. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  559. {
  560. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  561. }
  562. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  563. struct ib_pd *pd,
  564. unsigned long addr, size_t size,
  565. struct ib_umem **umem,
  566. int *npages, int *page_shift, int *ncont,
  567. u32 *offset)
  568. {
  569. int err;
  570. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  571. if (IS_ERR(*umem)) {
  572. mlx5_ib_dbg(dev, "umem_get failed\n");
  573. return PTR_ERR(*umem);
  574. }
  575. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  576. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  577. if (err) {
  578. mlx5_ib_warn(dev, "bad offset\n");
  579. goto err_umem;
  580. }
  581. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  582. addr, size, *npages, *page_shift, *ncont, *offset);
  583. return 0;
  584. err_umem:
  585. ib_umem_release(*umem);
  586. *umem = NULL;
  587. return err;
  588. }
  589. static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
  590. {
  591. struct mlx5_ib_ucontext *context;
  592. context = to_mucontext(pd->uobject->context);
  593. mlx5_ib_db_unmap_user(context, &rwq->db);
  594. if (rwq->umem)
  595. ib_umem_release(rwq->umem);
  596. }
  597. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  598. struct mlx5_ib_rwq *rwq,
  599. struct mlx5_ib_create_wq *ucmd)
  600. {
  601. struct mlx5_ib_ucontext *context;
  602. int page_shift = 0;
  603. int npages;
  604. u32 offset = 0;
  605. int ncont = 0;
  606. int err;
  607. if (!ucmd->buf_addr)
  608. return -EINVAL;
  609. context = to_mucontext(pd->uobject->context);
  610. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  611. rwq->buf_size, 0, 0);
  612. if (IS_ERR(rwq->umem)) {
  613. mlx5_ib_dbg(dev, "umem_get failed\n");
  614. err = PTR_ERR(rwq->umem);
  615. return err;
  616. }
  617. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  618. &ncont, NULL);
  619. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  620. &rwq->rq_page_offset);
  621. if (err) {
  622. mlx5_ib_warn(dev, "bad offset\n");
  623. goto err_umem;
  624. }
  625. rwq->rq_num_pas = ncont;
  626. rwq->page_shift = page_shift;
  627. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  628. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  629. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  630. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  631. npages, page_shift, ncont, offset);
  632. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  633. if (err) {
  634. mlx5_ib_dbg(dev, "map failed\n");
  635. goto err_umem;
  636. }
  637. rwq->create_type = MLX5_WQ_USER;
  638. return 0;
  639. err_umem:
  640. ib_umem_release(rwq->umem);
  641. return err;
  642. }
  643. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  644. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  645. struct ib_qp_init_attr *attr,
  646. u32 **in,
  647. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  648. struct mlx5_ib_qp_base *base)
  649. {
  650. struct mlx5_ib_ucontext *context;
  651. struct mlx5_ib_create_qp ucmd;
  652. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  653. int page_shift = 0;
  654. int uar_index;
  655. int npages;
  656. u32 offset = 0;
  657. int uuarn;
  658. int ncont = 0;
  659. __be64 *pas;
  660. void *qpc;
  661. int err;
  662. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  663. if (err) {
  664. mlx5_ib_dbg(dev, "copy failed\n");
  665. return err;
  666. }
  667. context = to_mucontext(pd->uobject->context);
  668. /*
  669. * TBD: should come from the verbs when we have the API
  670. */
  671. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  672. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  673. uuarn = MLX5_CROSS_CHANNEL_UUAR;
  674. else {
  675. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  676. if (uuarn < 0) {
  677. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  678. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  679. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  680. if (uuarn < 0) {
  681. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  682. mlx5_ib_dbg(dev, "reverting to high latency\n");
  683. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  684. if (uuarn < 0) {
  685. mlx5_ib_warn(dev, "uuar allocation failed\n");
  686. return uuarn;
  687. }
  688. }
  689. }
  690. }
  691. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  692. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  693. qp->rq.offset = 0;
  694. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  695. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  696. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  697. if (err)
  698. goto err_uuar;
  699. if (ucmd.buf_addr && ubuffer->buf_size) {
  700. ubuffer->buf_addr = ucmd.buf_addr;
  701. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  702. ubuffer->buf_size,
  703. &ubuffer->umem, &npages, &page_shift,
  704. &ncont, &offset);
  705. if (err)
  706. goto err_uuar;
  707. } else {
  708. ubuffer->umem = NULL;
  709. }
  710. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  711. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  712. *in = mlx5_vzalloc(*inlen);
  713. if (!*in) {
  714. err = -ENOMEM;
  715. goto err_umem;
  716. }
  717. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  718. if (ubuffer->umem)
  719. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  720. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  721. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  722. MLX5_SET(qpc, qpc, page_offset, offset);
  723. MLX5_SET(qpc, qpc, uar_page, uar_index);
  724. resp->uuar_index = uuarn;
  725. qp->uuarn = uuarn;
  726. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  727. if (err) {
  728. mlx5_ib_dbg(dev, "map failed\n");
  729. goto err_free;
  730. }
  731. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  732. if (err) {
  733. mlx5_ib_dbg(dev, "copy failed\n");
  734. goto err_unmap;
  735. }
  736. qp->create_type = MLX5_QP_USER;
  737. return 0;
  738. err_unmap:
  739. mlx5_ib_db_unmap_user(context, &qp->db);
  740. err_free:
  741. kvfree(*in);
  742. err_umem:
  743. if (ubuffer->umem)
  744. ib_umem_release(ubuffer->umem);
  745. err_uuar:
  746. free_uuar(&context->uuari, uuarn);
  747. return err;
  748. }
  749. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
  750. struct mlx5_ib_qp_base *base)
  751. {
  752. struct mlx5_ib_ucontext *context;
  753. context = to_mucontext(pd->uobject->context);
  754. mlx5_ib_db_unmap_user(context, &qp->db);
  755. if (base->ubuffer.umem)
  756. ib_umem_release(base->ubuffer.umem);
  757. free_uuar(&context->uuari, qp->uuarn);
  758. }
  759. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  760. struct ib_qp_init_attr *init_attr,
  761. struct mlx5_ib_qp *qp,
  762. u32 **in, int *inlen,
  763. struct mlx5_ib_qp_base *base)
  764. {
  765. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  766. struct mlx5_uuar_info *uuari;
  767. int uar_index;
  768. void *qpc;
  769. int uuarn;
  770. int err;
  771. uuari = &dev->mdev->priv.uuari;
  772. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  773. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  774. IB_QP_CREATE_IPOIB_UD_LSO |
  775. mlx5_ib_create_qp_sqpn_qp1()))
  776. return -EINVAL;
  777. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  778. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  779. uuarn = alloc_uuar(uuari, lc);
  780. if (uuarn < 0) {
  781. mlx5_ib_dbg(dev, "\n");
  782. return -ENOMEM;
  783. }
  784. qp->bf = &uuari->bfs[uuarn];
  785. uar_index = qp->bf->uar->index;
  786. err = calc_sq_size(dev, init_attr, qp);
  787. if (err < 0) {
  788. mlx5_ib_dbg(dev, "err %d\n", err);
  789. goto err_uuar;
  790. }
  791. qp->rq.offset = 0;
  792. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  793. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  794. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  795. if (err) {
  796. mlx5_ib_dbg(dev, "err %d\n", err);
  797. goto err_uuar;
  798. }
  799. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  800. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  801. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  802. *in = mlx5_vzalloc(*inlen);
  803. if (!*in) {
  804. err = -ENOMEM;
  805. goto err_buf;
  806. }
  807. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  808. MLX5_SET(qpc, qpc, uar_page, uar_index);
  809. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  810. /* Set "fast registration enabled" for all kernel QPs */
  811. MLX5_SET(qpc, qpc, fre, 1);
  812. MLX5_SET(qpc, qpc, rlky, 1);
  813. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  814. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  815. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  816. }
  817. mlx5_fill_page_array(&qp->buf,
  818. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  819. err = mlx5_db_alloc(dev->mdev, &qp->db);
  820. if (err) {
  821. mlx5_ib_dbg(dev, "err %d\n", err);
  822. goto err_free;
  823. }
  824. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  825. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  826. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  827. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  828. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  829. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  830. !qp->sq.w_list || !qp->sq.wqe_head) {
  831. err = -ENOMEM;
  832. goto err_wrid;
  833. }
  834. qp->create_type = MLX5_QP_KERNEL;
  835. return 0;
  836. err_wrid:
  837. mlx5_db_free(dev->mdev, &qp->db);
  838. kfree(qp->sq.wqe_head);
  839. kfree(qp->sq.w_list);
  840. kfree(qp->sq.wrid);
  841. kfree(qp->sq.wr_data);
  842. kfree(qp->rq.wrid);
  843. err_free:
  844. kvfree(*in);
  845. err_buf:
  846. mlx5_buf_free(dev->mdev, &qp->buf);
  847. err_uuar:
  848. free_uuar(&dev->mdev->priv.uuari, uuarn);
  849. return err;
  850. }
  851. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  852. {
  853. mlx5_db_free(dev->mdev, &qp->db);
  854. kfree(qp->sq.wqe_head);
  855. kfree(qp->sq.w_list);
  856. kfree(qp->sq.wrid);
  857. kfree(qp->sq.wr_data);
  858. kfree(qp->rq.wrid);
  859. mlx5_buf_free(dev->mdev, &qp->buf);
  860. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  861. }
  862. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  863. {
  864. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  865. (attr->qp_type == IB_QPT_XRC_INI))
  866. return MLX5_SRQ_RQ;
  867. else if (!qp->has_rq)
  868. return MLX5_ZERO_LEN_RQ;
  869. else
  870. return MLX5_NON_ZERO_RQ;
  871. }
  872. static int is_connected(enum ib_qp_type qp_type)
  873. {
  874. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  875. return 1;
  876. return 0;
  877. }
  878. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  879. struct mlx5_ib_sq *sq, u32 tdn)
  880. {
  881. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  882. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  883. MLX5_SET(tisc, tisc, transport_domain, tdn);
  884. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  885. }
  886. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  887. struct mlx5_ib_sq *sq)
  888. {
  889. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  890. }
  891. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  892. struct mlx5_ib_sq *sq, void *qpin,
  893. struct ib_pd *pd)
  894. {
  895. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  896. __be64 *pas;
  897. void *in;
  898. void *sqc;
  899. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  900. void *wq;
  901. int inlen;
  902. int err;
  903. int page_shift = 0;
  904. int npages;
  905. int ncont = 0;
  906. u32 offset = 0;
  907. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  908. &sq->ubuffer.umem, &npages, &page_shift,
  909. &ncont, &offset);
  910. if (err)
  911. return err;
  912. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  913. in = mlx5_vzalloc(inlen);
  914. if (!in) {
  915. err = -ENOMEM;
  916. goto err_umem;
  917. }
  918. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  919. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  920. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  921. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  922. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  923. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  924. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  925. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  926. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  927. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  928. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  929. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  930. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  931. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  932. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  933. MLX5_SET(wq, wq, page_offset, offset);
  934. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  935. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  936. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  937. kvfree(in);
  938. if (err)
  939. goto err_umem;
  940. return 0;
  941. err_umem:
  942. ib_umem_release(sq->ubuffer.umem);
  943. sq->ubuffer.umem = NULL;
  944. return err;
  945. }
  946. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  947. struct mlx5_ib_sq *sq)
  948. {
  949. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  950. ib_umem_release(sq->ubuffer.umem);
  951. }
  952. static int get_rq_pas_size(void *qpc)
  953. {
  954. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  955. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  956. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  957. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  958. u32 po_quanta = 1 << (log_page_size - 6);
  959. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  960. u32 page_size = 1 << log_page_size;
  961. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  962. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  963. return rq_num_pas * sizeof(u64);
  964. }
  965. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  966. struct mlx5_ib_rq *rq, void *qpin)
  967. {
  968. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  969. __be64 *pas;
  970. __be64 *qp_pas;
  971. void *in;
  972. void *rqc;
  973. void *wq;
  974. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  975. int inlen;
  976. int err;
  977. u32 rq_pas_size = get_rq_pas_size(qpc);
  978. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  979. in = mlx5_vzalloc(inlen);
  980. if (!in)
  981. return -ENOMEM;
  982. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  983. MLX5_SET(rqc, rqc, vsd, 1);
  984. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  985. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  986. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  987. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  988. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  989. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  990. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  991. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  992. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  993. MLX5_SET(wq, wq, end_padding_mode,
  994. MLX5_GET(qpc, qpc, end_padding_mode));
  995. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  996. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  997. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  998. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  999. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1000. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1001. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1002. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1003. memcpy(pas, qp_pas, rq_pas_size);
  1004. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1005. kvfree(in);
  1006. return err;
  1007. }
  1008. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1009. struct mlx5_ib_rq *rq)
  1010. {
  1011. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1012. }
  1013. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1014. struct mlx5_ib_rq *rq, u32 tdn)
  1015. {
  1016. u32 *in;
  1017. void *tirc;
  1018. int inlen;
  1019. int err;
  1020. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1021. in = mlx5_vzalloc(inlen);
  1022. if (!in)
  1023. return -ENOMEM;
  1024. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1025. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1026. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1027. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1028. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1029. kvfree(in);
  1030. return err;
  1031. }
  1032. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1033. struct mlx5_ib_rq *rq)
  1034. {
  1035. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1036. }
  1037. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1038. u32 *in,
  1039. struct ib_pd *pd)
  1040. {
  1041. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1042. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1043. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1044. struct ib_uobject *uobj = pd->uobject;
  1045. struct ib_ucontext *ucontext = uobj->context;
  1046. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1047. int err;
  1048. u32 tdn = mucontext->tdn;
  1049. if (qp->sq.wqe_cnt) {
  1050. err = create_raw_packet_qp_tis(dev, sq, tdn);
  1051. if (err)
  1052. return err;
  1053. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1054. if (err)
  1055. goto err_destroy_tis;
  1056. sq->base.container_mibqp = qp;
  1057. }
  1058. if (qp->rq.wqe_cnt) {
  1059. rq->base.container_mibqp = qp;
  1060. err = create_raw_packet_qp_rq(dev, rq, in);
  1061. if (err)
  1062. goto err_destroy_sq;
  1063. err = create_raw_packet_qp_tir(dev, rq, tdn);
  1064. if (err)
  1065. goto err_destroy_rq;
  1066. }
  1067. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1068. rq->base.mqp.qpn;
  1069. return 0;
  1070. err_destroy_rq:
  1071. destroy_raw_packet_qp_rq(dev, rq);
  1072. err_destroy_sq:
  1073. if (!qp->sq.wqe_cnt)
  1074. return err;
  1075. destroy_raw_packet_qp_sq(dev, sq);
  1076. err_destroy_tis:
  1077. destroy_raw_packet_qp_tis(dev, sq);
  1078. return err;
  1079. }
  1080. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1081. struct mlx5_ib_qp *qp)
  1082. {
  1083. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1084. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1085. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1086. if (qp->rq.wqe_cnt) {
  1087. destroy_raw_packet_qp_tir(dev, rq);
  1088. destroy_raw_packet_qp_rq(dev, rq);
  1089. }
  1090. if (qp->sq.wqe_cnt) {
  1091. destroy_raw_packet_qp_sq(dev, sq);
  1092. destroy_raw_packet_qp_tis(dev, sq);
  1093. }
  1094. }
  1095. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1096. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1097. {
  1098. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1099. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1100. sq->sq = &qp->sq;
  1101. rq->rq = &qp->rq;
  1102. sq->doorbell = &qp->db;
  1103. rq->doorbell = &qp->db;
  1104. }
  1105. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1106. {
  1107. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1108. }
  1109. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1110. struct ib_pd *pd,
  1111. struct ib_qp_init_attr *init_attr,
  1112. struct ib_udata *udata)
  1113. {
  1114. struct ib_uobject *uobj = pd->uobject;
  1115. struct ib_ucontext *ucontext = uobj->context;
  1116. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1117. struct mlx5_ib_create_qp_resp resp = {};
  1118. int inlen;
  1119. int err;
  1120. u32 *in;
  1121. void *tirc;
  1122. void *hfso;
  1123. u32 selected_fields = 0;
  1124. size_t min_resp_len;
  1125. u32 tdn = mucontext->tdn;
  1126. struct mlx5_ib_create_qp_rss ucmd = {};
  1127. size_t required_cmd_sz;
  1128. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1129. return -EOPNOTSUPP;
  1130. if (init_attr->create_flags || init_attr->send_cq)
  1131. return -EINVAL;
  1132. min_resp_len = offsetof(typeof(resp), uuar_index) + sizeof(resp.uuar_index);
  1133. if (udata->outlen < min_resp_len)
  1134. return -EINVAL;
  1135. required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
  1136. if (udata->inlen < required_cmd_sz) {
  1137. mlx5_ib_dbg(dev, "invalid inlen\n");
  1138. return -EINVAL;
  1139. }
  1140. if (udata->inlen > sizeof(ucmd) &&
  1141. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1142. udata->inlen - sizeof(ucmd))) {
  1143. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1144. return -EOPNOTSUPP;
  1145. }
  1146. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1147. mlx5_ib_dbg(dev, "copy failed\n");
  1148. return -EFAULT;
  1149. }
  1150. if (ucmd.comp_mask) {
  1151. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1152. return -EOPNOTSUPP;
  1153. }
  1154. if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
  1155. mlx5_ib_dbg(dev, "invalid reserved\n");
  1156. return -EOPNOTSUPP;
  1157. }
  1158. err = ib_copy_to_udata(udata, &resp, min_resp_len);
  1159. if (err) {
  1160. mlx5_ib_dbg(dev, "copy failed\n");
  1161. return -EINVAL;
  1162. }
  1163. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1164. in = mlx5_vzalloc(inlen);
  1165. if (!in)
  1166. return -ENOMEM;
  1167. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1168. MLX5_SET(tirc, tirc, disp_type,
  1169. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1170. MLX5_SET(tirc, tirc, indirect_table,
  1171. init_attr->rwq_ind_tbl->ind_tbl_num);
  1172. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1173. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1174. switch (ucmd.rx_hash_function) {
  1175. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1176. {
  1177. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1178. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1179. if (len != ucmd.rx_key_len) {
  1180. err = -EINVAL;
  1181. goto err;
  1182. }
  1183. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1184. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1185. memcpy(rss_key, ucmd.rx_hash_key, len);
  1186. break;
  1187. }
  1188. default:
  1189. err = -EOPNOTSUPP;
  1190. goto err;
  1191. }
  1192. if (!ucmd.rx_hash_fields_mask) {
  1193. /* special case when this TIR serves as steering entry without hashing */
  1194. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1195. goto create_tir;
  1196. err = -EINVAL;
  1197. goto err;
  1198. }
  1199. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1200. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1201. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1202. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1203. err = -EINVAL;
  1204. goto err;
  1205. }
  1206. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1207. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1208. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1209. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1210. MLX5_L3_PROT_TYPE_IPV4);
  1211. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1212. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1213. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1214. MLX5_L3_PROT_TYPE_IPV6);
  1215. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1216. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
  1217. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1218. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
  1219. err = -EINVAL;
  1220. goto err;
  1221. }
  1222. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1223. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1224. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1225. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1226. MLX5_L4_PROT_TYPE_TCP);
  1227. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1228. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1229. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1230. MLX5_L4_PROT_TYPE_UDP);
  1231. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1232. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1233. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1234. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1235. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1236. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1237. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1238. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1239. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1240. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1241. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1242. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1243. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1244. create_tir:
  1245. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1246. if (err)
  1247. goto err;
  1248. kvfree(in);
  1249. /* qpn is reserved for that QP */
  1250. qp->trans_qp.base.mqp.qpn = 0;
  1251. qp->flags |= MLX5_IB_QP_RSS;
  1252. return 0;
  1253. err:
  1254. kvfree(in);
  1255. return err;
  1256. }
  1257. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1258. struct ib_qp_init_attr *init_attr,
  1259. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1260. {
  1261. struct mlx5_ib_resources *devr = &dev->devr;
  1262. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1263. struct mlx5_core_dev *mdev = dev->mdev;
  1264. struct mlx5_ib_create_qp_resp resp;
  1265. struct mlx5_ib_cq *send_cq;
  1266. struct mlx5_ib_cq *recv_cq;
  1267. unsigned long flags;
  1268. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1269. struct mlx5_ib_create_qp ucmd;
  1270. struct mlx5_ib_qp_base *base;
  1271. void *qpc;
  1272. u32 *in;
  1273. int err;
  1274. base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
  1275. &qp->raw_packet_qp.rq.base :
  1276. &qp->trans_qp.base;
  1277. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1278. mlx5_ib_odp_create_qp(qp);
  1279. mutex_init(&qp->mutex);
  1280. spin_lock_init(&qp->sq.lock);
  1281. spin_lock_init(&qp->rq.lock);
  1282. if (init_attr->rwq_ind_tbl) {
  1283. if (!udata)
  1284. return -ENOSYS;
  1285. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1286. return err;
  1287. }
  1288. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1289. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1290. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1291. return -EINVAL;
  1292. } else {
  1293. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1294. }
  1295. }
  1296. if (init_attr->create_flags &
  1297. (IB_QP_CREATE_CROSS_CHANNEL |
  1298. IB_QP_CREATE_MANAGED_SEND |
  1299. IB_QP_CREATE_MANAGED_RECV)) {
  1300. if (!MLX5_CAP_GEN(mdev, cd)) {
  1301. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1302. return -EINVAL;
  1303. }
  1304. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1305. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1306. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1307. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1308. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1309. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1310. }
  1311. if (init_attr->qp_type == IB_QPT_UD &&
  1312. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1313. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1314. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1315. return -EOPNOTSUPP;
  1316. }
  1317. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1318. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1319. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1320. return -EOPNOTSUPP;
  1321. }
  1322. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1323. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1324. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1325. return -EOPNOTSUPP;
  1326. }
  1327. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1328. }
  1329. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1330. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1331. if (pd && pd->uobject) {
  1332. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1333. mlx5_ib_dbg(dev, "copy failed\n");
  1334. return -EFAULT;
  1335. }
  1336. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1337. &ucmd, udata->inlen, &uidx);
  1338. if (err)
  1339. return err;
  1340. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1341. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1342. } else {
  1343. qp->wq_sig = !!wq_signature;
  1344. }
  1345. qp->has_rq = qp_has_rq(init_attr);
  1346. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1347. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1348. if (err) {
  1349. mlx5_ib_dbg(dev, "err %d\n", err);
  1350. return err;
  1351. }
  1352. if (pd) {
  1353. if (pd->uobject) {
  1354. __u32 max_wqes =
  1355. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1356. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1357. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1358. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1359. mlx5_ib_dbg(dev, "invalid rq params\n");
  1360. return -EINVAL;
  1361. }
  1362. if (ucmd.sq_wqe_count > max_wqes) {
  1363. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1364. ucmd.sq_wqe_count, max_wqes);
  1365. return -EINVAL;
  1366. }
  1367. if (init_attr->create_flags &
  1368. mlx5_ib_create_qp_sqpn_qp1()) {
  1369. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1370. return -EINVAL;
  1371. }
  1372. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1373. &resp, &inlen, base);
  1374. if (err)
  1375. mlx5_ib_dbg(dev, "err %d\n", err);
  1376. } else {
  1377. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1378. base);
  1379. if (err)
  1380. mlx5_ib_dbg(dev, "err %d\n", err);
  1381. }
  1382. if (err)
  1383. return err;
  1384. } else {
  1385. in = mlx5_vzalloc(inlen);
  1386. if (!in)
  1387. return -ENOMEM;
  1388. qp->create_type = MLX5_QP_EMPTY;
  1389. }
  1390. if (is_sqp(init_attr->qp_type))
  1391. qp->port = init_attr->port_num;
  1392. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1393. MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
  1394. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1395. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1396. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1397. else
  1398. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1399. if (qp->wq_sig)
  1400. MLX5_SET(qpc, qpc, wq_signature, 1);
  1401. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1402. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1403. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1404. MLX5_SET(qpc, qpc, cd_master, 1);
  1405. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1406. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1407. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1408. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1409. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1410. int rcqe_sz;
  1411. int scqe_sz;
  1412. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1413. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1414. if (rcqe_sz == 128)
  1415. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1416. else
  1417. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1418. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1419. if (scqe_sz == 128)
  1420. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1421. else
  1422. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1423. }
  1424. }
  1425. if (qp->rq.wqe_cnt) {
  1426. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1427. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1428. }
  1429. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1430. if (qp->sq.wqe_cnt)
  1431. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1432. else
  1433. MLX5_SET(qpc, qpc, no_sq, 1);
  1434. /* Set default resources */
  1435. switch (init_attr->qp_type) {
  1436. case IB_QPT_XRC_TGT:
  1437. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1438. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1439. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1440. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1441. break;
  1442. case IB_QPT_XRC_INI:
  1443. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1444. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1445. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1446. break;
  1447. default:
  1448. if (init_attr->srq) {
  1449. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1450. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1451. } else {
  1452. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1453. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1454. }
  1455. }
  1456. if (init_attr->send_cq)
  1457. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1458. if (init_attr->recv_cq)
  1459. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1460. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1461. /* 0xffffff means we ask to work with cqe version 0 */
  1462. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1463. MLX5_SET(qpc, qpc, user_index, uidx);
  1464. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1465. if (init_attr->qp_type == IB_QPT_UD &&
  1466. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1467. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1468. qp->flags |= MLX5_IB_QP_LSO;
  1469. }
  1470. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1471. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1472. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1473. err = create_raw_packet_qp(dev, qp, in, pd);
  1474. } else {
  1475. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1476. }
  1477. if (err) {
  1478. mlx5_ib_dbg(dev, "create qp failed\n");
  1479. goto err_create;
  1480. }
  1481. kvfree(in);
  1482. base->container_mibqp = qp;
  1483. base->mqp.event = mlx5_ib_qp_event;
  1484. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1485. &send_cq, &recv_cq);
  1486. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1487. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1488. /* Maintain device to QPs access, needed for further handling via reset
  1489. * flow
  1490. */
  1491. list_add_tail(&qp->qps_list, &dev->qp_list);
  1492. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1493. */
  1494. if (send_cq)
  1495. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1496. if (recv_cq)
  1497. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1498. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1499. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1500. return 0;
  1501. err_create:
  1502. if (qp->create_type == MLX5_QP_USER)
  1503. destroy_qp_user(pd, qp, base);
  1504. else if (qp->create_type == MLX5_QP_KERNEL)
  1505. destroy_qp_kernel(dev, qp);
  1506. kvfree(in);
  1507. return err;
  1508. }
  1509. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1510. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1511. {
  1512. if (send_cq) {
  1513. if (recv_cq) {
  1514. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1515. spin_lock(&send_cq->lock);
  1516. spin_lock_nested(&recv_cq->lock,
  1517. SINGLE_DEPTH_NESTING);
  1518. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1519. spin_lock(&send_cq->lock);
  1520. __acquire(&recv_cq->lock);
  1521. } else {
  1522. spin_lock(&recv_cq->lock);
  1523. spin_lock_nested(&send_cq->lock,
  1524. SINGLE_DEPTH_NESTING);
  1525. }
  1526. } else {
  1527. spin_lock(&send_cq->lock);
  1528. __acquire(&recv_cq->lock);
  1529. }
  1530. } else if (recv_cq) {
  1531. spin_lock(&recv_cq->lock);
  1532. __acquire(&send_cq->lock);
  1533. } else {
  1534. __acquire(&send_cq->lock);
  1535. __acquire(&recv_cq->lock);
  1536. }
  1537. }
  1538. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1539. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1540. {
  1541. if (send_cq) {
  1542. if (recv_cq) {
  1543. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1544. spin_unlock(&recv_cq->lock);
  1545. spin_unlock(&send_cq->lock);
  1546. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1547. __release(&recv_cq->lock);
  1548. spin_unlock(&send_cq->lock);
  1549. } else {
  1550. spin_unlock(&send_cq->lock);
  1551. spin_unlock(&recv_cq->lock);
  1552. }
  1553. } else {
  1554. __release(&recv_cq->lock);
  1555. spin_unlock(&send_cq->lock);
  1556. }
  1557. } else if (recv_cq) {
  1558. __release(&send_cq->lock);
  1559. spin_unlock(&recv_cq->lock);
  1560. } else {
  1561. __release(&recv_cq->lock);
  1562. __release(&send_cq->lock);
  1563. }
  1564. }
  1565. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1566. {
  1567. return to_mpd(qp->ibqp.pd);
  1568. }
  1569. static void get_cqs(enum ib_qp_type qp_type,
  1570. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1571. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1572. {
  1573. switch (qp_type) {
  1574. case IB_QPT_XRC_TGT:
  1575. *send_cq = NULL;
  1576. *recv_cq = NULL;
  1577. break;
  1578. case MLX5_IB_QPT_REG_UMR:
  1579. case IB_QPT_XRC_INI:
  1580. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1581. *recv_cq = NULL;
  1582. break;
  1583. case IB_QPT_SMI:
  1584. case MLX5_IB_QPT_HW_GSI:
  1585. case IB_QPT_RC:
  1586. case IB_QPT_UC:
  1587. case IB_QPT_UD:
  1588. case IB_QPT_RAW_IPV6:
  1589. case IB_QPT_RAW_ETHERTYPE:
  1590. case IB_QPT_RAW_PACKET:
  1591. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1592. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1593. break;
  1594. case IB_QPT_MAX:
  1595. default:
  1596. *send_cq = NULL;
  1597. *recv_cq = NULL;
  1598. break;
  1599. }
  1600. }
  1601. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1602. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1603. u8 lag_tx_affinity);
  1604. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1605. {
  1606. struct mlx5_ib_cq *send_cq, *recv_cq;
  1607. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1608. unsigned long flags;
  1609. int err;
  1610. if (qp->ibqp.rwq_ind_tbl) {
  1611. destroy_rss_raw_qp_tir(dev, qp);
  1612. return;
  1613. }
  1614. base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
  1615. &qp->raw_packet_qp.rq.base :
  1616. &qp->trans_qp.base;
  1617. if (qp->state != IB_QPS_RESET) {
  1618. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
  1619. mlx5_ib_qp_disable_pagefaults(qp);
  1620. err = mlx5_core_qp_modify(dev->mdev,
  1621. MLX5_CMD_OP_2RST_QP, 0,
  1622. NULL, &base->mqp);
  1623. } else {
  1624. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1625. .operation = MLX5_CMD_OP_2RST_QP
  1626. };
  1627. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1628. }
  1629. if (err)
  1630. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1631. base->mqp.qpn);
  1632. }
  1633. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1634. &send_cq, &recv_cq);
  1635. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1636. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1637. /* del from lists under both locks above to protect reset flow paths */
  1638. list_del(&qp->qps_list);
  1639. if (send_cq)
  1640. list_del(&qp->cq_send_list);
  1641. if (recv_cq)
  1642. list_del(&qp->cq_recv_list);
  1643. if (qp->create_type == MLX5_QP_KERNEL) {
  1644. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1645. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1646. if (send_cq != recv_cq)
  1647. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1648. NULL);
  1649. }
  1650. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1651. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1652. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  1653. destroy_raw_packet_qp(dev, qp);
  1654. } else {
  1655. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1656. if (err)
  1657. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1658. base->mqp.qpn);
  1659. }
  1660. if (qp->create_type == MLX5_QP_KERNEL)
  1661. destroy_qp_kernel(dev, qp);
  1662. else if (qp->create_type == MLX5_QP_USER)
  1663. destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
  1664. }
  1665. static const char *ib_qp_type_str(enum ib_qp_type type)
  1666. {
  1667. switch (type) {
  1668. case IB_QPT_SMI:
  1669. return "IB_QPT_SMI";
  1670. case IB_QPT_GSI:
  1671. return "IB_QPT_GSI";
  1672. case IB_QPT_RC:
  1673. return "IB_QPT_RC";
  1674. case IB_QPT_UC:
  1675. return "IB_QPT_UC";
  1676. case IB_QPT_UD:
  1677. return "IB_QPT_UD";
  1678. case IB_QPT_RAW_IPV6:
  1679. return "IB_QPT_RAW_IPV6";
  1680. case IB_QPT_RAW_ETHERTYPE:
  1681. return "IB_QPT_RAW_ETHERTYPE";
  1682. case IB_QPT_XRC_INI:
  1683. return "IB_QPT_XRC_INI";
  1684. case IB_QPT_XRC_TGT:
  1685. return "IB_QPT_XRC_TGT";
  1686. case IB_QPT_RAW_PACKET:
  1687. return "IB_QPT_RAW_PACKET";
  1688. case MLX5_IB_QPT_REG_UMR:
  1689. return "MLX5_IB_QPT_REG_UMR";
  1690. case IB_QPT_MAX:
  1691. default:
  1692. return "Invalid QP type";
  1693. }
  1694. }
  1695. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1696. struct ib_qp_init_attr *init_attr,
  1697. struct ib_udata *udata)
  1698. {
  1699. struct mlx5_ib_dev *dev;
  1700. struct mlx5_ib_qp *qp;
  1701. u16 xrcdn = 0;
  1702. int err;
  1703. if (pd) {
  1704. dev = to_mdev(pd->device);
  1705. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1706. if (!pd->uobject) {
  1707. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1708. return ERR_PTR(-EINVAL);
  1709. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1710. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1711. return ERR_PTR(-EINVAL);
  1712. }
  1713. }
  1714. } else {
  1715. /* being cautious here */
  1716. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1717. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1718. pr_warn("%s: no PD for transport %s\n", __func__,
  1719. ib_qp_type_str(init_attr->qp_type));
  1720. return ERR_PTR(-EINVAL);
  1721. }
  1722. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1723. }
  1724. switch (init_attr->qp_type) {
  1725. case IB_QPT_XRC_TGT:
  1726. case IB_QPT_XRC_INI:
  1727. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1728. mlx5_ib_dbg(dev, "XRC not supported\n");
  1729. return ERR_PTR(-ENOSYS);
  1730. }
  1731. init_attr->recv_cq = NULL;
  1732. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1733. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1734. init_attr->send_cq = NULL;
  1735. }
  1736. /* fall through */
  1737. case IB_QPT_RAW_PACKET:
  1738. case IB_QPT_RC:
  1739. case IB_QPT_UC:
  1740. case IB_QPT_UD:
  1741. case IB_QPT_SMI:
  1742. case MLX5_IB_QPT_HW_GSI:
  1743. case MLX5_IB_QPT_REG_UMR:
  1744. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1745. if (!qp)
  1746. return ERR_PTR(-ENOMEM);
  1747. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1748. if (err) {
  1749. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1750. kfree(qp);
  1751. return ERR_PTR(err);
  1752. }
  1753. if (is_qp0(init_attr->qp_type))
  1754. qp->ibqp.qp_num = 0;
  1755. else if (is_qp1(init_attr->qp_type))
  1756. qp->ibqp.qp_num = 1;
  1757. else
  1758. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1759. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1760. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1761. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  1762. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  1763. qp->trans_qp.xrcdn = xrcdn;
  1764. break;
  1765. case IB_QPT_GSI:
  1766. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1767. case IB_QPT_RAW_IPV6:
  1768. case IB_QPT_RAW_ETHERTYPE:
  1769. case IB_QPT_MAX:
  1770. default:
  1771. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1772. init_attr->qp_type);
  1773. /* Don't support raw QPs */
  1774. return ERR_PTR(-EINVAL);
  1775. }
  1776. return &qp->ibqp;
  1777. }
  1778. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1779. {
  1780. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1781. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1782. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1783. return mlx5_ib_gsi_destroy_qp(qp);
  1784. destroy_qp_common(dev, mqp);
  1785. kfree(mqp);
  1786. return 0;
  1787. }
  1788. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1789. int attr_mask)
  1790. {
  1791. u32 hw_access_flags = 0;
  1792. u8 dest_rd_atomic;
  1793. u32 access_flags;
  1794. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1795. dest_rd_atomic = attr->max_dest_rd_atomic;
  1796. else
  1797. dest_rd_atomic = qp->trans_qp.resp_depth;
  1798. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1799. access_flags = attr->qp_access_flags;
  1800. else
  1801. access_flags = qp->trans_qp.atomic_rd_en;
  1802. if (!dest_rd_atomic)
  1803. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1804. if (access_flags & IB_ACCESS_REMOTE_READ)
  1805. hw_access_flags |= MLX5_QP_BIT_RRE;
  1806. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1807. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1808. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1809. hw_access_flags |= MLX5_QP_BIT_RWE;
  1810. return cpu_to_be32(hw_access_flags);
  1811. }
  1812. enum {
  1813. MLX5_PATH_FLAG_FL = 1 << 0,
  1814. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1815. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1816. };
  1817. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1818. {
  1819. if (rate == IB_RATE_PORT_CURRENT) {
  1820. return 0;
  1821. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1822. return -EINVAL;
  1823. } else {
  1824. while (rate != IB_RATE_2_5_GBPS &&
  1825. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1826. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1827. --rate;
  1828. }
  1829. return rate + MLX5_STAT_RATE_OFFSET;
  1830. }
  1831. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1832. struct mlx5_ib_sq *sq, u8 sl)
  1833. {
  1834. void *in;
  1835. void *tisc;
  1836. int inlen;
  1837. int err;
  1838. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1839. in = mlx5_vzalloc(inlen);
  1840. if (!in)
  1841. return -ENOMEM;
  1842. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1843. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1844. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1845. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1846. kvfree(in);
  1847. return err;
  1848. }
  1849. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  1850. struct mlx5_ib_sq *sq, u8 tx_affinity)
  1851. {
  1852. void *in;
  1853. void *tisc;
  1854. int inlen;
  1855. int err;
  1856. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1857. in = mlx5_vzalloc(inlen);
  1858. if (!in)
  1859. return -ENOMEM;
  1860. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  1861. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1862. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  1863. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1864. kvfree(in);
  1865. return err;
  1866. }
  1867. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1868. const struct ib_ah_attr *ah,
  1869. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1870. u32 path_flags, const struct ib_qp_attr *attr,
  1871. bool alt)
  1872. {
  1873. enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
  1874. int err;
  1875. if (attr_mask & IB_QP_PKEY_INDEX)
  1876. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  1877. attr->pkey_index);
  1878. if (ah->ah_flags & IB_AH_GRH) {
  1879. if (ah->grh.sgid_index >=
  1880. dev->mdev->port_caps[port - 1].gid_table_len) {
  1881. pr_err("sgid_index (%u) too large. max is %d\n",
  1882. ah->grh.sgid_index,
  1883. dev->mdev->port_caps[port - 1].gid_table_len);
  1884. return -EINVAL;
  1885. }
  1886. }
  1887. if (ll == IB_LINK_LAYER_ETHERNET) {
  1888. if (!(ah->ah_flags & IB_AH_GRH))
  1889. return -EINVAL;
  1890. memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
  1891. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1892. ah->grh.sgid_index);
  1893. path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
  1894. } else {
  1895. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1896. path->fl_free_ar |=
  1897. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  1898. path->rlid = cpu_to_be16(ah->dlid);
  1899. path->grh_mlid = ah->src_path_bits & 0x7f;
  1900. if (ah->ah_flags & IB_AH_GRH)
  1901. path->grh_mlid |= 1 << 7;
  1902. path->dci_cfi_prio_sl = ah->sl & 0xf;
  1903. }
  1904. if (ah->ah_flags & IB_AH_GRH) {
  1905. path->mgid_index = ah->grh.sgid_index;
  1906. path->hop_limit = ah->grh.hop_limit;
  1907. path->tclass_flowlabel =
  1908. cpu_to_be32((ah->grh.traffic_class << 20) |
  1909. (ah->grh.flow_label));
  1910. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1911. }
  1912. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1913. if (err < 0)
  1914. return err;
  1915. path->static_rate = err;
  1916. path->port = port;
  1917. if (attr_mask & IB_QP_TIMEOUT)
  1918. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  1919. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1920. return modify_raw_packet_eth_prio(dev->mdev,
  1921. &qp->raw_packet_qp.sq,
  1922. ah->sl & 0xf);
  1923. return 0;
  1924. }
  1925. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1926. [MLX5_QP_STATE_INIT] = {
  1927. [MLX5_QP_STATE_INIT] = {
  1928. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1929. MLX5_QP_OPTPAR_RAE |
  1930. MLX5_QP_OPTPAR_RWE |
  1931. MLX5_QP_OPTPAR_PKEY_INDEX |
  1932. MLX5_QP_OPTPAR_PRI_PORT,
  1933. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1934. MLX5_QP_OPTPAR_PKEY_INDEX |
  1935. MLX5_QP_OPTPAR_PRI_PORT,
  1936. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1937. MLX5_QP_OPTPAR_Q_KEY |
  1938. MLX5_QP_OPTPAR_PRI_PORT,
  1939. },
  1940. [MLX5_QP_STATE_RTR] = {
  1941. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1942. MLX5_QP_OPTPAR_RRE |
  1943. MLX5_QP_OPTPAR_RAE |
  1944. MLX5_QP_OPTPAR_RWE |
  1945. MLX5_QP_OPTPAR_PKEY_INDEX,
  1946. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1947. MLX5_QP_OPTPAR_RWE |
  1948. MLX5_QP_OPTPAR_PKEY_INDEX,
  1949. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1950. MLX5_QP_OPTPAR_Q_KEY,
  1951. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1952. MLX5_QP_OPTPAR_Q_KEY,
  1953. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1954. MLX5_QP_OPTPAR_RRE |
  1955. MLX5_QP_OPTPAR_RAE |
  1956. MLX5_QP_OPTPAR_RWE |
  1957. MLX5_QP_OPTPAR_PKEY_INDEX,
  1958. },
  1959. },
  1960. [MLX5_QP_STATE_RTR] = {
  1961. [MLX5_QP_STATE_RTS] = {
  1962. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1963. MLX5_QP_OPTPAR_RRE |
  1964. MLX5_QP_OPTPAR_RAE |
  1965. MLX5_QP_OPTPAR_RWE |
  1966. MLX5_QP_OPTPAR_PM_STATE |
  1967. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1968. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1969. MLX5_QP_OPTPAR_RWE |
  1970. MLX5_QP_OPTPAR_PM_STATE,
  1971. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1972. },
  1973. },
  1974. [MLX5_QP_STATE_RTS] = {
  1975. [MLX5_QP_STATE_RTS] = {
  1976. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1977. MLX5_QP_OPTPAR_RAE |
  1978. MLX5_QP_OPTPAR_RWE |
  1979. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1980. MLX5_QP_OPTPAR_PM_STATE |
  1981. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1982. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1983. MLX5_QP_OPTPAR_PM_STATE |
  1984. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1985. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1986. MLX5_QP_OPTPAR_SRQN |
  1987. MLX5_QP_OPTPAR_CQN_RCV,
  1988. },
  1989. },
  1990. [MLX5_QP_STATE_SQER] = {
  1991. [MLX5_QP_STATE_RTS] = {
  1992. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1993. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1994. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1995. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1996. MLX5_QP_OPTPAR_RWE |
  1997. MLX5_QP_OPTPAR_RAE |
  1998. MLX5_QP_OPTPAR_RRE,
  1999. },
  2000. },
  2001. };
  2002. static int ib_nr_to_mlx5_nr(int ib_mask)
  2003. {
  2004. switch (ib_mask) {
  2005. case IB_QP_STATE:
  2006. return 0;
  2007. case IB_QP_CUR_STATE:
  2008. return 0;
  2009. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2010. return 0;
  2011. case IB_QP_ACCESS_FLAGS:
  2012. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2013. MLX5_QP_OPTPAR_RAE;
  2014. case IB_QP_PKEY_INDEX:
  2015. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2016. case IB_QP_PORT:
  2017. return MLX5_QP_OPTPAR_PRI_PORT;
  2018. case IB_QP_QKEY:
  2019. return MLX5_QP_OPTPAR_Q_KEY;
  2020. case IB_QP_AV:
  2021. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2022. MLX5_QP_OPTPAR_PRI_PORT;
  2023. case IB_QP_PATH_MTU:
  2024. return 0;
  2025. case IB_QP_TIMEOUT:
  2026. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2027. case IB_QP_RETRY_CNT:
  2028. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2029. case IB_QP_RNR_RETRY:
  2030. return MLX5_QP_OPTPAR_RNR_RETRY;
  2031. case IB_QP_RQ_PSN:
  2032. return 0;
  2033. case IB_QP_MAX_QP_RD_ATOMIC:
  2034. return MLX5_QP_OPTPAR_SRA_MAX;
  2035. case IB_QP_ALT_PATH:
  2036. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2037. case IB_QP_MIN_RNR_TIMER:
  2038. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2039. case IB_QP_SQ_PSN:
  2040. return 0;
  2041. case IB_QP_MAX_DEST_RD_ATOMIC:
  2042. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2043. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2044. case IB_QP_PATH_MIG_STATE:
  2045. return MLX5_QP_OPTPAR_PM_STATE;
  2046. case IB_QP_CAP:
  2047. return 0;
  2048. case IB_QP_DEST_QPN:
  2049. return 0;
  2050. }
  2051. return 0;
  2052. }
  2053. static int ib_mask_to_mlx5_opt(int ib_mask)
  2054. {
  2055. int result = 0;
  2056. int i;
  2057. for (i = 0; i < 8 * sizeof(int); i++) {
  2058. if ((1 << i) & ib_mask)
  2059. result |= ib_nr_to_mlx5_nr(1 << i);
  2060. }
  2061. return result;
  2062. }
  2063. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2064. struct mlx5_ib_rq *rq, int new_state,
  2065. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2066. {
  2067. void *in;
  2068. void *rqc;
  2069. int inlen;
  2070. int err;
  2071. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2072. in = mlx5_vzalloc(inlen);
  2073. if (!in)
  2074. return -ENOMEM;
  2075. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2076. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2077. MLX5_SET(rqc, rqc, state, new_state);
  2078. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2079. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2080. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2081. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID);
  2082. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2083. } else
  2084. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2085. dev->ib_dev.name);
  2086. }
  2087. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2088. if (err)
  2089. goto out;
  2090. rq->state = new_state;
  2091. out:
  2092. kvfree(in);
  2093. return err;
  2094. }
  2095. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2096. struct mlx5_ib_sq *sq,
  2097. int new_state,
  2098. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2099. {
  2100. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2101. u32 old_rate = ibqp->rate_limit;
  2102. u32 new_rate = old_rate;
  2103. u16 rl_index = 0;
  2104. void *in;
  2105. void *sqc;
  2106. int inlen;
  2107. int err;
  2108. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2109. in = mlx5_vzalloc(inlen);
  2110. if (!in)
  2111. return -ENOMEM;
  2112. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2113. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2114. MLX5_SET(sqc, sqc, state, new_state);
  2115. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2116. if (new_state != MLX5_SQC_STATE_RDY)
  2117. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2118. __func__);
  2119. else
  2120. new_rate = raw_qp_param->rate_limit;
  2121. }
  2122. if (old_rate != new_rate) {
  2123. if (new_rate) {
  2124. err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
  2125. if (err) {
  2126. pr_err("Failed configuring rate %u: %d\n",
  2127. new_rate, err);
  2128. goto out;
  2129. }
  2130. }
  2131. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2132. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2133. }
  2134. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2135. if (err) {
  2136. /* Remove new rate from table if failed */
  2137. if (new_rate &&
  2138. old_rate != new_rate)
  2139. mlx5_rl_remove_rate(dev, new_rate);
  2140. goto out;
  2141. }
  2142. /* Only remove the old rate after new rate was set */
  2143. if ((old_rate &&
  2144. (old_rate != new_rate)) ||
  2145. (new_state != MLX5_SQC_STATE_RDY))
  2146. mlx5_rl_remove_rate(dev, old_rate);
  2147. ibqp->rate_limit = new_rate;
  2148. sq->state = new_state;
  2149. out:
  2150. kvfree(in);
  2151. return err;
  2152. }
  2153. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2154. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2155. u8 tx_affinity)
  2156. {
  2157. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2158. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2159. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2160. int modify_rq = !!qp->rq.wqe_cnt;
  2161. int modify_sq = !!qp->sq.wqe_cnt;
  2162. int rq_state;
  2163. int sq_state;
  2164. int err;
  2165. switch (raw_qp_param->operation) {
  2166. case MLX5_CMD_OP_RST2INIT_QP:
  2167. rq_state = MLX5_RQC_STATE_RDY;
  2168. sq_state = MLX5_SQC_STATE_RDY;
  2169. break;
  2170. case MLX5_CMD_OP_2ERR_QP:
  2171. rq_state = MLX5_RQC_STATE_ERR;
  2172. sq_state = MLX5_SQC_STATE_ERR;
  2173. break;
  2174. case MLX5_CMD_OP_2RST_QP:
  2175. rq_state = MLX5_RQC_STATE_RST;
  2176. sq_state = MLX5_SQC_STATE_RST;
  2177. break;
  2178. case MLX5_CMD_OP_RTR2RTS_QP:
  2179. case MLX5_CMD_OP_RTS2RTS_QP:
  2180. if (raw_qp_param->set_mask ==
  2181. MLX5_RAW_QP_RATE_LIMIT) {
  2182. modify_rq = 0;
  2183. sq_state = sq->state;
  2184. } else {
  2185. return raw_qp_param->set_mask ? -EINVAL : 0;
  2186. }
  2187. break;
  2188. case MLX5_CMD_OP_INIT2INIT_QP:
  2189. case MLX5_CMD_OP_INIT2RTR_QP:
  2190. if (raw_qp_param->set_mask)
  2191. return -EINVAL;
  2192. else
  2193. return 0;
  2194. default:
  2195. WARN_ON(1);
  2196. return -EINVAL;
  2197. }
  2198. if (modify_rq) {
  2199. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2200. if (err)
  2201. return err;
  2202. }
  2203. if (modify_sq) {
  2204. if (tx_affinity) {
  2205. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2206. tx_affinity);
  2207. if (err)
  2208. return err;
  2209. }
  2210. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
  2211. }
  2212. return 0;
  2213. }
  2214. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2215. const struct ib_qp_attr *attr, int attr_mask,
  2216. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  2217. {
  2218. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2219. [MLX5_QP_STATE_RST] = {
  2220. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2221. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2222. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2223. },
  2224. [MLX5_QP_STATE_INIT] = {
  2225. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2226. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2227. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2228. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2229. },
  2230. [MLX5_QP_STATE_RTR] = {
  2231. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2232. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2233. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2234. },
  2235. [MLX5_QP_STATE_RTS] = {
  2236. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2237. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2238. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2239. },
  2240. [MLX5_QP_STATE_SQD] = {
  2241. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2242. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2243. },
  2244. [MLX5_QP_STATE_SQER] = {
  2245. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2246. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2247. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2248. },
  2249. [MLX5_QP_STATE_ERR] = {
  2250. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2251. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2252. }
  2253. };
  2254. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2255. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2256. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2257. struct mlx5_ib_cq *send_cq, *recv_cq;
  2258. struct mlx5_qp_context *context;
  2259. struct mlx5_ib_pd *pd;
  2260. struct mlx5_ib_port *mibport = NULL;
  2261. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2262. enum mlx5_qp_optpar optpar;
  2263. int mlx5_st;
  2264. int err;
  2265. u16 op;
  2266. u8 tx_affinity = 0;
  2267. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2268. if (!context)
  2269. return -ENOMEM;
  2270. err = to_mlx5_st(ibqp->qp_type);
  2271. if (err < 0) {
  2272. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  2273. goto out;
  2274. }
  2275. context->flags = cpu_to_be32(err << 16);
  2276. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2277. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2278. } else {
  2279. switch (attr->path_mig_state) {
  2280. case IB_MIG_MIGRATED:
  2281. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2282. break;
  2283. case IB_MIG_REARM:
  2284. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2285. break;
  2286. case IB_MIG_ARMED:
  2287. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2288. break;
  2289. }
  2290. }
  2291. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2292. if ((ibqp->qp_type == IB_QPT_RC) ||
  2293. (ibqp->qp_type == IB_QPT_UD &&
  2294. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2295. (ibqp->qp_type == IB_QPT_UC) ||
  2296. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2297. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2298. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2299. if (mlx5_lag_is_active(dev->mdev)) {
  2300. tx_affinity = (unsigned int)atomic_add_return(1,
  2301. &dev->roce.next_port) %
  2302. MLX5_MAX_PORTS + 1;
  2303. context->flags |= cpu_to_be32(tx_affinity << 24);
  2304. }
  2305. }
  2306. }
  2307. if (is_sqp(ibqp->qp_type)) {
  2308. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2309. } else if (ibqp->qp_type == IB_QPT_UD ||
  2310. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2311. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2312. } else if (attr_mask & IB_QP_PATH_MTU) {
  2313. if (attr->path_mtu < IB_MTU_256 ||
  2314. attr->path_mtu > IB_MTU_4096) {
  2315. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2316. err = -EINVAL;
  2317. goto out;
  2318. }
  2319. context->mtu_msgmax = (attr->path_mtu << 5) |
  2320. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2321. }
  2322. if (attr_mask & IB_QP_DEST_QPN)
  2323. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2324. if (attr_mask & IB_QP_PKEY_INDEX)
  2325. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2326. /* todo implement counter_index functionality */
  2327. if (is_sqp(ibqp->qp_type))
  2328. context->pri_path.port = qp->port;
  2329. if (attr_mask & IB_QP_PORT)
  2330. context->pri_path.port = attr->port_num;
  2331. if (attr_mask & IB_QP_AV) {
  2332. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2333. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2334. attr_mask, 0, attr, false);
  2335. if (err)
  2336. goto out;
  2337. }
  2338. if (attr_mask & IB_QP_TIMEOUT)
  2339. context->pri_path.ackto_lt |= attr->timeout << 3;
  2340. if (attr_mask & IB_QP_ALT_PATH) {
  2341. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2342. &context->alt_path,
  2343. attr->alt_port_num,
  2344. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2345. 0, attr, true);
  2346. if (err)
  2347. goto out;
  2348. }
  2349. pd = get_pd(qp);
  2350. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2351. &send_cq, &recv_cq);
  2352. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2353. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2354. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2355. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2356. if (attr_mask & IB_QP_RNR_RETRY)
  2357. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2358. if (attr_mask & IB_QP_RETRY_CNT)
  2359. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2360. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2361. if (attr->max_rd_atomic)
  2362. context->params1 |=
  2363. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2364. }
  2365. if (attr_mask & IB_QP_SQ_PSN)
  2366. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2367. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2368. if (attr->max_dest_rd_atomic)
  2369. context->params2 |=
  2370. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2371. }
  2372. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2373. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2374. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2375. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2376. if (attr_mask & IB_QP_RQ_PSN)
  2377. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2378. if (attr_mask & IB_QP_QKEY)
  2379. context->qkey = cpu_to_be32(attr->qkey);
  2380. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2381. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2382. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2383. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2384. qp->port) - 1;
  2385. mibport = &dev->port[port_num];
  2386. context->qp_counter_set_usr_page |=
  2387. cpu_to_be32((u32)(mibport->q_cnt_id) << 24);
  2388. }
  2389. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2390. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2391. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2392. context->deth_sqpn = cpu_to_be32(1);
  2393. mlx5_cur = to_mlx5_state(cur_state);
  2394. mlx5_new = to_mlx5_state(new_state);
  2395. mlx5_st = to_mlx5_st(ibqp->qp_type);
  2396. if (mlx5_st < 0)
  2397. goto out;
  2398. /* If moving to a reset or error state, we must disable page faults on
  2399. * this QP and flush all current page faults. Otherwise a stale page
  2400. * fault may attempt to work on this QP after it is reset and moved
  2401. * again to RTS, and may cause the driver and the device to get out of
  2402. * sync. */
  2403. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  2404. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR) &&
  2405. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2406. mlx5_ib_qp_disable_pagefaults(qp);
  2407. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2408. !optab[mlx5_cur][mlx5_new])
  2409. goto out;
  2410. op = optab[mlx5_cur][mlx5_new];
  2411. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2412. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2413. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  2414. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2415. raw_qp_param.operation = op;
  2416. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2417. raw_qp_param.rq_q_ctr_id = mibport->q_cnt_id;
  2418. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2419. }
  2420. if (attr_mask & IB_QP_RATE_LIMIT) {
  2421. raw_qp_param.rate_limit = attr->rate_limit;
  2422. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2423. }
  2424. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2425. } else {
  2426. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2427. &base->mqp);
  2428. }
  2429. if (err)
  2430. goto out;
  2431. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT &&
  2432. (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
  2433. mlx5_ib_qp_enable_pagefaults(qp);
  2434. qp->state = new_state;
  2435. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2436. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2437. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2438. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2439. if (attr_mask & IB_QP_PORT)
  2440. qp->port = attr->port_num;
  2441. if (attr_mask & IB_QP_ALT_PATH)
  2442. qp->trans_qp.alt_port = attr->alt_port_num;
  2443. /*
  2444. * If we moved a kernel QP to RESET, clean up all old CQ
  2445. * entries and reinitialize the QP.
  2446. */
  2447. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2448. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2449. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2450. if (send_cq != recv_cq)
  2451. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2452. qp->rq.head = 0;
  2453. qp->rq.tail = 0;
  2454. qp->sq.head = 0;
  2455. qp->sq.tail = 0;
  2456. qp->sq.cur_post = 0;
  2457. qp->sq.last_poll = 0;
  2458. qp->db.db[MLX5_RCV_DBR] = 0;
  2459. qp->db.db[MLX5_SND_DBR] = 0;
  2460. }
  2461. out:
  2462. kfree(context);
  2463. return err;
  2464. }
  2465. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2466. int attr_mask, struct ib_udata *udata)
  2467. {
  2468. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2469. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2470. enum ib_qp_type qp_type;
  2471. enum ib_qp_state cur_state, new_state;
  2472. int err = -EINVAL;
  2473. int port;
  2474. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2475. if (ibqp->rwq_ind_tbl)
  2476. return -ENOSYS;
  2477. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2478. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2479. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2480. IB_QPT_GSI : ibqp->qp_type;
  2481. mutex_lock(&qp->mutex);
  2482. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2483. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2484. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2485. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2486. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2487. }
  2488. if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2489. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2490. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2491. cur_state, new_state, ibqp->qp_type, attr_mask);
  2492. goto out;
  2493. }
  2494. if ((attr_mask & IB_QP_PORT) &&
  2495. (attr->port_num == 0 ||
  2496. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2497. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2498. attr->port_num, dev->num_ports);
  2499. goto out;
  2500. }
  2501. if (attr_mask & IB_QP_PKEY_INDEX) {
  2502. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2503. if (attr->pkey_index >=
  2504. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2505. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2506. attr->pkey_index);
  2507. goto out;
  2508. }
  2509. }
  2510. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2511. attr->max_rd_atomic >
  2512. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2513. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2514. attr->max_rd_atomic);
  2515. goto out;
  2516. }
  2517. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2518. attr->max_dest_rd_atomic >
  2519. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2520. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2521. attr->max_dest_rd_atomic);
  2522. goto out;
  2523. }
  2524. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2525. err = 0;
  2526. goto out;
  2527. }
  2528. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2529. out:
  2530. mutex_unlock(&qp->mutex);
  2531. return err;
  2532. }
  2533. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2534. {
  2535. struct mlx5_ib_cq *cq;
  2536. unsigned cur;
  2537. cur = wq->head - wq->tail;
  2538. if (likely(cur + nreq < wq->max_post))
  2539. return 0;
  2540. cq = to_mcq(ib_cq);
  2541. spin_lock(&cq->lock);
  2542. cur = wq->head - wq->tail;
  2543. spin_unlock(&cq->lock);
  2544. return cur + nreq >= wq->max_post;
  2545. }
  2546. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2547. u64 remote_addr, u32 rkey)
  2548. {
  2549. rseg->raddr = cpu_to_be64(remote_addr);
  2550. rseg->rkey = cpu_to_be32(rkey);
  2551. rseg->reserved = 0;
  2552. }
  2553. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2554. struct ib_send_wr *wr, void *qend,
  2555. struct mlx5_ib_qp *qp, int *size)
  2556. {
  2557. void *seg = eseg;
  2558. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2559. if (wr->send_flags & IB_SEND_IP_CSUM)
  2560. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2561. MLX5_ETH_WQE_L4_CSUM;
  2562. seg += sizeof(struct mlx5_wqe_eth_seg);
  2563. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2564. if (wr->opcode == IB_WR_LSO) {
  2565. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2566. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr_start);
  2567. u64 left, leftlen, copysz;
  2568. void *pdata = ud_wr->header;
  2569. left = ud_wr->hlen;
  2570. eseg->mss = cpu_to_be16(ud_wr->mss);
  2571. eseg->inline_hdr_sz = cpu_to_be16(left);
  2572. /*
  2573. * check if there is space till the end of queue, if yes,
  2574. * copy all in one shot, otherwise copy till the end of queue,
  2575. * rollback and than the copy the left
  2576. */
  2577. leftlen = qend - (void *)eseg->inline_hdr_start;
  2578. copysz = min_t(u64, leftlen, left);
  2579. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2580. if (likely(copysz > size_of_inl_hdr_start)) {
  2581. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2582. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2583. }
  2584. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2585. seg = mlx5_get_send_wqe(qp, 0);
  2586. left -= copysz;
  2587. pdata += copysz;
  2588. memcpy(seg, pdata, left);
  2589. seg += ALIGN(left, 16);
  2590. *size += ALIGN(left, 16) / 16;
  2591. }
  2592. }
  2593. return seg;
  2594. }
  2595. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2596. struct ib_send_wr *wr)
  2597. {
  2598. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2599. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2600. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2601. }
  2602. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2603. {
  2604. dseg->byte_count = cpu_to_be32(sg->length);
  2605. dseg->lkey = cpu_to_be32(sg->lkey);
  2606. dseg->addr = cpu_to_be64(sg->addr);
  2607. }
  2608. static __be16 get_klm_octo(int npages)
  2609. {
  2610. return cpu_to_be16(ALIGN(npages, 8) / 2);
  2611. }
  2612. static __be64 frwr_mkey_mask(void)
  2613. {
  2614. u64 result;
  2615. result = MLX5_MKEY_MASK_LEN |
  2616. MLX5_MKEY_MASK_PAGE_SIZE |
  2617. MLX5_MKEY_MASK_START_ADDR |
  2618. MLX5_MKEY_MASK_EN_RINVAL |
  2619. MLX5_MKEY_MASK_KEY |
  2620. MLX5_MKEY_MASK_LR |
  2621. MLX5_MKEY_MASK_LW |
  2622. MLX5_MKEY_MASK_RR |
  2623. MLX5_MKEY_MASK_RW |
  2624. MLX5_MKEY_MASK_A |
  2625. MLX5_MKEY_MASK_SMALL_FENCE |
  2626. MLX5_MKEY_MASK_FREE;
  2627. return cpu_to_be64(result);
  2628. }
  2629. static __be64 sig_mkey_mask(void)
  2630. {
  2631. u64 result;
  2632. result = MLX5_MKEY_MASK_LEN |
  2633. MLX5_MKEY_MASK_PAGE_SIZE |
  2634. MLX5_MKEY_MASK_START_ADDR |
  2635. MLX5_MKEY_MASK_EN_SIGERR |
  2636. MLX5_MKEY_MASK_EN_RINVAL |
  2637. MLX5_MKEY_MASK_KEY |
  2638. MLX5_MKEY_MASK_LR |
  2639. MLX5_MKEY_MASK_LW |
  2640. MLX5_MKEY_MASK_RR |
  2641. MLX5_MKEY_MASK_RW |
  2642. MLX5_MKEY_MASK_SMALL_FENCE |
  2643. MLX5_MKEY_MASK_FREE |
  2644. MLX5_MKEY_MASK_BSF_EN;
  2645. return cpu_to_be64(result);
  2646. }
  2647. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2648. struct mlx5_ib_mr *mr)
  2649. {
  2650. int ndescs = mr->ndescs;
  2651. memset(umr, 0, sizeof(*umr));
  2652. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2653. /* KLMs take twice the size of MTTs */
  2654. ndescs *= 2;
  2655. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2656. umr->klm_octowords = get_klm_octo(ndescs);
  2657. umr->mkey_mask = frwr_mkey_mask();
  2658. }
  2659. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2660. {
  2661. memset(umr, 0, sizeof(*umr));
  2662. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2663. umr->flags = MLX5_UMR_INLINE;
  2664. }
  2665. static __be64 get_umr_reg_mr_mask(int atomic)
  2666. {
  2667. u64 result;
  2668. result = MLX5_MKEY_MASK_LEN |
  2669. MLX5_MKEY_MASK_PAGE_SIZE |
  2670. MLX5_MKEY_MASK_START_ADDR |
  2671. MLX5_MKEY_MASK_PD |
  2672. MLX5_MKEY_MASK_LR |
  2673. MLX5_MKEY_MASK_LW |
  2674. MLX5_MKEY_MASK_KEY |
  2675. MLX5_MKEY_MASK_RR |
  2676. MLX5_MKEY_MASK_RW |
  2677. MLX5_MKEY_MASK_FREE;
  2678. if (atomic)
  2679. result |= MLX5_MKEY_MASK_A;
  2680. return cpu_to_be64(result);
  2681. }
  2682. static __be64 get_umr_unreg_mr_mask(void)
  2683. {
  2684. u64 result;
  2685. result = MLX5_MKEY_MASK_FREE;
  2686. return cpu_to_be64(result);
  2687. }
  2688. static __be64 get_umr_update_mtt_mask(void)
  2689. {
  2690. u64 result;
  2691. result = MLX5_MKEY_MASK_FREE;
  2692. return cpu_to_be64(result);
  2693. }
  2694. static __be64 get_umr_update_translation_mask(void)
  2695. {
  2696. u64 result;
  2697. result = MLX5_MKEY_MASK_LEN |
  2698. MLX5_MKEY_MASK_PAGE_SIZE |
  2699. MLX5_MKEY_MASK_START_ADDR |
  2700. MLX5_MKEY_MASK_KEY |
  2701. MLX5_MKEY_MASK_FREE;
  2702. return cpu_to_be64(result);
  2703. }
  2704. static __be64 get_umr_update_access_mask(void)
  2705. {
  2706. u64 result;
  2707. result = MLX5_MKEY_MASK_LW |
  2708. MLX5_MKEY_MASK_RR |
  2709. MLX5_MKEY_MASK_RW |
  2710. MLX5_MKEY_MASK_A |
  2711. MLX5_MKEY_MASK_KEY |
  2712. MLX5_MKEY_MASK_FREE;
  2713. return cpu_to_be64(result);
  2714. }
  2715. static __be64 get_umr_update_pd_mask(void)
  2716. {
  2717. u64 result;
  2718. result = MLX5_MKEY_MASK_PD |
  2719. MLX5_MKEY_MASK_KEY |
  2720. MLX5_MKEY_MASK_FREE;
  2721. return cpu_to_be64(result);
  2722. }
  2723. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2724. struct ib_send_wr *wr, int atomic)
  2725. {
  2726. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2727. memset(umr, 0, sizeof(*umr));
  2728. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2729. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2730. else
  2731. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2732. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  2733. umr->klm_octowords = get_klm_octo(umrwr->npages);
  2734. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  2735. umr->mkey_mask = get_umr_update_mtt_mask();
  2736. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  2737. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2738. }
  2739. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2740. umr->mkey_mask |= get_umr_update_translation_mask();
  2741. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_ACCESS)
  2742. umr->mkey_mask |= get_umr_update_access_mask();
  2743. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD)
  2744. umr->mkey_mask |= get_umr_update_pd_mask();
  2745. if (!umr->mkey_mask)
  2746. umr->mkey_mask = get_umr_reg_mr_mask(atomic);
  2747. } else {
  2748. umr->mkey_mask = get_umr_unreg_mr_mask();
  2749. }
  2750. if (!wr->num_sge)
  2751. umr->flags |= MLX5_UMR_INLINE;
  2752. }
  2753. static u8 get_umr_flags(int acc)
  2754. {
  2755. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2756. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2757. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2758. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2759. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2760. }
  2761. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2762. struct mlx5_ib_mr *mr,
  2763. u32 key, int access)
  2764. {
  2765. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2766. memset(seg, 0, sizeof(*seg));
  2767. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  2768. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2769. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2770. /* KLMs take twice the size of MTTs */
  2771. ndescs *= 2;
  2772. seg->flags = get_umr_flags(access) | mr->access_mode;
  2773. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2774. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2775. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2776. seg->len = cpu_to_be64(mr->ibmr.length);
  2777. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2778. }
  2779. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2780. {
  2781. memset(seg, 0, sizeof(*seg));
  2782. seg->status = MLX5_MKEY_STATUS_FREE;
  2783. }
  2784. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2785. {
  2786. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2787. memset(seg, 0, sizeof(*seg));
  2788. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  2789. seg->status = MLX5_MKEY_STATUS_FREE;
  2790. return;
  2791. }
  2792. seg->flags = convert_access(umrwr->access_flags);
  2793. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  2794. if (umrwr->pd)
  2795. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2796. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  2797. }
  2798. seg->len = cpu_to_be64(umrwr->length);
  2799. seg->log2_page_size = umrwr->page_shift;
  2800. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2801. mlx5_mkey_variant(umrwr->mkey));
  2802. }
  2803. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2804. struct mlx5_ib_mr *mr,
  2805. struct mlx5_ib_pd *pd)
  2806. {
  2807. int bcount = mr->desc_size * mr->ndescs;
  2808. dseg->addr = cpu_to_be64(mr->desc_map);
  2809. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2810. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2811. }
  2812. static __be32 send_ieth(struct ib_send_wr *wr)
  2813. {
  2814. switch (wr->opcode) {
  2815. case IB_WR_SEND_WITH_IMM:
  2816. case IB_WR_RDMA_WRITE_WITH_IMM:
  2817. return wr->ex.imm_data;
  2818. case IB_WR_SEND_WITH_INV:
  2819. return cpu_to_be32(wr->ex.invalidate_rkey);
  2820. default:
  2821. return 0;
  2822. }
  2823. }
  2824. static u8 calc_sig(void *wqe, int size)
  2825. {
  2826. u8 *p = wqe;
  2827. u8 res = 0;
  2828. int i;
  2829. for (i = 0; i < size; i++)
  2830. res ^= p[i];
  2831. return ~res;
  2832. }
  2833. static u8 wq_sig(void *wqe)
  2834. {
  2835. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2836. }
  2837. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2838. void *wqe, int *sz)
  2839. {
  2840. struct mlx5_wqe_inline_seg *seg;
  2841. void *qend = qp->sq.qend;
  2842. void *addr;
  2843. int inl = 0;
  2844. int copy;
  2845. int len;
  2846. int i;
  2847. seg = wqe;
  2848. wqe += sizeof(*seg);
  2849. for (i = 0; i < wr->num_sge; i++) {
  2850. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2851. len = wr->sg_list[i].length;
  2852. inl += len;
  2853. if (unlikely(inl > qp->max_inline_data))
  2854. return -ENOMEM;
  2855. if (unlikely(wqe + len > qend)) {
  2856. copy = qend - wqe;
  2857. memcpy(wqe, addr, copy);
  2858. addr += copy;
  2859. len -= copy;
  2860. wqe = mlx5_get_send_wqe(qp, 0);
  2861. }
  2862. memcpy(wqe, addr, len);
  2863. wqe += len;
  2864. }
  2865. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2866. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2867. return 0;
  2868. }
  2869. static u16 prot_field_size(enum ib_signature_type type)
  2870. {
  2871. switch (type) {
  2872. case IB_SIG_TYPE_T10_DIF:
  2873. return MLX5_DIF_SIZE;
  2874. default:
  2875. return 0;
  2876. }
  2877. }
  2878. static u8 bs_selector(int block_size)
  2879. {
  2880. switch (block_size) {
  2881. case 512: return 0x1;
  2882. case 520: return 0x2;
  2883. case 4096: return 0x3;
  2884. case 4160: return 0x4;
  2885. case 1073741824: return 0x5;
  2886. default: return 0;
  2887. }
  2888. }
  2889. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2890. struct mlx5_bsf_inl *inl)
  2891. {
  2892. /* Valid inline section and allow BSF refresh */
  2893. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2894. MLX5_BSF_REFRESH_DIF);
  2895. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2896. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2897. /* repeating block */
  2898. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2899. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2900. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2901. if (domain->sig.dif.ref_remap)
  2902. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2903. if (domain->sig.dif.app_escape) {
  2904. if (domain->sig.dif.ref_escape)
  2905. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2906. else
  2907. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2908. }
  2909. inl->dif_app_bitmask_check =
  2910. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2911. }
  2912. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2913. struct ib_sig_attrs *sig_attrs,
  2914. struct mlx5_bsf *bsf, u32 data_size)
  2915. {
  2916. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2917. struct mlx5_bsf_basic *basic = &bsf->basic;
  2918. struct ib_sig_domain *mem = &sig_attrs->mem;
  2919. struct ib_sig_domain *wire = &sig_attrs->wire;
  2920. memset(bsf, 0, sizeof(*bsf));
  2921. /* Basic + Extended + Inline */
  2922. basic->bsf_size_sbs = 1 << 7;
  2923. /* Input domain check byte mask */
  2924. basic->check_byte_mask = sig_attrs->check_mask;
  2925. basic->raw_data_size = cpu_to_be32(data_size);
  2926. /* Memory domain */
  2927. switch (sig_attrs->mem.sig_type) {
  2928. case IB_SIG_TYPE_NONE:
  2929. break;
  2930. case IB_SIG_TYPE_T10_DIF:
  2931. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2932. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2933. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2934. break;
  2935. default:
  2936. return -EINVAL;
  2937. }
  2938. /* Wire domain */
  2939. switch (sig_attrs->wire.sig_type) {
  2940. case IB_SIG_TYPE_NONE:
  2941. break;
  2942. case IB_SIG_TYPE_T10_DIF:
  2943. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2944. mem->sig_type == wire->sig_type) {
  2945. /* Same block structure */
  2946. basic->bsf_size_sbs |= 1 << 4;
  2947. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2948. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2949. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2950. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2951. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2952. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2953. } else
  2954. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2955. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2956. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2957. break;
  2958. default:
  2959. return -EINVAL;
  2960. }
  2961. return 0;
  2962. }
  2963. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2964. struct mlx5_ib_qp *qp, void **seg, int *size)
  2965. {
  2966. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2967. struct ib_mr *sig_mr = wr->sig_mr;
  2968. struct mlx5_bsf *bsf;
  2969. u32 data_len = wr->wr.sg_list->length;
  2970. u32 data_key = wr->wr.sg_list->lkey;
  2971. u64 data_va = wr->wr.sg_list->addr;
  2972. int ret;
  2973. int wqe_size;
  2974. if (!wr->prot ||
  2975. (data_key == wr->prot->lkey &&
  2976. data_va == wr->prot->addr &&
  2977. data_len == wr->prot->length)) {
  2978. /**
  2979. * Source domain doesn't contain signature information
  2980. * or data and protection are interleaved in memory.
  2981. * So need construct:
  2982. * ------------------
  2983. * | data_klm |
  2984. * ------------------
  2985. * | BSF |
  2986. * ------------------
  2987. **/
  2988. struct mlx5_klm *data_klm = *seg;
  2989. data_klm->bcount = cpu_to_be32(data_len);
  2990. data_klm->key = cpu_to_be32(data_key);
  2991. data_klm->va = cpu_to_be64(data_va);
  2992. wqe_size = ALIGN(sizeof(*data_klm), 64);
  2993. } else {
  2994. /**
  2995. * Source domain contains signature information
  2996. * So need construct a strided block format:
  2997. * ---------------------------
  2998. * | stride_block_ctrl |
  2999. * ---------------------------
  3000. * | data_klm |
  3001. * ---------------------------
  3002. * | prot_klm |
  3003. * ---------------------------
  3004. * | BSF |
  3005. * ---------------------------
  3006. **/
  3007. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  3008. struct mlx5_stride_block_entry *data_sentry;
  3009. struct mlx5_stride_block_entry *prot_sentry;
  3010. u32 prot_key = wr->prot->lkey;
  3011. u64 prot_va = wr->prot->addr;
  3012. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  3013. int prot_size;
  3014. sblock_ctrl = *seg;
  3015. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  3016. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  3017. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  3018. if (!prot_size) {
  3019. pr_err("Bad block size given: %u\n", block_size);
  3020. return -EINVAL;
  3021. }
  3022. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  3023. prot_size);
  3024. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  3025. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  3026. sblock_ctrl->num_entries = cpu_to_be16(2);
  3027. data_sentry->bcount = cpu_to_be16(block_size);
  3028. data_sentry->key = cpu_to_be32(data_key);
  3029. data_sentry->va = cpu_to_be64(data_va);
  3030. data_sentry->stride = cpu_to_be16(block_size);
  3031. prot_sentry->bcount = cpu_to_be16(prot_size);
  3032. prot_sentry->key = cpu_to_be32(prot_key);
  3033. prot_sentry->va = cpu_to_be64(prot_va);
  3034. prot_sentry->stride = cpu_to_be16(prot_size);
  3035. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3036. sizeof(*prot_sentry), 64);
  3037. }
  3038. *seg += wqe_size;
  3039. *size += wqe_size / 16;
  3040. if (unlikely((*seg == qp->sq.qend)))
  3041. *seg = mlx5_get_send_wqe(qp, 0);
  3042. bsf = *seg;
  3043. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3044. if (ret)
  3045. return -EINVAL;
  3046. *seg += sizeof(*bsf);
  3047. *size += sizeof(*bsf) / 16;
  3048. if (unlikely((*seg == qp->sq.qend)))
  3049. *seg = mlx5_get_send_wqe(qp, 0);
  3050. return 0;
  3051. }
  3052. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3053. struct ib_sig_handover_wr *wr, u32 nelements,
  3054. u32 length, u32 pdn)
  3055. {
  3056. struct ib_mr *sig_mr = wr->sig_mr;
  3057. u32 sig_key = sig_mr->rkey;
  3058. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3059. memset(seg, 0, sizeof(*seg));
  3060. seg->flags = get_umr_flags(wr->access_flags) |
  3061. MLX5_MKC_ACCESS_MODE_KLMS;
  3062. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3063. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3064. MLX5_MKEY_BSF_EN | pdn);
  3065. seg->len = cpu_to_be64(length);
  3066. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  3067. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3068. }
  3069. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3070. u32 nelements)
  3071. {
  3072. memset(umr, 0, sizeof(*umr));
  3073. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3074. umr->klm_octowords = get_klm_octo(nelements);
  3075. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3076. umr->mkey_mask = sig_mkey_mask();
  3077. }
  3078. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3079. void **seg, int *size)
  3080. {
  3081. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3082. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3083. u32 pdn = get_pd(qp)->pdn;
  3084. u32 klm_oct_size;
  3085. int region_len, ret;
  3086. if (unlikely(wr->wr.num_sge != 1) ||
  3087. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3088. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3089. unlikely(!sig_mr->sig->sig_status_checked))
  3090. return -EINVAL;
  3091. /* length of the protected region, data + protection */
  3092. region_len = wr->wr.sg_list->length;
  3093. if (wr->prot &&
  3094. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3095. wr->prot->addr != wr->wr.sg_list->addr ||
  3096. wr->prot->length != wr->wr.sg_list->length))
  3097. region_len += wr->prot->length;
  3098. /**
  3099. * KLM octoword size - if protection was provided
  3100. * then we use strided block format (3 octowords),
  3101. * else we use single KLM (1 octoword)
  3102. **/
  3103. klm_oct_size = wr->prot ? 3 : 1;
  3104. set_sig_umr_segment(*seg, klm_oct_size);
  3105. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3106. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3107. if (unlikely((*seg == qp->sq.qend)))
  3108. *seg = mlx5_get_send_wqe(qp, 0);
  3109. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  3110. *seg += sizeof(struct mlx5_mkey_seg);
  3111. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3112. if (unlikely((*seg == qp->sq.qend)))
  3113. *seg = mlx5_get_send_wqe(qp, 0);
  3114. ret = set_sig_data_segment(wr, qp, seg, size);
  3115. if (ret)
  3116. return ret;
  3117. sig_mr->sig->sig_status_checked = false;
  3118. return 0;
  3119. }
  3120. static int set_psv_wr(struct ib_sig_domain *domain,
  3121. u32 psv_idx, void **seg, int *size)
  3122. {
  3123. struct mlx5_seg_set_psv *psv_seg = *seg;
  3124. memset(psv_seg, 0, sizeof(*psv_seg));
  3125. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3126. switch (domain->sig_type) {
  3127. case IB_SIG_TYPE_NONE:
  3128. break;
  3129. case IB_SIG_TYPE_T10_DIF:
  3130. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3131. domain->sig.dif.app_tag);
  3132. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3133. break;
  3134. default:
  3135. pr_err("Bad signature type given.\n");
  3136. return 1;
  3137. }
  3138. *seg += sizeof(*psv_seg);
  3139. *size += sizeof(*psv_seg) / 16;
  3140. return 0;
  3141. }
  3142. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3143. struct ib_reg_wr *wr,
  3144. void **seg, int *size)
  3145. {
  3146. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3147. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3148. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3149. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3150. "Invalid IB_SEND_INLINE send flag\n");
  3151. return -EINVAL;
  3152. }
  3153. set_reg_umr_seg(*seg, mr);
  3154. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3155. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3156. if (unlikely((*seg == qp->sq.qend)))
  3157. *seg = mlx5_get_send_wqe(qp, 0);
  3158. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3159. *seg += sizeof(struct mlx5_mkey_seg);
  3160. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3161. if (unlikely((*seg == qp->sq.qend)))
  3162. *seg = mlx5_get_send_wqe(qp, 0);
  3163. set_reg_data_seg(*seg, mr, pd);
  3164. *seg += sizeof(struct mlx5_wqe_data_seg);
  3165. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3166. return 0;
  3167. }
  3168. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3169. {
  3170. set_linv_umr_seg(*seg);
  3171. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3172. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3173. if (unlikely((*seg == qp->sq.qend)))
  3174. *seg = mlx5_get_send_wqe(qp, 0);
  3175. set_linv_mkey_seg(*seg);
  3176. *seg += sizeof(struct mlx5_mkey_seg);
  3177. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3178. if (unlikely((*seg == qp->sq.qend)))
  3179. *seg = mlx5_get_send_wqe(qp, 0);
  3180. }
  3181. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3182. {
  3183. __be32 *p = NULL;
  3184. int tidx = idx;
  3185. int i, j;
  3186. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3187. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3188. if ((i & 0xf) == 0) {
  3189. void *buf = mlx5_get_send_wqe(qp, tidx);
  3190. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3191. p = buf;
  3192. j = 0;
  3193. }
  3194. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3195. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3196. be32_to_cpu(p[j + 3]));
  3197. }
  3198. }
  3199. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  3200. unsigned bytecnt, struct mlx5_ib_qp *qp)
  3201. {
  3202. while (bytecnt > 0) {
  3203. __iowrite64_copy(dst++, src++, 8);
  3204. __iowrite64_copy(dst++, src++, 8);
  3205. __iowrite64_copy(dst++, src++, 8);
  3206. __iowrite64_copy(dst++, src++, 8);
  3207. __iowrite64_copy(dst++, src++, 8);
  3208. __iowrite64_copy(dst++, src++, 8);
  3209. __iowrite64_copy(dst++, src++, 8);
  3210. __iowrite64_copy(dst++, src++, 8);
  3211. bytecnt -= 64;
  3212. if (unlikely(src == qp->sq.qend))
  3213. src = mlx5_get_send_wqe(qp, 0);
  3214. }
  3215. }
  3216. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  3217. {
  3218. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  3219. wr->send_flags & IB_SEND_FENCE))
  3220. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3221. if (unlikely(fence)) {
  3222. if (wr->send_flags & IB_SEND_FENCE)
  3223. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3224. else
  3225. return fence;
  3226. } else if (unlikely(wr->send_flags & IB_SEND_FENCE)) {
  3227. return MLX5_FENCE_MODE_FENCE;
  3228. }
  3229. return 0;
  3230. }
  3231. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3232. struct mlx5_wqe_ctrl_seg **ctrl,
  3233. struct ib_send_wr *wr, unsigned *idx,
  3234. int *size, int nreq)
  3235. {
  3236. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3237. return -ENOMEM;
  3238. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3239. *seg = mlx5_get_send_wqe(qp, *idx);
  3240. *ctrl = *seg;
  3241. *(uint32_t *)(*seg + 8) = 0;
  3242. (*ctrl)->imm = send_ieth(wr);
  3243. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3244. (wr->send_flags & IB_SEND_SIGNALED ?
  3245. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3246. (wr->send_flags & IB_SEND_SOLICITED ?
  3247. MLX5_WQE_CTRL_SOLICITED : 0);
  3248. *seg += sizeof(**ctrl);
  3249. *size = sizeof(**ctrl) / 16;
  3250. return 0;
  3251. }
  3252. static void finish_wqe(struct mlx5_ib_qp *qp,
  3253. struct mlx5_wqe_ctrl_seg *ctrl,
  3254. u8 size, unsigned idx, u64 wr_id,
  3255. int nreq, u8 fence, u8 next_fence,
  3256. u32 mlx5_opcode)
  3257. {
  3258. u8 opmod = 0;
  3259. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3260. mlx5_opcode | ((u32)opmod << 24));
  3261. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3262. ctrl->fm_ce_se |= fence;
  3263. qp->fm_cache = next_fence;
  3264. if (unlikely(qp->wq_sig))
  3265. ctrl->signature = wq_sig(ctrl);
  3266. qp->sq.wrid[idx] = wr_id;
  3267. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3268. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3269. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3270. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3271. }
  3272. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3273. struct ib_send_wr **bad_wr)
  3274. {
  3275. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3276. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3277. struct mlx5_core_dev *mdev = dev->mdev;
  3278. struct mlx5_ib_qp *qp;
  3279. struct mlx5_ib_mr *mr;
  3280. struct mlx5_wqe_data_seg *dpseg;
  3281. struct mlx5_wqe_xrc_seg *xrc;
  3282. struct mlx5_bf *bf;
  3283. int uninitialized_var(size);
  3284. void *qend;
  3285. unsigned long flags;
  3286. unsigned idx;
  3287. int err = 0;
  3288. int inl = 0;
  3289. int num_sge;
  3290. void *seg;
  3291. int nreq;
  3292. int i;
  3293. u8 next_fence = 0;
  3294. u8 fence;
  3295. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3296. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3297. qp = to_mqp(ibqp);
  3298. bf = qp->bf;
  3299. qend = qp->sq.qend;
  3300. spin_lock_irqsave(&qp->sq.lock, flags);
  3301. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3302. err = -EIO;
  3303. *bad_wr = wr;
  3304. nreq = 0;
  3305. goto out;
  3306. }
  3307. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3308. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3309. mlx5_ib_warn(dev, "\n");
  3310. err = -EINVAL;
  3311. *bad_wr = wr;
  3312. goto out;
  3313. }
  3314. fence = qp->fm_cache;
  3315. num_sge = wr->num_sge;
  3316. if (unlikely(num_sge > qp->sq.max_gs)) {
  3317. mlx5_ib_warn(dev, "\n");
  3318. err = -EINVAL;
  3319. *bad_wr = wr;
  3320. goto out;
  3321. }
  3322. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3323. if (err) {
  3324. mlx5_ib_warn(dev, "\n");
  3325. err = -ENOMEM;
  3326. *bad_wr = wr;
  3327. goto out;
  3328. }
  3329. switch (ibqp->qp_type) {
  3330. case IB_QPT_XRC_INI:
  3331. xrc = seg;
  3332. seg += sizeof(*xrc);
  3333. size += sizeof(*xrc) / 16;
  3334. /* fall through */
  3335. case IB_QPT_RC:
  3336. switch (wr->opcode) {
  3337. case IB_WR_RDMA_READ:
  3338. case IB_WR_RDMA_WRITE:
  3339. case IB_WR_RDMA_WRITE_WITH_IMM:
  3340. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3341. rdma_wr(wr)->rkey);
  3342. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3343. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3344. break;
  3345. case IB_WR_ATOMIC_CMP_AND_SWP:
  3346. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3347. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3348. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3349. err = -ENOSYS;
  3350. *bad_wr = wr;
  3351. goto out;
  3352. case IB_WR_LOCAL_INV:
  3353. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3354. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3355. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3356. set_linv_wr(qp, &seg, &size);
  3357. num_sge = 0;
  3358. break;
  3359. case IB_WR_REG_MR:
  3360. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3361. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3362. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3363. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3364. if (err) {
  3365. *bad_wr = wr;
  3366. goto out;
  3367. }
  3368. num_sge = 0;
  3369. break;
  3370. case IB_WR_REG_SIG_MR:
  3371. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3372. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3373. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3374. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3375. if (err) {
  3376. mlx5_ib_warn(dev, "\n");
  3377. *bad_wr = wr;
  3378. goto out;
  3379. }
  3380. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3381. nreq, get_fence(fence, wr),
  3382. next_fence, MLX5_OPCODE_UMR);
  3383. /*
  3384. * SET_PSV WQEs are not signaled and solicited
  3385. * on error
  3386. */
  3387. wr->send_flags &= ~IB_SEND_SIGNALED;
  3388. wr->send_flags |= IB_SEND_SOLICITED;
  3389. err = begin_wqe(qp, &seg, &ctrl, wr,
  3390. &idx, &size, nreq);
  3391. if (err) {
  3392. mlx5_ib_warn(dev, "\n");
  3393. err = -ENOMEM;
  3394. *bad_wr = wr;
  3395. goto out;
  3396. }
  3397. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3398. mr->sig->psv_memory.psv_idx, &seg,
  3399. &size);
  3400. if (err) {
  3401. mlx5_ib_warn(dev, "\n");
  3402. *bad_wr = wr;
  3403. goto out;
  3404. }
  3405. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3406. nreq, get_fence(fence, wr),
  3407. next_fence, MLX5_OPCODE_SET_PSV);
  3408. err = begin_wqe(qp, &seg, &ctrl, wr,
  3409. &idx, &size, nreq);
  3410. if (err) {
  3411. mlx5_ib_warn(dev, "\n");
  3412. err = -ENOMEM;
  3413. *bad_wr = wr;
  3414. goto out;
  3415. }
  3416. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3417. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3418. mr->sig->psv_wire.psv_idx, &seg,
  3419. &size);
  3420. if (err) {
  3421. mlx5_ib_warn(dev, "\n");
  3422. *bad_wr = wr;
  3423. goto out;
  3424. }
  3425. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  3426. nreq, get_fence(fence, wr),
  3427. next_fence, MLX5_OPCODE_SET_PSV);
  3428. num_sge = 0;
  3429. goto skip_psv;
  3430. default:
  3431. break;
  3432. }
  3433. break;
  3434. case IB_QPT_UC:
  3435. switch (wr->opcode) {
  3436. case IB_WR_RDMA_WRITE:
  3437. case IB_WR_RDMA_WRITE_WITH_IMM:
  3438. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3439. rdma_wr(wr)->rkey);
  3440. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3441. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3442. break;
  3443. default:
  3444. break;
  3445. }
  3446. break;
  3447. case IB_QPT_SMI:
  3448. case MLX5_IB_QPT_HW_GSI:
  3449. set_datagram_seg(seg, wr);
  3450. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3451. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3452. if (unlikely((seg == qend)))
  3453. seg = mlx5_get_send_wqe(qp, 0);
  3454. break;
  3455. case IB_QPT_UD:
  3456. set_datagram_seg(seg, wr);
  3457. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3458. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3459. if (unlikely((seg == qend)))
  3460. seg = mlx5_get_send_wqe(qp, 0);
  3461. /* handle qp that supports ud offload */
  3462. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3463. struct mlx5_wqe_eth_pad *pad;
  3464. pad = seg;
  3465. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3466. seg += sizeof(struct mlx5_wqe_eth_pad);
  3467. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3468. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3469. if (unlikely((seg == qend)))
  3470. seg = mlx5_get_send_wqe(qp, 0);
  3471. }
  3472. break;
  3473. case MLX5_IB_QPT_REG_UMR:
  3474. if (wr->opcode != MLX5_IB_WR_UMR) {
  3475. err = -EINVAL;
  3476. mlx5_ib_warn(dev, "bad opcode\n");
  3477. goto out;
  3478. }
  3479. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3480. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3481. set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  3482. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3483. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3484. if (unlikely((seg == qend)))
  3485. seg = mlx5_get_send_wqe(qp, 0);
  3486. set_reg_mkey_segment(seg, wr);
  3487. seg += sizeof(struct mlx5_mkey_seg);
  3488. size += sizeof(struct mlx5_mkey_seg) / 16;
  3489. if (unlikely((seg == qend)))
  3490. seg = mlx5_get_send_wqe(qp, 0);
  3491. break;
  3492. default:
  3493. break;
  3494. }
  3495. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3496. int uninitialized_var(sz);
  3497. err = set_data_inl_seg(qp, wr, seg, &sz);
  3498. if (unlikely(err)) {
  3499. mlx5_ib_warn(dev, "\n");
  3500. *bad_wr = wr;
  3501. goto out;
  3502. }
  3503. inl = 1;
  3504. size += sz;
  3505. } else {
  3506. dpseg = seg;
  3507. for (i = 0; i < num_sge; i++) {
  3508. if (unlikely(dpseg == qend)) {
  3509. seg = mlx5_get_send_wqe(qp, 0);
  3510. dpseg = seg;
  3511. }
  3512. if (likely(wr->sg_list[i].length)) {
  3513. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3514. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3515. dpseg++;
  3516. }
  3517. }
  3518. }
  3519. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3520. get_fence(fence, wr), next_fence,
  3521. mlx5_ib_opcode[wr->opcode]);
  3522. skip_psv:
  3523. if (0)
  3524. dump_wqe(qp, idx, size);
  3525. }
  3526. out:
  3527. if (likely(nreq)) {
  3528. qp->sq.head += nreq;
  3529. /* Make sure that descriptors are written before
  3530. * updating doorbell record and ringing the doorbell
  3531. */
  3532. wmb();
  3533. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3534. /* Make sure doorbell record is visible to the HCA before
  3535. * we hit doorbell */
  3536. wmb();
  3537. if (bf->need_lock)
  3538. spin_lock(&bf->lock);
  3539. else
  3540. __acquire(&bf->lock);
  3541. /* TBD enable WC */
  3542. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  3543. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  3544. /* wc_wmb(); */
  3545. } else {
  3546. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  3547. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  3548. /* Make sure doorbells don't leak out of SQ spinlock
  3549. * and reach the HCA out of order.
  3550. */
  3551. mmiowb();
  3552. }
  3553. bf->offset ^= bf->buf_size;
  3554. if (bf->need_lock)
  3555. spin_unlock(&bf->lock);
  3556. else
  3557. __release(&bf->lock);
  3558. }
  3559. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3560. return err;
  3561. }
  3562. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3563. {
  3564. sig->signature = calc_sig(sig, size);
  3565. }
  3566. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3567. struct ib_recv_wr **bad_wr)
  3568. {
  3569. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3570. struct mlx5_wqe_data_seg *scat;
  3571. struct mlx5_rwqe_sig *sig;
  3572. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3573. struct mlx5_core_dev *mdev = dev->mdev;
  3574. unsigned long flags;
  3575. int err = 0;
  3576. int nreq;
  3577. int ind;
  3578. int i;
  3579. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3580. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3581. spin_lock_irqsave(&qp->rq.lock, flags);
  3582. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3583. err = -EIO;
  3584. *bad_wr = wr;
  3585. nreq = 0;
  3586. goto out;
  3587. }
  3588. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3589. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3590. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3591. err = -ENOMEM;
  3592. *bad_wr = wr;
  3593. goto out;
  3594. }
  3595. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3596. err = -EINVAL;
  3597. *bad_wr = wr;
  3598. goto out;
  3599. }
  3600. scat = get_recv_wqe(qp, ind);
  3601. if (qp->wq_sig)
  3602. scat++;
  3603. for (i = 0; i < wr->num_sge; i++)
  3604. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3605. if (i < qp->rq.max_gs) {
  3606. scat[i].byte_count = 0;
  3607. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3608. scat[i].addr = 0;
  3609. }
  3610. if (qp->wq_sig) {
  3611. sig = (struct mlx5_rwqe_sig *)scat;
  3612. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3613. }
  3614. qp->rq.wrid[ind] = wr->wr_id;
  3615. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3616. }
  3617. out:
  3618. if (likely(nreq)) {
  3619. qp->rq.head += nreq;
  3620. /* Make sure that descriptors are written before
  3621. * doorbell record.
  3622. */
  3623. wmb();
  3624. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3625. }
  3626. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3627. return err;
  3628. }
  3629. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3630. {
  3631. switch (mlx5_state) {
  3632. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3633. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3634. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3635. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3636. case MLX5_QP_STATE_SQ_DRAINING:
  3637. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3638. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3639. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3640. default: return -1;
  3641. }
  3642. }
  3643. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3644. {
  3645. switch (mlx5_mig_state) {
  3646. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3647. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3648. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3649. default: return -1;
  3650. }
  3651. }
  3652. static int to_ib_qp_access_flags(int mlx5_flags)
  3653. {
  3654. int ib_flags = 0;
  3655. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3656. ib_flags |= IB_ACCESS_REMOTE_READ;
  3657. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3658. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3659. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3660. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3661. return ib_flags;
  3662. }
  3663. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  3664. struct mlx5_qp_path *path)
  3665. {
  3666. struct mlx5_core_dev *dev = ibdev->mdev;
  3667. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  3668. ib_ah_attr->port_num = path->port;
  3669. if (ib_ah_attr->port_num == 0 ||
  3670. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  3671. return;
  3672. ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
  3673. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  3674. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  3675. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  3676. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  3677. if (ib_ah_attr->ah_flags) {
  3678. ib_ah_attr->grh.sgid_index = path->mgid_index;
  3679. ib_ah_attr->grh.hop_limit = path->hop_limit;
  3680. ib_ah_attr->grh.traffic_class =
  3681. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  3682. ib_ah_attr->grh.flow_label =
  3683. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  3684. memcpy(ib_ah_attr->grh.dgid.raw,
  3685. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  3686. }
  3687. }
  3688. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3689. struct mlx5_ib_sq *sq,
  3690. u8 *sq_state)
  3691. {
  3692. void *out;
  3693. void *sqc;
  3694. int inlen;
  3695. int err;
  3696. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3697. out = mlx5_vzalloc(inlen);
  3698. if (!out)
  3699. return -ENOMEM;
  3700. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3701. if (err)
  3702. goto out;
  3703. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3704. *sq_state = MLX5_GET(sqc, sqc, state);
  3705. sq->state = *sq_state;
  3706. out:
  3707. kvfree(out);
  3708. return err;
  3709. }
  3710. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3711. struct mlx5_ib_rq *rq,
  3712. u8 *rq_state)
  3713. {
  3714. void *out;
  3715. void *rqc;
  3716. int inlen;
  3717. int err;
  3718. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3719. out = mlx5_vzalloc(inlen);
  3720. if (!out)
  3721. return -ENOMEM;
  3722. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3723. if (err)
  3724. goto out;
  3725. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3726. *rq_state = MLX5_GET(rqc, rqc, state);
  3727. rq->state = *rq_state;
  3728. out:
  3729. kvfree(out);
  3730. return err;
  3731. }
  3732. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3733. struct mlx5_ib_qp *qp, u8 *qp_state)
  3734. {
  3735. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3736. [MLX5_RQC_STATE_RST] = {
  3737. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3738. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3739. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3740. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3741. },
  3742. [MLX5_RQC_STATE_RDY] = {
  3743. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3744. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3745. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3746. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3747. },
  3748. [MLX5_RQC_STATE_ERR] = {
  3749. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3750. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3751. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3752. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3753. },
  3754. [MLX5_RQ_STATE_NA] = {
  3755. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3756. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3757. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3758. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3759. },
  3760. };
  3761. *qp_state = sqrq_trans[rq_state][sq_state];
  3762. if (*qp_state == MLX5_QP_STATE_BAD) {
  3763. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3764. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3765. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3766. return -EINVAL;
  3767. }
  3768. if (*qp_state == MLX5_QP_STATE)
  3769. *qp_state = qp->state;
  3770. return 0;
  3771. }
  3772. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3773. struct mlx5_ib_qp *qp,
  3774. u8 *raw_packet_qp_state)
  3775. {
  3776. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3777. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3778. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3779. int err;
  3780. u8 sq_state = MLX5_SQ_STATE_NA;
  3781. u8 rq_state = MLX5_RQ_STATE_NA;
  3782. if (qp->sq.wqe_cnt) {
  3783. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3784. if (err)
  3785. return err;
  3786. }
  3787. if (qp->rq.wqe_cnt) {
  3788. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3789. if (err)
  3790. return err;
  3791. }
  3792. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3793. raw_packet_qp_state);
  3794. }
  3795. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3796. struct ib_qp_attr *qp_attr)
  3797. {
  3798. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  3799. struct mlx5_qp_context *context;
  3800. int mlx5_state;
  3801. u32 *outb;
  3802. int err = 0;
  3803. outb = kzalloc(outlen, GFP_KERNEL);
  3804. if (!outb)
  3805. return -ENOMEM;
  3806. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3807. outlen);
  3808. if (err)
  3809. goto out;
  3810. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  3811. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  3812. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3813. qp->state = to_ib_qp_state(mlx5_state);
  3814. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3815. qp_attr->path_mig_state =
  3816. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3817. qp_attr->qkey = be32_to_cpu(context->qkey);
  3818. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3819. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3820. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3821. qp_attr->qp_access_flags =
  3822. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3823. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3824. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3825. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3826. qp_attr->alt_pkey_index =
  3827. be16_to_cpu(context->alt_path.pkey_index);
  3828. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  3829. }
  3830. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  3831. qp_attr->port_num = context->pri_path.port;
  3832. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3833. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3834. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3835. qp_attr->max_dest_rd_atomic =
  3836. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3837. qp_attr->min_rnr_timer =
  3838. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3839. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3840. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3841. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3842. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3843. out:
  3844. kfree(outb);
  3845. return err;
  3846. }
  3847. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3848. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3849. {
  3850. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3851. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3852. int err = 0;
  3853. u8 raw_packet_qp_state;
  3854. if (ibqp->rwq_ind_tbl)
  3855. return -ENOSYS;
  3856. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3857. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3858. qp_init_attr);
  3859. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  3860. /*
  3861. * Wait for any outstanding page faults, in case the user frees memory
  3862. * based upon this query's result.
  3863. */
  3864. flush_workqueue(mlx5_ib_page_fault_wq);
  3865. #endif
  3866. mutex_lock(&qp->mutex);
  3867. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  3868. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3869. if (err)
  3870. goto out;
  3871. qp->state = raw_packet_qp_state;
  3872. qp_attr->port_num = 1;
  3873. } else {
  3874. err = query_qp_attr(dev, qp, qp_attr);
  3875. if (err)
  3876. goto out;
  3877. }
  3878. qp_attr->qp_state = qp->state;
  3879. qp_attr->cur_qp_state = qp_attr->qp_state;
  3880. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3881. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3882. if (!ibqp->uobject) {
  3883. qp_attr->cap.max_send_wr = qp->sq.max_post;
  3884. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3885. qp_init_attr->qp_context = ibqp->qp_context;
  3886. } else {
  3887. qp_attr->cap.max_send_wr = 0;
  3888. qp_attr->cap.max_send_sge = 0;
  3889. }
  3890. qp_init_attr->qp_type = ibqp->qp_type;
  3891. qp_init_attr->recv_cq = ibqp->recv_cq;
  3892. qp_init_attr->send_cq = ibqp->send_cq;
  3893. qp_init_attr->srq = ibqp->srq;
  3894. qp_attr->cap.max_inline_data = qp->max_inline_data;
  3895. qp_init_attr->cap = qp_attr->cap;
  3896. qp_init_attr->create_flags = 0;
  3897. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3898. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3899. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3900. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3901. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3902. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3903. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3904. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3905. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3906. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3907. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3908. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3909. out:
  3910. mutex_unlock(&qp->mutex);
  3911. return err;
  3912. }
  3913. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3914. struct ib_ucontext *context,
  3915. struct ib_udata *udata)
  3916. {
  3917. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3918. struct mlx5_ib_xrcd *xrcd;
  3919. int err;
  3920. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3921. return ERR_PTR(-ENOSYS);
  3922. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3923. if (!xrcd)
  3924. return ERR_PTR(-ENOMEM);
  3925. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3926. if (err) {
  3927. kfree(xrcd);
  3928. return ERR_PTR(-ENOMEM);
  3929. }
  3930. return &xrcd->ibxrcd;
  3931. }
  3932. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3933. {
  3934. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3935. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3936. int err;
  3937. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3938. if (err) {
  3939. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3940. return err;
  3941. }
  3942. kfree(xrcd);
  3943. return 0;
  3944. }
  3945. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  3946. {
  3947. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  3948. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  3949. struct ib_event event;
  3950. if (rwq->ibwq.event_handler) {
  3951. event.device = rwq->ibwq.device;
  3952. event.element.wq = &rwq->ibwq;
  3953. switch (type) {
  3954. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  3955. event.event = IB_EVENT_WQ_FATAL;
  3956. break;
  3957. default:
  3958. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  3959. return;
  3960. }
  3961. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  3962. }
  3963. }
  3964. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  3965. struct ib_wq_init_attr *init_attr)
  3966. {
  3967. struct mlx5_ib_dev *dev;
  3968. __be64 *rq_pas0;
  3969. void *in;
  3970. void *rqc;
  3971. void *wq;
  3972. int inlen;
  3973. int err;
  3974. dev = to_mdev(pd->device);
  3975. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  3976. in = mlx5_vzalloc(inlen);
  3977. if (!in)
  3978. return -ENOMEM;
  3979. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  3980. MLX5_SET(rqc, rqc, mem_rq_type,
  3981. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  3982. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  3983. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  3984. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  3985. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  3986. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  3987. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  3988. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  3989. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  3990. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  3991. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  3992. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  3993. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  3994. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  3995. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  3996. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  3997. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  3998. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  3999. kvfree(in);
  4000. return err;
  4001. }
  4002. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4003. struct ib_wq_init_attr *wq_init_attr,
  4004. struct mlx5_ib_create_wq *ucmd,
  4005. struct mlx5_ib_rwq *rwq)
  4006. {
  4007. /* Sanity check RQ size before proceeding */
  4008. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4009. return -EINVAL;
  4010. if (!ucmd->rq_wqe_count)
  4011. return -EINVAL;
  4012. rwq->wqe_count = ucmd->rq_wqe_count;
  4013. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4014. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  4015. rwq->log_rq_stride = rwq->wqe_shift;
  4016. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4017. return 0;
  4018. }
  4019. static int prepare_user_rq(struct ib_pd *pd,
  4020. struct ib_wq_init_attr *init_attr,
  4021. struct ib_udata *udata,
  4022. struct mlx5_ib_rwq *rwq)
  4023. {
  4024. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4025. struct mlx5_ib_create_wq ucmd = {};
  4026. int err;
  4027. size_t required_cmd_sz;
  4028. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4029. if (udata->inlen < required_cmd_sz) {
  4030. mlx5_ib_dbg(dev, "invalid inlen\n");
  4031. return -EINVAL;
  4032. }
  4033. if (udata->inlen > sizeof(ucmd) &&
  4034. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4035. udata->inlen - sizeof(ucmd))) {
  4036. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4037. return -EOPNOTSUPP;
  4038. }
  4039. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4040. mlx5_ib_dbg(dev, "copy failed\n");
  4041. return -EFAULT;
  4042. }
  4043. if (ucmd.comp_mask) {
  4044. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4045. return -EOPNOTSUPP;
  4046. }
  4047. if (ucmd.reserved) {
  4048. mlx5_ib_dbg(dev, "invalid reserved\n");
  4049. return -EOPNOTSUPP;
  4050. }
  4051. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4052. if (err) {
  4053. mlx5_ib_dbg(dev, "err %d\n", err);
  4054. return err;
  4055. }
  4056. err = create_user_rq(dev, pd, rwq, &ucmd);
  4057. if (err) {
  4058. mlx5_ib_dbg(dev, "err %d\n", err);
  4059. if (err)
  4060. return err;
  4061. }
  4062. rwq->user_index = ucmd.user_index;
  4063. return 0;
  4064. }
  4065. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4066. struct ib_wq_init_attr *init_attr,
  4067. struct ib_udata *udata)
  4068. {
  4069. struct mlx5_ib_dev *dev;
  4070. struct mlx5_ib_rwq *rwq;
  4071. struct mlx5_ib_create_wq_resp resp = {};
  4072. size_t min_resp_len;
  4073. int err;
  4074. if (!udata)
  4075. return ERR_PTR(-ENOSYS);
  4076. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4077. if (udata->outlen && udata->outlen < min_resp_len)
  4078. return ERR_PTR(-EINVAL);
  4079. dev = to_mdev(pd->device);
  4080. switch (init_attr->wq_type) {
  4081. case IB_WQT_RQ:
  4082. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4083. if (!rwq)
  4084. return ERR_PTR(-ENOMEM);
  4085. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4086. if (err)
  4087. goto err;
  4088. err = create_rq(rwq, pd, init_attr);
  4089. if (err)
  4090. goto err_user_rq;
  4091. break;
  4092. default:
  4093. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4094. init_attr->wq_type);
  4095. return ERR_PTR(-EINVAL);
  4096. }
  4097. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4098. rwq->ibwq.state = IB_WQS_RESET;
  4099. if (udata->outlen) {
  4100. resp.response_length = offsetof(typeof(resp), response_length) +
  4101. sizeof(resp.response_length);
  4102. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4103. if (err)
  4104. goto err_copy;
  4105. }
  4106. rwq->core_qp.event = mlx5_ib_wq_event;
  4107. rwq->ibwq.event_handler = init_attr->event_handler;
  4108. return &rwq->ibwq;
  4109. err_copy:
  4110. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4111. err_user_rq:
  4112. destroy_user_rq(pd, rwq);
  4113. err:
  4114. kfree(rwq);
  4115. return ERR_PTR(err);
  4116. }
  4117. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4118. {
  4119. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4120. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4121. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4122. destroy_user_rq(wq->pd, rwq);
  4123. kfree(rwq);
  4124. return 0;
  4125. }
  4126. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4127. struct ib_rwq_ind_table_init_attr *init_attr,
  4128. struct ib_udata *udata)
  4129. {
  4130. struct mlx5_ib_dev *dev = to_mdev(device);
  4131. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4132. int sz = 1 << init_attr->log_ind_tbl_size;
  4133. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4134. size_t min_resp_len;
  4135. int inlen;
  4136. int err;
  4137. int i;
  4138. u32 *in;
  4139. void *rqtc;
  4140. if (udata->inlen > 0 &&
  4141. !ib_is_udata_cleared(udata, 0,
  4142. udata->inlen))
  4143. return ERR_PTR(-EOPNOTSUPP);
  4144. if (init_attr->log_ind_tbl_size >
  4145. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4146. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4147. init_attr->log_ind_tbl_size,
  4148. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4149. return ERR_PTR(-EINVAL);
  4150. }
  4151. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4152. if (udata->outlen && udata->outlen < min_resp_len)
  4153. return ERR_PTR(-EINVAL);
  4154. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4155. if (!rwq_ind_tbl)
  4156. return ERR_PTR(-ENOMEM);
  4157. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4158. in = mlx5_vzalloc(inlen);
  4159. if (!in) {
  4160. err = -ENOMEM;
  4161. goto err;
  4162. }
  4163. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4164. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4165. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4166. for (i = 0; i < sz; i++)
  4167. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4168. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4169. kvfree(in);
  4170. if (err)
  4171. goto err;
  4172. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4173. if (udata->outlen) {
  4174. resp.response_length = offsetof(typeof(resp), response_length) +
  4175. sizeof(resp.response_length);
  4176. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4177. if (err)
  4178. goto err_copy;
  4179. }
  4180. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4181. err_copy:
  4182. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4183. err:
  4184. kfree(rwq_ind_tbl);
  4185. return ERR_PTR(err);
  4186. }
  4187. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4188. {
  4189. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4190. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4191. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4192. kfree(rwq_ind_tbl);
  4193. return 0;
  4194. }
  4195. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4196. u32 wq_attr_mask, struct ib_udata *udata)
  4197. {
  4198. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4199. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4200. struct mlx5_ib_modify_wq ucmd = {};
  4201. size_t required_cmd_sz;
  4202. int curr_wq_state;
  4203. int wq_state;
  4204. int inlen;
  4205. int err;
  4206. void *rqc;
  4207. void *in;
  4208. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4209. if (udata->inlen < required_cmd_sz)
  4210. return -EINVAL;
  4211. if (udata->inlen > sizeof(ucmd) &&
  4212. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4213. udata->inlen - sizeof(ucmd)))
  4214. return -EOPNOTSUPP;
  4215. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4216. return -EFAULT;
  4217. if (ucmd.comp_mask || ucmd.reserved)
  4218. return -EOPNOTSUPP;
  4219. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4220. in = mlx5_vzalloc(inlen);
  4221. if (!in)
  4222. return -ENOMEM;
  4223. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4224. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4225. wq_attr->curr_wq_state : wq->state;
  4226. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4227. wq_attr->wq_state : curr_wq_state;
  4228. if (curr_wq_state == IB_WQS_ERR)
  4229. curr_wq_state = MLX5_RQC_STATE_ERR;
  4230. if (wq_state == IB_WQS_ERR)
  4231. wq_state = MLX5_RQC_STATE_ERR;
  4232. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4233. MLX5_SET(rqc, rqc, state, wq_state);
  4234. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4235. kvfree(in);
  4236. if (!err)
  4237. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4238. return err;
  4239. }