main.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #if defined(CONFIG_X86)
  40. #include <asm/pat.h>
  41. #endif
  42. #include <linux/sched.h>
  43. #include <linux/delay.h>
  44. #include <rdma/ib_user_verbs.h>
  45. #include <rdma/ib_addr.h>
  46. #include <rdma/ib_cache.h>
  47. #include <linux/mlx5/port.h>
  48. #include <linux/mlx5/vport.h>
  49. #include <linux/list.h>
  50. #include <rdma/ib_smi.h>
  51. #include <rdma/ib_umem.h>
  52. #include <linux/in.h>
  53. #include <linux/etherdevice.h>
  54. #include <linux/mlx5/fs.h>
  55. #include "mlx5_ib.h"
  56. #define DRIVER_NAME "mlx5_ib"
  57. #define DRIVER_VERSION "2.2-1"
  58. #define DRIVER_RELDATE "Feb 2014"
  59. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  60. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  61. MODULE_LICENSE("Dual BSD/GPL");
  62. MODULE_VERSION(DRIVER_VERSION);
  63. static int deprecated_prof_sel = 2;
  64. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  65. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  66. static char mlx5_version[] =
  67. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  68. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  69. enum {
  70. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  71. };
  72. static enum rdma_link_layer
  73. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  74. {
  75. switch (port_type_cap) {
  76. case MLX5_CAP_PORT_TYPE_IB:
  77. return IB_LINK_LAYER_INFINIBAND;
  78. case MLX5_CAP_PORT_TYPE_ETH:
  79. return IB_LINK_LAYER_ETHERNET;
  80. default:
  81. return IB_LINK_LAYER_UNSPECIFIED;
  82. }
  83. }
  84. static enum rdma_link_layer
  85. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  86. {
  87. struct mlx5_ib_dev *dev = to_mdev(device);
  88. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  89. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  90. }
  91. static int mlx5_netdev_event(struct notifier_block *this,
  92. unsigned long event, void *ptr)
  93. {
  94. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  95. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  96. roce.nb);
  97. switch (event) {
  98. case NETDEV_REGISTER:
  99. case NETDEV_UNREGISTER:
  100. write_lock(&ibdev->roce.netdev_lock);
  101. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  102. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
  103. NULL : ndev;
  104. write_unlock(&ibdev->roce.netdev_lock);
  105. break;
  106. case NETDEV_UP:
  107. case NETDEV_DOWN: {
  108. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  109. struct net_device *upper = NULL;
  110. if (lag_ndev) {
  111. upper = netdev_master_upper_dev_get(lag_ndev);
  112. dev_put(lag_ndev);
  113. }
  114. if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
  115. && ibdev->ib_active) {
  116. struct ib_event ibev = { };
  117. ibev.device = &ibdev->ib_dev;
  118. ibev.event = (event == NETDEV_UP) ?
  119. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  120. ibev.element.port_num = 1;
  121. ib_dispatch_event(&ibev);
  122. }
  123. break;
  124. }
  125. default:
  126. break;
  127. }
  128. return NOTIFY_DONE;
  129. }
  130. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  131. u8 port_num)
  132. {
  133. struct mlx5_ib_dev *ibdev = to_mdev(device);
  134. struct net_device *ndev;
  135. ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
  136. if (ndev)
  137. return ndev;
  138. /* Ensure ndev does not disappear before we invoke dev_hold()
  139. */
  140. read_lock(&ibdev->roce.netdev_lock);
  141. ndev = ibdev->roce.netdev;
  142. if (ndev)
  143. dev_hold(ndev);
  144. read_unlock(&ibdev->roce.netdev_lock);
  145. return ndev;
  146. }
  147. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  148. struct ib_port_attr *props)
  149. {
  150. struct mlx5_ib_dev *dev = to_mdev(device);
  151. struct net_device *ndev, *upper;
  152. enum ib_mtu ndev_ib_mtu;
  153. u16 qkey_viol_cntr;
  154. memset(props, 0, sizeof(*props));
  155. props->port_cap_flags |= IB_PORT_CM_SUP;
  156. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  157. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  158. roce_address_table_size);
  159. props->max_mtu = IB_MTU_4096;
  160. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  161. props->pkey_tbl_len = 1;
  162. props->state = IB_PORT_DOWN;
  163. props->phys_state = 3;
  164. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  165. props->qkey_viol_cntr = qkey_viol_cntr;
  166. ndev = mlx5_ib_get_netdev(device, port_num);
  167. if (!ndev)
  168. return 0;
  169. if (mlx5_lag_is_active(dev->mdev)) {
  170. rcu_read_lock();
  171. upper = netdev_master_upper_dev_get_rcu(ndev);
  172. if (upper) {
  173. dev_put(ndev);
  174. ndev = upper;
  175. dev_hold(ndev);
  176. }
  177. rcu_read_unlock();
  178. }
  179. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  180. props->state = IB_PORT_ACTIVE;
  181. props->phys_state = 5;
  182. }
  183. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  184. dev_put(ndev);
  185. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  186. props->active_width = IB_WIDTH_4X; /* TODO */
  187. props->active_speed = IB_SPEED_QDR; /* TODO */
  188. return 0;
  189. }
  190. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  191. const struct ib_gid_attr *attr,
  192. void *mlx5_addr)
  193. {
  194. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  195. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  196. source_l3_address);
  197. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  198. source_mac_47_32);
  199. if (!gid)
  200. return;
  201. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  202. if (is_vlan_dev(attr->ndev)) {
  203. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  204. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  205. }
  206. switch (attr->gid_type) {
  207. case IB_GID_TYPE_IB:
  208. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  209. break;
  210. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  211. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  212. break;
  213. default:
  214. WARN_ON(true);
  215. }
  216. if (attr->gid_type != IB_GID_TYPE_IB) {
  217. if (ipv6_addr_v4mapped((void *)gid))
  218. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  219. MLX5_ROCE_L3_TYPE_IPV4);
  220. else
  221. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  222. MLX5_ROCE_L3_TYPE_IPV6);
  223. }
  224. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  225. !ipv6_addr_v4mapped((void *)gid))
  226. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  227. else
  228. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  229. }
  230. static int set_roce_addr(struct ib_device *device, u8 port_num,
  231. unsigned int index,
  232. const union ib_gid *gid,
  233. const struct ib_gid_attr *attr)
  234. {
  235. struct mlx5_ib_dev *dev = to_mdev(device);
  236. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
  237. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
  238. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  239. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  240. if (ll != IB_LINK_LAYER_ETHERNET)
  241. return -EINVAL;
  242. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  243. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  244. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  245. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  246. }
  247. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  248. unsigned int index, const union ib_gid *gid,
  249. const struct ib_gid_attr *attr,
  250. __always_unused void **context)
  251. {
  252. return set_roce_addr(device, port_num, index, gid, attr);
  253. }
  254. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  255. unsigned int index, __always_unused void **context)
  256. {
  257. return set_roce_addr(device, port_num, index, NULL, NULL);
  258. }
  259. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  260. int index)
  261. {
  262. struct ib_gid_attr attr;
  263. union ib_gid gid;
  264. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  265. return 0;
  266. if (!attr.ndev)
  267. return 0;
  268. dev_put(attr.ndev);
  269. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  270. return 0;
  271. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  272. }
  273. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  274. {
  275. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  276. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  277. return 0;
  278. }
  279. enum {
  280. MLX5_VPORT_ACCESS_METHOD_MAD,
  281. MLX5_VPORT_ACCESS_METHOD_HCA,
  282. MLX5_VPORT_ACCESS_METHOD_NIC,
  283. };
  284. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  285. {
  286. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  287. return MLX5_VPORT_ACCESS_METHOD_MAD;
  288. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  289. IB_LINK_LAYER_ETHERNET)
  290. return MLX5_VPORT_ACCESS_METHOD_NIC;
  291. return MLX5_VPORT_ACCESS_METHOD_HCA;
  292. }
  293. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  294. struct ib_device_attr *props)
  295. {
  296. u8 tmp;
  297. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  298. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  299. u8 atomic_req_8B_endianness_mode =
  300. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  301. /* Check if HW supports 8 bytes standard atomic operations and capable
  302. * of host endianness respond
  303. */
  304. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  305. if (((atomic_operations & tmp) == tmp) &&
  306. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  307. (atomic_req_8B_endianness_mode)) {
  308. props->atomic_cap = IB_ATOMIC_HCA;
  309. } else {
  310. props->atomic_cap = IB_ATOMIC_NONE;
  311. }
  312. }
  313. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  314. __be64 *sys_image_guid)
  315. {
  316. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  317. struct mlx5_core_dev *mdev = dev->mdev;
  318. u64 tmp;
  319. int err;
  320. switch (mlx5_get_vport_access_method(ibdev)) {
  321. case MLX5_VPORT_ACCESS_METHOD_MAD:
  322. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  323. sys_image_guid);
  324. case MLX5_VPORT_ACCESS_METHOD_HCA:
  325. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  326. break;
  327. case MLX5_VPORT_ACCESS_METHOD_NIC:
  328. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  329. break;
  330. default:
  331. return -EINVAL;
  332. }
  333. if (!err)
  334. *sys_image_guid = cpu_to_be64(tmp);
  335. return err;
  336. }
  337. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  338. u16 *max_pkeys)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  341. struct mlx5_core_dev *mdev = dev->mdev;
  342. switch (mlx5_get_vport_access_method(ibdev)) {
  343. case MLX5_VPORT_ACCESS_METHOD_MAD:
  344. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  345. case MLX5_VPORT_ACCESS_METHOD_HCA:
  346. case MLX5_VPORT_ACCESS_METHOD_NIC:
  347. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  348. pkey_table_size));
  349. return 0;
  350. default:
  351. return -EINVAL;
  352. }
  353. }
  354. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  355. u32 *vendor_id)
  356. {
  357. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  358. switch (mlx5_get_vport_access_method(ibdev)) {
  359. case MLX5_VPORT_ACCESS_METHOD_MAD:
  360. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  361. case MLX5_VPORT_ACCESS_METHOD_HCA:
  362. case MLX5_VPORT_ACCESS_METHOD_NIC:
  363. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  364. default:
  365. return -EINVAL;
  366. }
  367. }
  368. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  369. __be64 *node_guid)
  370. {
  371. u64 tmp;
  372. int err;
  373. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  374. case MLX5_VPORT_ACCESS_METHOD_MAD:
  375. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  376. case MLX5_VPORT_ACCESS_METHOD_HCA:
  377. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  378. break;
  379. case MLX5_VPORT_ACCESS_METHOD_NIC:
  380. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  381. break;
  382. default:
  383. return -EINVAL;
  384. }
  385. if (!err)
  386. *node_guid = cpu_to_be64(tmp);
  387. return err;
  388. }
  389. struct mlx5_reg_node_desc {
  390. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  391. };
  392. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  393. {
  394. struct mlx5_reg_node_desc in;
  395. if (mlx5_use_mad_ifc(dev))
  396. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  397. memset(&in, 0, sizeof(in));
  398. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  399. sizeof(struct mlx5_reg_node_desc),
  400. MLX5_REG_NODE_DESC, 0, 0);
  401. }
  402. static int mlx5_ib_query_device(struct ib_device *ibdev,
  403. struct ib_device_attr *props,
  404. struct ib_udata *uhw)
  405. {
  406. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  407. struct mlx5_core_dev *mdev = dev->mdev;
  408. int err = -ENOMEM;
  409. int max_sq_desc;
  410. int max_rq_sg;
  411. int max_sq_sg;
  412. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  413. struct mlx5_ib_query_device_resp resp = {};
  414. size_t resp_len;
  415. u64 max_tso;
  416. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  417. if (uhw->outlen && uhw->outlen < resp_len)
  418. return -EINVAL;
  419. else
  420. resp.response_length = resp_len;
  421. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  422. return -EINVAL;
  423. memset(props, 0, sizeof(*props));
  424. err = mlx5_query_system_image_guid(ibdev,
  425. &props->sys_image_guid);
  426. if (err)
  427. return err;
  428. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  429. if (err)
  430. return err;
  431. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  432. if (err)
  433. return err;
  434. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  435. (fw_rev_min(dev->mdev) << 16) |
  436. fw_rev_sub(dev->mdev);
  437. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  438. IB_DEVICE_PORT_ACTIVE_EVENT |
  439. IB_DEVICE_SYS_IMAGE_GUID |
  440. IB_DEVICE_RC_RNR_NAK_GEN;
  441. if (MLX5_CAP_GEN(mdev, pkv))
  442. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  443. if (MLX5_CAP_GEN(mdev, qkv))
  444. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  445. if (MLX5_CAP_GEN(mdev, apm))
  446. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  447. if (MLX5_CAP_GEN(mdev, xrc))
  448. props->device_cap_flags |= IB_DEVICE_XRC;
  449. if (MLX5_CAP_GEN(mdev, imaicl)) {
  450. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  451. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  452. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  453. /* We support 'Gappy' memory registration too */
  454. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  455. }
  456. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  457. if (MLX5_CAP_GEN(mdev, sho)) {
  458. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  459. /* At this stage no support for signature handover */
  460. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  461. IB_PROT_T10DIF_TYPE_2 |
  462. IB_PROT_T10DIF_TYPE_3;
  463. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  464. IB_GUARD_T10DIF_CSUM;
  465. }
  466. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  467. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  468. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  469. if (MLX5_CAP_ETH(mdev, csum_cap))
  470. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  471. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  472. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  473. if (max_tso) {
  474. resp.tso_caps.max_tso = 1 << max_tso;
  475. resp.tso_caps.supported_qpts |=
  476. 1 << IB_QPT_RAW_PACKET;
  477. resp.response_length += sizeof(resp.tso_caps);
  478. }
  479. }
  480. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  481. resp.rss_caps.rx_hash_function =
  482. MLX5_RX_HASH_FUNC_TOEPLITZ;
  483. resp.rss_caps.rx_hash_fields_mask =
  484. MLX5_RX_HASH_SRC_IPV4 |
  485. MLX5_RX_HASH_DST_IPV4 |
  486. MLX5_RX_HASH_SRC_IPV6 |
  487. MLX5_RX_HASH_DST_IPV6 |
  488. MLX5_RX_HASH_SRC_PORT_TCP |
  489. MLX5_RX_HASH_DST_PORT_TCP |
  490. MLX5_RX_HASH_SRC_PORT_UDP |
  491. MLX5_RX_HASH_DST_PORT_UDP;
  492. resp.response_length += sizeof(resp.rss_caps);
  493. }
  494. } else {
  495. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  496. resp.response_length += sizeof(resp.tso_caps);
  497. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  498. resp.response_length += sizeof(resp.rss_caps);
  499. }
  500. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  501. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  502. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  503. }
  504. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  505. MLX5_CAP_ETH(dev->mdev, scatter_fcs))
  506. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  507. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  508. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  509. props->vendor_part_id = mdev->pdev->device;
  510. props->hw_ver = mdev->pdev->revision;
  511. props->max_mr_size = ~0ull;
  512. props->page_size_cap = ~(min_page_size - 1);
  513. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  514. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  515. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  516. sizeof(struct mlx5_wqe_data_seg);
  517. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  518. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  519. sizeof(struct mlx5_wqe_raddr_seg)) /
  520. sizeof(struct mlx5_wqe_data_seg);
  521. props->max_sge = min(max_rq_sg, max_sq_sg);
  522. props->max_sge_rd = MLX5_MAX_SGE_RD;
  523. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  524. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  525. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  526. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  527. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  528. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  529. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  530. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  531. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  532. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  533. props->max_srq_sge = max_rq_sg - 1;
  534. props->max_fast_reg_page_list_len =
  535. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  536. get_atomic_caps(dev, props);
  537. props->masked_atomic_cap = IB_ATOMIC_NONE;
  538. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  539. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  540. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  541. props->max_mcast_grp;
  542. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  543. props->max_ah = INT_MAX;
  544. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  545. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  546. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  547. if (MLX5_CAP_GEN(mdev, pg))
  548. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  549. props->odp_caps = dev->odp_caps;
  550. #endif
  551. if (MLX5_CAP_GEN(mdev, cd))
  552. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  553. if (!mlx5_core_is_pf(mdev))
  554. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  555. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  556. IB_LINK_LAYER_ETHERNET) {
  557. props->rss_caps.max_rwq_indirection_tables =
  558. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  559. props->rss_caps.max_rwq_indirection_table_size =
  560. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  561. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  562. props->max_wq_type_rq =
  563. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  564. }
  565. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  566. uhw->outlen)) {
  567. resp.mlx5_ib_support_multi_pkt_send_wqes =
  568. MLX5_CAP_ETH(mdev, multi_pkt_send_wqe);
  569. resp.response_length +=
  570. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  571. }
  572. if (field_avail(typeof(resp), reserved, uhw->outlen))
  573. resp.response_length += sizeof(resp.reserved);
  574. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  575. resp.cqe_comp_caps.max_num =
  576. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  577. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  578. resp.cqe_comp_caps.supported_format =
  579. MLX5_IB_CQE_RES_FORMAT_HASH |
  580. MLX5_IB_CQE_RES_FORMAT_CSUM;
  581. resp.response_length += sizeof(resp.cqe_comp_caps);
  582. }
  583. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
  584. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  585. MLX5_CAP_GEN(mdev, qos)) {
  586. resp.packet_pacing_caps.qp_rate_limit_max =
  587. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  588. resp.packet_pacing_caps.qp_rate_limit_min =
  589. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  590. resp.packet_pacing_caps.supported_qpts |=
  591. 1 << IB_QPT_RAW_PACKET;
  592. }
  593. resp.response_length += sizeof(resp.packet_pacing_caps);
  594. }
  595. if (uhw->outlen) {
  596. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  597. if (err)
  598. return err;
  599. }
  600. return 0;
  601. }
  602. enum mlx5_ib_width {
  603. MLX5_IB_WIDTH_1X = 1 << 0,
  604. MLX5_IB_WIDTH_2X = 1 << 1,
  605. MLX5_IB_WIDTH_4X = 1 << 2,
  606. MLX5_IB_WIDTH_8X = 1 << 3,
  607. MLX5_IB_WIDTH_12X = 1 << 4
  608. };
  609. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  610. u8 *ib_width)
  611. {
  612. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  613. int err = 0;
  614. if (active_width & MLX5_IB_WIDTH_1X) {
  615. *ib_width = IB_WIDTH_1X;
  616. } else if (active_width & MLX5_IB_WIDTH_2X) {
  617. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  618. (int)active_width);
  619. err = -EINVAL;
  620. } else if (active_width & MLX5_IB_WIDTH_4X) {
  621. *ib_width = IB_WIDTH_4X;
  622. } else if (active_width & MLX5_IB_WIDTH_8X) {
  623. *ib_width = IB_WIDTH_8X;
  624. } else if (active_width & MLX5_IB_WIDTH_12X) {
  625. *ib_width = IB_WIDTH_12X;
  626. } else {
  627. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  628. (int)active_width);
  629. err = -EINVAL;
  630. }
  631. return err;
  632. }
  633. static int mlx5_mtu_to_ib_mtu(int mtu)
  634. {
  635. switch (mtu) {
  636. case 256: return 1;
  637. case 512: return 2;
  638. case 1024: return 3;
  639. case 2048: return 4;
  640. case 4096: return 5;
  641. default:
  642. pr_warn("invalid mtu\n");
  643. return -1;
  644. }
  645. }
  646. enum ib_max_vl_num {
  647. __IB_MAX_VL_0 = 1,
  648. __IB_MAX_VL_0_1 = 2,
  649. __IB_MAX_VL_0_3 = 3,
  650. __IB_MAX_VL_0_7 = 4,
  651. __IB_MAX_VL_0_14 = 5,
  652. };
  653. enum mlx5_vl_hw_cap {
  654. MLX5_VL_HW_0 = 1,
  655. MLX5_VL_HW_0_1 = 2,
  656. MLX5_VL_HW_0_2 = 3,
  657. MLX5_VL_HW_0_3 = 4,
  658. MLX5_VL_HW_0_4 = 5,
  659. MLX5_VL_HW_0_5 = 6,
  660. MLX5_VL_HW_0_6 = 7,
  661. MLX5_VL_HW_0_7 = 8,
  662. MLX5_VL_HW_0_14 = 15
  663. };
  664. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  665. u8 *max_vl_num)
  666. {
  667. switch (vl_hw_cap) {
  668. case MLX5_VL_HW_0:
  669. *max_vl_num = __IB_MAX_VL_0;
  670. break;
  671. case MLX5_VL_HW_0_1:
  672. *max_vl_num = __IB_MAX_VL_0_1;
  673. break;
  674. case MLX5_VL_HW_0_3:
  675. *max_vl_num = __IB_MAX_VL_0_3;
  676. break;
  677. case MLX5_VL_HW_0_7:
  678. *max_vl_num = __IB_MAX_VL_0_7;
  679. break;
  680. case MLX5_VL_HW_0_14:
  681. *max_vl_num = __IB_MAX_VL_0_14;
  682. break;
  683. default:
  684. return -EINVAL;
  685. }
  686. return 0;
  687. }
  688. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  689. struct ib_port_attr *props)
  690. {
  691. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  692. struct mlx5_core_dev *mdev = dev->mdev;
  693. struct mlx5_hca_vport_context *rep;
  694. u16 max_mtu;
  695. u16 oper_mtu;
  696. int err;
  697. u8 ib_link_width_oper;
  698. u8 vl_hw_cap;
  699. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  700. if (!rep) {
  701. err = -ENOMEM;
  702. goto out;
  703. }
  704. memset(props, 0, sizeof(*props));
  705. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  706. if (err)
  707. goto out;
  708. props->lid = rep->lid;
  709. props->lmc = rep->lmc;
  710. props->sm_lid = rep->sm_lid;
  711. props->sm_sl = rep->sm_sl;
  712. props->state = rep->vport_state;
  713. props->phys_state = rep->port_physical_state;
  714. props->port_cap_flags = rep->cap_mask1;
  715. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  716. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  717. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  718. props->bad_pkey_cntr = rep->pkey_violation_counter;
  719. props->qkey_viol_cntr = rep->qkey_violation_counter;
  720. props->subnet_timeout = rep->subnet_timeout;
  721. props->init_type_reply = rep->init_type_reply;
  722. props->grh_required = rep->grh_required;
  723. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  724. if (err)
  725. goto out;
  726. err = translate_active_width(ibdev, ib_link_width_oper,
  727. &props->active_width);
  728. if (err)
  729. goto out;
  730. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  731. if (err)
  732. goto out;
  733. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  734. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  735. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  736. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  737. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  738. if (err)
  739. goto out;
  740. err = translate_max_vl_num(ibdev, vl_hw_cap,
  741. &props->max_vl_num);
  742. out:
  743. kfree(rep);
  744. return err;
  745. }
  746. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  747. struct ib_port_attr *props)
  748. {
  749. switch (mlx5_get_vport_access_method(ibdev)) {
  750. case MLX5_VPORT_ACCESS_METHOD_MAD:
  751. return mlx5_query_mad_ifc_port(ibdev, port, props);
  752. case MLX5_VPORT_ACCESS_METHOD_HCA:
  753. return mlx5_query_hca_port(ibdev, port, props);
  754. case MLX5_VPORT_ACCESS_METHOD_NIC:
  755. return mlx5_query_port_roce(ibdev, port, props);
  756. default:
  757. return -EINVAL;
  758. }
  759. }
  760. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  761. union ib_gid *gid)
  762. {
  763. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  764. struct mlx5_core_dev *mdev = dev->mdev;
  765. switch (mlx5_get_vport_access_method(ibdev)) {
  766. case MLX5_VPORT_ACCESS_METHOD_MAD:
  767. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  768. case MLX5_VPORT_ACCESS_METHOD_HCA:
  769. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  770. default:
  771. return -EINVAL;
  772. }
  773. }
  774. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  775. u16 *pkey)
  776. {
  777. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  778. struct mlx5_core_dev *mdev = dev->mdev;
  779. switch (mlx5_get_vport_access_method(ibdev)) {
  780. case MLX5_VPORT_ACCESS_METHOD_MAD:
  781. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  782. case MLX5_VPORT_ACCESS_METHOD_HCA:
  783. case MLX5_VPORT_ACCESS_METHOD_NIC:
  784. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  785. pkey);
  786. default:
  787. return -EINVAL;
  788. }
  789. }
  790. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  791. struct ib_device_modify *props)
  792. {
  793. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  794. struct mlx5_reg_node_desc in;
  795. struct mlx5_reg_node_desc out;
  796. int err;
  797. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  798. return -EOPNOTSUPP;
  799. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  800. return 0;
  801. /*
  802. * If possible, pass node desc to FW, so it can generate
  803. * a 144 trap. If cmd fails, just ignore.
  804. */
  805. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  806. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  807. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  808. if (err)
  809. return err;
  810. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  811. return err;
  812. }
  813. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  814. struct ib_port_modify *props)
  815. {
  816. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  817. struct ib_port_attr attr;
  818. u32 tmp;
  819. int err;
  820. mutex_lock(&dev->cap_mask_mutex);
  821. err = mlx5_ib_query_port(ibdev, port, &attr);
  822. if (err)
  823. goto out;
  824. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  825. ~props->clr_port_cap_mask;
  826. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  827. out:
  828. mutex_unlock(&dev->cap_mask_mutex);
  829. return err;
  830. }
  831. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  832. struct ib_udata *udata)
  833. {
  834. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  835. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  836. struct mlx5_ib_alloc_ucontext_resp resp = {};
  837. struct mlx5_ib_ucontext *context;
  838. struct mlx5_uuar_info *uuari;
  839. struct mlx5_uar *uars;
  840. int gross_uuars;
  841. int num_uars;
  842. int ver;
  843. int uuarn;
  844. int err;
  845. int i;
  846. size_t reqlen;
  847. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  848. max_cqe_version);
  849. if (!dev->ib_active)
  850. return ERR_PTR(-EAGAIN);
  851. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  852. return ERR_PTR(-EINVAL);
  853. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  854. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  855. ver = 0;
  856. else if (reqlen >= min_req_v2)
  857. ver = 2;
  858. else
  859. return ERR_PTR(-EINVAL);
  860. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  861. if (err)
  862. return ERR_PTR(err);
  863. if (req.flags)
  864. return ERR_PTR(-EINVAL);
  865. if (req.total_num_uuars > MLX5_MAX_UUARS)
  866. return ERR_PTR(-ENOMEM);
  867. if (req.total_num_uuars == 0)
  868. return ERR_PTR(-EINVAL);
  869. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  870. return ERR_PTR(-EOPNOTSUPP);
  871. if (reqlen > sizeof(req) &&
  872. !ib_is_udata_cleared(udata, sizeof(req),
  873. reqlen - sizeof(req)))
  874. return ERR_PTR(-EOPNOTSUPP);
  875. req.total_num_uuars = ALIGN(req.total_num_uuars,
  876. MLX5_NON_FP_BF_REGS_PER_PAGE);
  877. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  878. return ERR_PTR(-EINVAL);
  879. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  880. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  881. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  882. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  883. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  884. resp.cache_line_size = cache_line_size();
  885. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  886. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  887. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  888. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  889. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  890. resp.cqe_version = min_t(__u8,
  891. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  892. req.max_cqe_version);
  893. resp.response_length = min(offsetof(typeof(resp), response_length) +
  894. sizeof(resp.response_length), udata->outlen);
  895. context = kzalloc(sizeof(*context), GFP_KERNEL);
  896. if (!context)
  897. return ERR_PTR(-ENOMEM);
  898. uuari = &context->uuari;
  899. mutex_init(&uuari->lock);
  900. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  901. if (!uars) {
  902. err = -ENOMEM;
  903. goto out_ctx;
  904. }
  905. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  906. sizeof(*uuari->bitmap),
  907. GFP_KERNEL);
  908. if (!uuari->bitmap) {
  909. err = -ENOMEM;
  910. goto out_uar_ctx;
  911. }
  912. /*
  913. * clear all fast path uuars
  914. */
  915. for (i = 0; i < gross_uuars; i++) {
  916. uuarn = i & 3;
  917. if (uuarn == 2 || uuarn == 3)
  918. set_bit(i, uuari->bitmap);
  919. }
  920. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  921. if (!uuari->count) {
  922. err = -ENOMEM;
  923. goto out_bitmap;
  924. }
  925. for (i = 0; i < num_uars; i++) {
  926. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  927. if (err)
  928. goto out_count;
  929. }
  930. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  931. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  932. #endif
  933. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  934. err = mlx5_core_alloc_transport_domain(dev->mdev,
  935. &context->tdn);
  936. if (err)
  937. goto out_uars;
  938. }
  939. INIT_LIST_HEAD(&context->vma_private_list);
  940. INIT_LIST_HEAD(&context->db_page_list);
  941. mutex_init(&context->db_page_mutex);
  942. resp.tot_uuars = req.total_num_uuars;
  943. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  944. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  945. resp.response_length += sizeof(resp.cqe_version);
  946. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  947. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  948. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  949. resp.response_length += sizeof(resp.cmds_supp_uhw);
  950. }
  951. /*
  952. * We don't want to expose information from the PCI bar that is located
  953. * after 4096 bytes, so if the arch only supports larger pages, let's
  954. * pretend we don't support reading the HCA's core clock. This is also
  955. * forced by mmap function.
  956. */
  957. if (PAGE_SIZE <= 4096 &&
  958. field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  959. resp.comp_mask |=
  960. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  961. resp.hca_core_clock_offset =
  962. offsetof(struct mlx5_init_seg, internal_timer_h) %
  963. PAGE_SIZE;
  964. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  965. sizeof(resp.reserved2);
  966. }
  967. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  968. if (err)
  969. goto out_td;
  970. uuari->ver = ver;
  971. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  972. uuari->uars = uars;
  973. uuari->num_uars = num_uars;
  974. context->cqe_version = resp.cqe_version;
  975. return &context->ibucontext;
  976. out_td:
  977. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  978. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  979. out_uars:
  980. for (i--; i >= 0; i--)
  981. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  982. out_count:
  983. kfree(uuari->count);
  984. out_bitmap:
  985. kfree(uuari->bitmap);
  986. out_uar_ctx:
  987. kfree(uars);
  988. out_ctx:
  989. kfree(context);
  990. return ERR_PTR(err);
  991. }
  992. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  993. {
  994. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  995. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  996. struct mlx5_uuar_info *uuari = &context->uuari;
  997. int i;
  998. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  999. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  1000. for (i = 0; i < uuari->num_uars; i++) {
  1001. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  1002. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  1003. }
  1004. kfree(uuari->count);
  1005. kfree(uuari->bitmap);
  1006. kfree(uuari->uars);
  1007. kfree(context);
  1008. return 0;
  1009. }
  1010. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  1011. {
  1012. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  1013. }
  1014. static int get_command(unsigned long offset)
  1015. {
  1016. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1017. }
  1018. static int get_arg(unsigned long offset)
  1019. {
  1020. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1021. }
  1022. static int get_index(unsigned long offset)
  1023. {
  1024. return get_arg(offset);
  1025. }
  1026. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1027. {
  1028. /* vma_open is called when a new VMA is created on top of our VMA. This
  1029. * is done through either mremap flow or split_vma (usually due to
  1030. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1031. * as this VMA is strongly hardware related. Therefore we set the
  1032. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1033. * calling us again and trying to do incorrect actions. We assume that
  1034. * the original VMA size is exactly a single page, and therefore all
  1035. * "splitting" operation will not happen to it.
  1036. */
  1037. area->vm_ops = NULL;
  1038. }
  1039. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1040. {
  1041. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1042. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1043. * file itself is closed, therefore no sync is needed with the regular
  1044. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1045. * However need a sync with accessing the vma as part of
  1046. * mlx5_ib_disassociate_ucontext.
  1047. * The close operation is usually called under mm->mmap_sem except when
  1048. * process is exiting.
  1049. * The exiting case is handled explicitly as part of
  1050. * mlx5_ib_disassociate_ucontext.
  1051. */
  1052. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1053. /* setting the vma context pointer to null in the mlx5_ib driver's
  1054. * private data, to protect a race condition in
  1055. * mlx5_ib_disassociate_ucontext().
  1056. */
  1057. mlx5_ib_vma_priv_data->vma = NULL;
  1058. list_del(&mlx5_ib_vma_priv_data->list);
  1059. kfree(mlx5_ib_vma_priv_data);
  1060. }
  1061. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1062. .open = mlx5_ib_vma_open,
  1063. .close = mlx5_ib_vma_close
  1064. };
  1065. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1066. struct mlx5_ib_ucontext *ctx)
  1067. {
  1068. struct mlx5_ib_vma_private_data *vma_prv;
  1069. struct list_head *vma_head = &ctx->vma_private_list;
  1070. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1071. if (!vma_prv)
  1072. return -ENOMEM;
  1073. vma_prv->vma = vma;
  1074. vma->vm_private_data = vma_prv;
  1075. vma->vm_ops = &mlx5_ib_vm_ops;
  1076. list_add(&vma_prv->list, vma_head);
  1077. return 0;
  1078. }
  1079. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1080. {
  1081. int ret;
  1082. struct vm_area_struct *vma;
  1083. struct mlx5_ib_vma_private_data *vma_private, *n;
  1084. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1085. struct task_struct *owning_process = NULL;
  1086. struct mm_struct *owning_mm = NULL;
  1087. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1088. if (!owning_process)
  1089. return;
  1090. owning_mm = get_task_mm(owning_process);
  1091. if (!owning_mm) {
  1092. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1093. while (1) {
  1094. put_task_struct(owning_process);
  1095. usleep_range(1000, 2000);
  1096. owning_process = get_pid_task(ibcontext->tgid,
  1097. PIDTYPE_PID);
  1098. if (!owning_process ||
  1099. owning_process->state == TASK_DEAD) {
  1100. pr_info("disassociate ucontext done, task was terminated\n");
  1101. /* in case task was dead need to release the
  1102. * task struct.
  1103. */
  1104. if (owning_process)
  1105. put_task_struct(owning_process);
  1106. return;
  1107. }
  1108. }
  1109. }
  1110. /* need to protect from a race on closing the vma as part of
  1111. * mlx5_ib_vma_close.
  1112. */
  1113. down_read(&owning_mm->mmap_sem);
  1114. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1115. list) {
  1116. vma = vma_private->vma;
  1117. ret = zap_vma_ptes(vma, vma->vm_start,
  1118. PAGE_SIZE);
  1119. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1120. /* context going to be destroyed, should
  1121. * not access ops any more.
  1122. */
  1123. vma->vm_ops = NULL;
  1124. list_del(&vma_private->list);
  1125. kfree(vma_private);
  1126. }
  1127. up_read(&owning_mm->mmap_sem);
  1128. mmput(owning_mm);
  1129. put_task_struct(owning_process);
  1130. }
  1131. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1132. {
  1133. switch (cmd) {
  1134. case MLX5_IB_MMAP_WC_PAGE:
  1135. return "WC";
  1136. case MLX5_IB_MMAP_REGULAR_PAGE:
  1137. return "best effort WC";
  1138. case MLX5_IB_MMAP_NC_PAGE:
  1139. return "NC";
  1140. default:
  1141. return NULL;
  1142. }
  1143. }
  1144. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1145. struct vm_area_struct *vma,
  1146. struct mlx5_ib_ucontext *context)
  1147. {
  1148. struct mlx5_uuar_info *uuari = &context->uuari;
  1149. int err;
  1150. unsigned long idx;
  1151. phys_addr_t pfn, pa;
  1152. pgprot_t prot;
  1153. switch (cmd) {
  1154. case MLX5_IB_MMAP_WC_PAGE:
  1155. /* Some architectures don't support WC memory */
  1156. #if defined(CONFIG_X86)
  1157. if (!pat_enabled())
  1158. return -EPERM;
  1159. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1160. return -EPERM;
  1161. #endif
  1162. /* fall through */
  1163. case MLX5_IB_MMAP_REGULAR_PAGE:
  1164. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1165. prot = pgprot_writecombine(vma->vm_page_prot);
  1166. break;
  1167. case MLX5_IB_MMAP_NC_PAGE:
  1168. prot = pgprot_noncached(vma->vm_page_prot);
  1169. break;
  1170. default:
  1171. return -EINVAL;
  1172. }
  1173. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1174. return -EINVAL;
  1175. idx = get_index(vma->vm_pgoff);
  1176. if (idx >= uuari->num_uars)
  1177. return -EINVAL;
  1178. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  1179. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1180. vma->vm_page_prot = prot;
  1181. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1182. PAGE_SIZE, vma->vm_page_prot);
  1183. if (err) {
  1184. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1185. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1186. return -EAGAIN;
  1187. }
  1188. pa = pfn << PAGE_SHIFT;
  1189. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1190. vma->vm_start, &pa);
  1191. return mlx5_ib_set_vma_data(vma, context);
  1192. }
  1193. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1194. {
  1195. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1196. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1197. unsigned long command;
  1198. phys_addr_t pfn;
  1199. command = get_command(vma->vm_pgoff);
  1200. switch (command) {
  1201. case MLX5_IB_MMAP_WC_PAGE:
  1202. case MLX5_IB_MMAP_NC_PAGE:
  1203. case MLX5_IB_MMAP_REGULAR_PAGE:
  1204. return uar_mmap(dev, command, vma, context);
  1205. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1206. return -ENOSYS;
  1207. case MLX5_IB_MMAP_CORE_CLOCK:
  1208. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1209. return -EINVAL;
  1210. if (vma->vm_flags & VM_WRITE)
  1211. return -EPERM;
  1212. /* Don't expose to user-space information it shouldn't have */
  1213. if (PAGE_SIZE > 4096)
  1214. return -EOPNOTSUPP;
  1215. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1216. pfn = (dev->mdev->iseg_base +
  1217. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1218. PAGE_SHIFT;
  1219. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1220. PAGE_SIZE, vma->vm_page_prot))
  1221. return -EAGAIN;
  1222. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1223. vma->vm_start,
  1224. (unsigned long long)pfn << PAGE_SHIFT);
  1225. break;
  1226. default:
  1227. return -EINVAL;
  1228. }
  1229. return 0;
  1230. }
  1231. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1232. struct ib_ucontext *context,
  1233. struct ib_udata *udata)
  1234. {
  1235. struct mlx5_ib_alloc_pd_resp resp;
  1236. struct mlx5_ib_pd *pd;
  1237. int err;
  1238. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1239. if (!pd)
  1240. return ERR_PTR(-ENOMEM);
  1241. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1242. if (err) {
  1243. kfree(pd);
  1244. return ERR_PTR(err);
  1245. }
  1246. if (context) {
  1247. resp.pdn = pd->pdn;
  1248. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1249. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1250. kfree(pd);
  1251. return ERR_PTR(-EFAULT);
  1252. }
  1253. }
  1254. return &pd->ibpd;
  1255. }
  1256. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1257. {
  1258. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1259. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1260. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1261. kfree(mpd);
  1262. return 0;
  1263. }
  1264. enum {
  1265. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1266. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1267. MATCH_CRITERIA_ENABLE_INNER_BIT
  1268. };
  1269. #define HEADER_IS_ZERO(match_criteria, headers) \
  1270. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1271. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1272. static u8 get_match_criteria_enable(u32 *match_criteria)
  1273. {
  1274. u8 match_criteria_enable;
  1275. match_criteria_enable =
  1276. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1277. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1278. match_criteria_enable |=
  1279. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1280. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1281. match_criteria_enable |=
  1282. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1283. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1284. return match_criteria_enable;
  1285. }
  1286. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1287. {
  1288. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1289. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1290. }
  1291. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  1292. bool inner)
  1293. {
  1294. if (inner) {
  1295. MLX5_SET(fte_match_set_misc,
  1296. misc_c, inner_ipv6_flow_label, mask);
  1297. MLX5_SET(fte_match_set_misc,
  1298. misc_v, inner_ipv6_flow_label, val);
  1299. } else {
  1300. MLX5_SET(fte_match_set_misc,
  1301. misc_c, outer_ipv6_flow_label, mask);
  1302. MLX5_SET(fte_match_set_misc,
  1303. misc_v, outer_ipv6_flow_label, val);
  1304. }
  1305. }
  1306. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1307. {
  1308. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1309. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1310. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1311. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1312. }
  1313. #define LAST_ETH_FIELD vlan_tag
  1314. #define LAST_IB_FIELD sl
  1315. #define LAST_IPV4_FIELD tos
  1316. #define LAST_IPV6_FIELD traffic_class
  1317. #define LAST_TCP_UDP_FIELD src_port
  1318. #define LAST_TUNNEL_FIELD tunnel_id
  1319. /* Field is the last supported field */
  1320. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1321. memchr_inv((void *)&filter.field +\
  1322. sizeof(filter.field), 0,\
  1323. sizeof(filter) -\
  1324. offsetof(typeof(filter), field) -\
  1325. sizeof(filter.field))
  1326. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1327. const union ib_flow_spec *ib_spec)
  1328. {
  1329. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1330. misc_parameters);
  1331. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1332. misc_parameters);
  1333. void *headers_c;
  1334. void *headers_v;
  1335. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  1336. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1337. inner_headers);
  1338. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1339. inner_headers);
  1340. } else {
  1341. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1342. outer_headers);
  1343. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1344. outer_headers);
  1345. }
  1346. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  1347. case IB_FLOW_SPEC_ETH:
  1348. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  1349. return -ENOTSUPP;
  1350. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1351. dmac_47_16),
  1352. ib_spec->eth.mask.dst_mac);
  1353. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1354. dmac_47_16),
  1355. ib_spec->eth.val.dst_mac);
  1356. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1357. smac_47_16),
  1358. ib_spec->eth.mask.src_mac);
  1359. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1360. smac_47_16),
  1361. ib_spec->eth.val.src_mac);
  1362. if (ib_spec->eth.mask.vlan_tag) {
  1363. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1364. vlan_tag, 1);
  1365. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1366. vlan_tag, 1);
  1367. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1368. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1369. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1370. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1371. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1372. first_cfi,
  1373. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1374. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1375. first_cfi,
  1376. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1377. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1378. first_prio,
  1379. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1380. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1381. first_prio,
  1382. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1383. }
  1384. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1385. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1386. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1387. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1388. break;
  1389. case IB_FLOW_SPEC_IPV4:
  1390. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  1391. return -ENOTSUPP;
  1392. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1393. ethertype, 0xffff);
  1394. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1395. ethertype, ETH_P_IP);
  1396. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1397. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1398. &ib_spec->ipv4.mask.src_ip,
  1399. sizeof(ib_spec->ipv4.mask.src_ip));
  1400. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1401. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1402. &ib_spec->ipv4.val.src_ip,
  1403. sizeof(ib_spec->ipv4.val.src_ip));
  1404. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1405. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1406. &ib_spec->ipv4.mask.dst_ip,
  1407. sizeof(ib_spec->ipv4.mask.dst_ip));
  1408. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1409. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1410. &ib_spec->ipv4.val.dst_ip,
  1411. sizeof(ib_spec->ipv4.val.dst_ip));
  1412. set_tos(headers_c, headers_v,
  1413. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  1414. set_proto(headers_c, headers_v,
  1415. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  1416. break;
  1417. case IB_FLOW_SPEC_IPV6:
  1418. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  1419. return -ENOTSUPP;
  1420. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  1421. ethertype, 0xffff);
  1422. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  1423. ethertype, ETH_P_IPV6);
  1424. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1425. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1426. &ib_spec->ipv6.mask.src_ip,
  1427. sizeof(ib_spec->ipv6.mask.src_ip));
  1428. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1429. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1430. &ib_spec->ipv6.val.src_ip,
  1431. sizeof(ib_spec->ipv6.val.src_ip));
  1432. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  1433. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1434. &ib_spec->ipv6.mask.dst_ip,
  1435. sizeof(ib_spec->ipv6.mask.dst_ip));
  1436. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  1437. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1438. &ib_spec->ipv6.val.dst_ip,
  1439. sizeof(ib_spec->ipv6.val.dst_ip));
  1440. set_tos(headers_c, headers_v,
  1441. ib_spec->ipv6.mask.traffic_class,
  1442. ib_spec->ipv6.val.traffic_class);
  1443. set_proto(headers_c, headers_v,
  1444. ib_spec->ipv6.mask.next_hdr,
  1445. ib_spec->ipv6.val.next_hdr);
  1446. set_flow_label(misc_params_c, misc_params_v,
  1447. ntohl(ib_spec->ipv6.mask.flow_label),
  1448. ntohl(ib_spec->ipv6.val.flow_label),
  1449. ib_spec->type & IB_FLOW_SPEC_INNER);
  1450. break;
  1451. case IB_FLOW_SPEC_TCP:
  1452. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1453. LAST_TCP_UDP_FIELD))
  1454. return -ENOTSUPP;
  1455. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1456. 0xff);
  1457. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1458. IPPROTO_TCP);
  1459. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  1460. ntohs(ib_spec->tcp_udp.mask.src_port));
  1461. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  1462. ntohs(ib_spec->tcp_udp.val.src_port));
  1463. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  1464. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1465. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  1466. ntohs(ib_spec->tcp_udp.val.dst_port));
  1467. break;
  1468. case IB_FLOW_SPEC_UDP:
  1469. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  1470. LAST_TCP_UDP_FIELD))
  1471. return -ENOTSUPP;
  1472. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  1473. 0xff);
  1474. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  1475. IPPROTO_UDP);
  1476. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  1477. ntohs(ib_spec->tcp_udp.mask.src_port));
  1478. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  1479. ntohs(ib_spec->tcp_udp.val.src_port));
  1480. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  1481. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1482. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  1483. ntohs(ib_spec->tcp_udp.val.dst_port));
  1484. break;
  1485. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  1486. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  1487. LAST_TUNNEL_FIELD))
  1488. return -ENOTSUPP;
  1489. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  1490. ntohl(ib_spec->tunnel.mask.tunnel_id));
  1491. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  1492. ntohl(ib_spec->tunnel.val.tunnel_id));
  1493. break;
  1494. default:
  1495. return -EINVAL;
  1496. }
  1497. return 0;
  1498. }
  1499. /* If a flow could catch both multicast and unicast packets,
  1500. * it won't fall into the multicast flow steering table and this rule
  1501. * could steal other multicast packets.
  1502. */
  1503. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1504. {
  1505. struct ib_flow_spec_eth *eth_spec;
  1506. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1507. ib_attr->size < sizeof(struct ib_flow_attr) +
  1508. sizeof(struct ib_flow_spec_eth) ||
  1509. ib_attr->num_of_specs < 1)
  1510. return false;
  1511. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1512. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1513. eth_spec->size != sizeof(*eth_spec))
  1514. return false;
  1515. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1516. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1517. }
  1518. static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
  1519. {
  1520. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1521. bool has_ipv4_spec = false;
  1522. bool eth_type_ipv4 = true;
  1523. unsigned int spec_index;
  1524. /* Validate that ethertype is correct */
  1525. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1526. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1527. ib_spec->eth.mask.ether_type) {
  1528. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1529. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1530. eth_type_ipv4 = false;
  1531. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1532. has_ipv4_spec = true;
  1533. }
  1534. ib_spec = (void *)ib_spec + ib_spec->size;
  1535. }
  1536. return !has_ipv4_spec || eth_type_ipv4;
  1537. }
  1538. static void put_flow_table(struct mlx5_ib_dev *dev,
  1539. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1540. {
  1541. prio->refcount -= !!ft_added;
  1542. if (!prio->refcount) {
  1543. mlx5_destroy_flow_table(prio->flow_table);
  1544. prio->flow_table = NULL;
  1545. }
  1546. }
  1547. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1548. {
  1549. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1550. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1551. struct mlx5_ib_flow_handler,
  1552. ibflow);
  1553. struct mlx5_ib_flow_handler *iter, *tmp;
  1554. mutex_lock(&dev->flow_db.lock);
  1555. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1556. mlx5_del_flow_rules(iter->rule);
  1557. put_flow_table(dev, iter->prio, true);
  1558. list_del(&iter->list);
  1559. kfree(iter);
  1560. }
  1561. mlx5_del_flow_rules(handler->rule);
  1562. put_flow_table(dev, handler->prio, true);
  1563. mutex_unlock(&dev->flow_db.lock);
  1564. kfree(handler);
  1565. return 0;
  1566. }
  1567. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1568. {
  1569. priority *= 2;
  1570. if (!dont_trap)
  1571. priority++;
  1572. return priority;
  1573. }
  1574. enum flow_table_type {
  1575. MLX5_IB_FT_RX,
  1576. MLX5_IB_FT_TX
  1577. };
  1578. #define MLX5_FS_MAX_TYPES 10
  1579. #define MLX5_FS_MAX_ENTRIES 32000UL
  1580. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1581. struct ib_flow_attr *flow_attr,
  1582. enum flow_table_type ft_type)
  1583. {
  1584. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1585. struct mlx5_flow_namespace *ns = NULL;
  1586. struct mlx5_ib_flow_prio *prio;
  1587. struct mlx5_flow_table *ft;
  1588. int num_entries;
  1589. int num_groups;
  1590. int priority;
  1591. int err = 0;
  1592. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1593. if (flow_is_multicast_only(flow_attr) &&
  1594. !dont_trap)
  1595. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1596. else
  1597. priority = ib_prio_to_core_prio(flow_attr->priority,
  1598. dont_trap);
  1599. ns = mlx5_get_flow_namespace(dev->mdev,
  1600. MLX5_FLOW_NAMESPACE_BYPASS);
  1601. num_entries = MLX5_FS_MAX_ENTRIES;
  1602. num_groups = MLX5_FS_MAX_TYPES;
  1603. prio = &dev->flow_db.prios[priority];
  1604. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1605. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1606. ns = mlx5_get_flow_namespace(dev->mdev,
  1607. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1608. build_leftovers_ft_param(&priority,
  1609. &num_entries,
  1610. &num_groups);
  1611. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1612. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1613. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  1614. allow_sniffer_and_nic_rx_shared_tir))
  1615. return ERR_PTR(-ENOTSUPP);
  1616. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  1617. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  1618. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  1619. prio = &dev->flow_db.sniffer[ft_type];
  1620. priority = 0;
  1621. num_entries = 1;
  1622. num_groups = 1;
  1623. }
  1624. if (!ns)
  1625. return ERR_PTR(-ENOTSUPP);
  1626. ft = prio->flow_table;
  1627. if (!ft) {
  1628. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1629. num_entries,
  1630. num_groups,
  1631. 0, 0);
  1632. if (!IS_ERR(ft)) {
  1633. prio->refcount = 0;
  1634. prio->flow_table = ft;
  1635. } else {
  1636. err = PTR_ERR(ft);
  1637. }
  1638. }
  1639. return err ? ERR_PTR(err) : prio;
  1640. }
  1641. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1642. struct mlx5_ib_flow_prio *ft_prio,
  1643. const struct ib_flow_attr *flow_attr,
  1644. struct mlx5_flow_destination *dst)
  1645. {
  1646. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1647. struct mlx5_ib_flow_handler *handler;
  1648. struct mlx5_flow_act flow_act = {0};
  1649. struct mlx5_flow_spec *spec;
  1650. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  1651. unsigned int spec_index;
  1652. int err = 0;
  1653. if (!is_valid_attr(flow_attr))
  1654. return ERR_PTR(-EINVAL);
  1655. spec = mlx5_vzalloc(sizeof(*spec));
  1656. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1657. if (!handler || !spec) {
  1658. err = -ENOMEM;
  1659. goto free;
  1660. }
  1661. INIT_LIST_HEAD(&handler->list);
  1662. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1663. err = parse_flow_attr(spec->match_criteria,
  1664. spec->match_value, ib_flow);
  1665. if (err < 0)
  1666. goto free;
  1667. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1668. }
  1669. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  1670. flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1671. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1672. flow_act.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
  1673. handler->rule = mlx5_add_flow_rules(ft, spec,
  1674. &flow_act,
  1675. dst, 1);
  1676. if (IS_ERR(handler->rule)) {
  1677. err = PTR_ERR(handler->rule);
  1678. goto free;
  1679. }
  1680. ft_prio->refcount++;
  1681. handler->prio = ft_prio;
  1682. ft_prio->flow_table = ft;
  1683. free:
  1684. if (err)
  1685. kfree(handler);
  1686. kvfree(spec);
  1687. return err ? ERR_PTR(err) : handler;
  1688. }
  1689. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1690. struct mlx5_ib_flow_prio *ft_prio,
  1691. struct ib_flow_attr *flow_attr,
  1692. struct mlx5_flow_destination *dst)
  1693. {
  1694. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1695. struct mlx5_ib_flow_handler *handler = NULL;
  1696. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1697. if (!IS_ERR(handler)) {
  1698. handler_dst = create_flow_rule(dev, ft_prio,
  1699. flow_attr, dst);
  1700. if (IS_ERR(handler_dst)) {
  1701. mlx5_del_flow_rules(handler->rule);
  1702. ft_prio->refcount--;
  1703. kfree(handler);
  1704. handler = handler_dst;
  1705. } else {
  1706. list_add(&handler_dst->list, &handler->list);
  1707. }
  1708. }
  1709. return handler;
  1710. }
  1711. enum {
  1712. LEFTOVERS_MC,
  1713. LEFTOVERS_UC,
  1714. };
  1715. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1716. struct mlx5_ib_flow_prio *ft_prio,
  1717. struct ib_flow_attr *flow_attr,
  1718. struct mlx5_flow_destination *dst)
  1719. {
  1720. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1721. struct mlx5_ib_flow_handler *handler = NULL;
  1722. static struct {
  1723. struct ib_flow_attr flow_attr;
  1724. struct ib_flow_spec_eth eth_flow;
  1725. } leftovers_specs[] = {
  1726. [LEFTOVERS_MC] = {
  1727. .flow_attr = {
  1728. .num_of_specs = 1,
  1729. .size = sizeof(leftovers_specs[0])
  1730. },
  1731. .eth_flow = {
  1732. .type = IB_FLOW_SPEC_ETH,
  1733. .size = sizeof(struct ib_flow_spec_eth),
  1734. .mask = {.dst_mac = {0x1} },
  1735. .val = {.dst_mac = {0x1} }
  1736. }
  1737. },
  1738. [LEFTOVERS_UC] = {
  1739. .flow_attr = {
  1740. .num_of_specs = 1,
  1741. .size = sizeof(leftovers_specs[0])
  1742. },
  1743. .eth_flow = {
  1744. .type = IB_FLOW_SPEC_ETH,
  1745. .size = sizeof(struct ib_flow_spec_eth),
  1746. .mask = {.dst_mac = {0x1} },
  1747. .val = {.dst_mac = {} }
  1748. }
  1749. }
  1750. };
  1751. handler = create_flow_rule(dev, ft_prio,
  1752. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1753. dst);
  1754. if (!IS_ERR(handler) &&
  1755. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1756. handler_ucast = create_flow_rule(dev, ft_prio,
  1757. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1758. dst);
  1759. if (IS_ERR(handler_ucast)) {
  1760. mlx5_del_flow_rules(handler->rule);
  1761. ft_prio->refcount--;
  1762. kfree(handler);
  1763. handler = handler_ucast;
  1764. } else {
  1765. list_add(&handler_ucast->list, &handler->list);
  1766. }
  1767. }
  1768. return handler;
  1769. }
  1770. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  1771. struct mlx5_ib_flow_prio *ft_rx,
  1772. struct mlx5_ib_flow_prio *ft_tx,
  1773. struct mlx5_flow_destination *dst)
  1774. {
  1775. struct mlx5_ib_flow_handler *handler_rx;
  1776. struct mlx5_ib_flow_handler *handler_tx;
  1777. int err;
  1778. static const struct ib_flow_attr flow_attr = {
  1779. .num_of_specs = 0,
  1780. .size = sizeof(flow_attr)
  1781. };
  1782. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  1783. if (IS_ERR(handler_rx)) {
  1784. err = PTR_ERR(handler_rx);
  1785. goto err;
  1786. }
  1787. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  1788. if (IS_ERR(handler_tx)) {
  1789. err = PTR_ERR(handler_tx);
  1790. goto err_tx;
  1791. }
  1792. list_add(&handler_tx->list, &handler_rx->list);
  1793. return handler_rx;
  1794. err_tx:
  1795. mlx5_del_flow_rules(handler_rx->rule);
  1796. ft_rx->refcount--;
  1797. kfree(handler_rx);
  1798. err:
  1799. return ERR_PTR(err);
  1800. }
  1801. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1802. struct ib_flow_attr *flow_attr,
  1803. int domain)
  1804. {
  1805. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1806. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1807. struct mlx5_ib_flow_handler *handler = NULL;
  1808. struct mlx5_flow_destination *dst = NULL;
  1809. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  1810. struct mlx5_ib_flow_prio *ft_prio;
  1811. int err;
  1812. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1813. return ERR_PTR(-ENOSPC);
  1814. if (domain != IB_FLOW_DOMAIN_USER ||
  1815. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1816. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1817. return ERR_PTR(-EINVAL);
  1818. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1819. if (!dst)
  1820. return ERR_PTR(-ENOMEM);
  1821. mutex_lock(&dev->flow_db.lock);
  1822. ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
  1823. if (IS_ERR(ft_prio)) {
  1824. err = PTR_ERR(ft_prio);
  1825. goto unlock;
  1826. }
  1827. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1828. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  1829. if (IS_ERR(ft_prio_tx)) {
  1830. err = PTR_ERR(ft_prio_tx);
  1831. ft_prio_tx = NULL;
  1832. goto destroy_ft;
  1833. }
  1834. }
  1835. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1836. if (mqp->flags & MLX5_IB_QP_RSS)
  1837. dst->tir_num = mqp->rss_qp.tirn;
  1838. else
  1839. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  1840. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1841. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1842. handler = create_dont_trap_rule(dev, ft_prio,
  1843. flow_attr, dst);
  1844. } else {
  1845. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1846. dst);
  1847. }
  1848. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1849. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1850. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1851. dst);
  1852. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  1853. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  1854. } else {
  1855. err = -EINVAL;
  1856. goto destroy_ft;
  1857. }
  1858. if (IS_ERR(handler)) {
  1859. err = PTR_ERR(handler);
  1860. handler = NULL;
  1861. goto destroy_ft;
  1862. }
  1863. mutex_unlock(&dev->flow_db.lock);
  1864. kfree(dst);
  1865. return &handler->ibflow;
  1866. destroy_ft:
  1867. put_flow_table(dev, ft_prio, false);
  1868. if (ft_prio_tx)
  1869. put_flow_table(dev, ft_prio_tx, false);
  1870. unlock:
  1871. mutex_unlock(&dev->flow_db.lock);
  1872. kfree(dst);
  1873. kfree(handler);
  1874. return ERR_PTR(err);
  1875. }
  1876. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1877. {
  1878. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1879. int err;
  1880. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1881. if (err)
  1882. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1883. ibqp->qp_num, gid->raw);
  1884. return err;
  1885. }
  1886. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1887. {
  1888. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1889. int err;
  1890. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1891. if (err)
  1892. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1893. ibqp->qp_num, gid->raw);
  1894. return err;
  1895. }
  1896. static int init_node_data(struct mlx5_ib_dev *dev)
  1897. {
  1898. int err;
  1899. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1900. if (err)
  1901. return err;
  1902. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1903. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1904. }
  1905. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1906. char *buf)
  1907. {
  1908. struct mlx5_ib_dev *dev =
  1909. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1910. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1911. }
  1912. static ssize_t show_reg_pages(struct device *device,
  1913. struct device_attribute *attr, char *buf)
  1914. {
  1915. struct mlx5_ib_dev *dev =
  1916. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1917. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1918. }
  1919. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1920. char *buf)
  1921. {
  1922. struct mlx5_ib_dev *dev =
  1923. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1924. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1925. }
  1926. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1927. char *buf)
  1928. {
  1929. struct mlx5_ib_dev *dev =
  1930. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1931. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1932. }
  1933. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1934. char *buf)
  1935. {
  1936. struct mlx5_ib_dev *dev =
  1937. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1938. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1939. dev->mdev->board_id);
  1940. }
  1941. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1942. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1943. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1944. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1945. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1946. static struct device_attribute *mlx5_class_attributes[] = {
  1947. &dev_attr_hw_rev,
  1948. &dev_attr_hca_type,
  1949. &dev_attr_board_id,
  1950. &dev_attr_fw_pages,
  1951. &dev_attr_reg_pages,
  1952. };
  1953. static void pkey_change_handler(struct work_struct *work)
  1954. {
  1955. struct mlx5_ib_port_resources *ports =
  1956. container_of(work, struct mlx5_ib_port_resources,
  1957. pkey_change_work);
  1958. mutex_lock(&ports->devr->mutex);
  1959. mlx5_ib_gsi_pkey_change(ports->gsi);
  1960. mutex_unlock(&ports->devr->mutex);
  1961. }
  1962. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  1963. {
  1964. struct mlx5_ib_qp *mqp;
  1965. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  1966. struct mlx5_core_cq *mcq;
  1967. struct list_head cq_armed_list;
  1968. unsigned long flags_qp;
  1969. unsigned long flags_cq;
  1970. unsigned long flags;
  1971. INIT_LIST_HEAD(&cq_armed_list);
  1972. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  1973. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  1974. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  1975. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  1976. if (mqp->sq.tail != mqp->sq.head) {
  1977. send_mcq = to_mcq(mqp->ibqp.send_cq);
  1978. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  1979. if (send_mcq->mcq.comp &&
  1980. mqp->ibqp.send_cq->comp_handler) {
  1981. if (!send_mcq->mcq.reset_notify_added) {
  1982. send_mcq->mcq.reset_notify_added = 1;
  1983. list_add_tail(&send_mcq->mcq.reset_notify,
  1984. &cq_armed_list);
  1985. }
  1986. }
  1987. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  1988. }
  1989. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  1990. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  1991. /* no handling is needed for SRQ */
  1992. if (!mqp->ibqp.srq) {
  1993. if (mqp->rq.tail != mqp->rq.head) {
  1994. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  1995. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  1996. if (recv_mcq->mcq.comp &&
  1997. mqp->ibqp.recv_cq->comp_handler) {
  1998. if (!recv_mcq->mcq.reset_notify_added) {
  1999. recv_mcq->mcq.reset_notify_added = 1;
  2000. list_add_tail(&recv_mcq->mcq.reset_notify,
  2001. &cq_armed_list);
  2002. }
  2003. }
  2004. spin_unlock_irqrestore(&recv_mcq->lock,
  2005. flags_cq);
  2006. }
  2007. }
  2008. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  2009. }
  2010. /*At that point all inflight post send were put to be executed as of we
  2011. * lock/unlock above locks Now need to arm all involved CQs.
  2012. */
  2013. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  2014. mcq->comp(mcq);
  2015. }
  2016. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  2017. }
  2018. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  2019. enum mlx5_dev_event event, unsigned long param)
  2020. {
  2021. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  2022. struct ib_event ibev;
  2023. bool fatal = false;
  2024. u8 port = 0;
  2025. switch (event) {
  2026. case MLX5_DEV_EVENT_SYS_ERROR:
  2027. ibev.event = IB_EVENT_DEVICE_FATAL;
  2028. mlx5_ib_handle_internal_error(ibdev);
  2029. fatal = true;
  2030. break;
  2031. case MLX5_DEV_EVENT_PORT_UP:
  2032. case MLX5_DEV_EVENT_PORT_DOWN:
  2033. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  2034. port = (u8)param;
  2035. /* In RoCE, port up/down events are handled in
  2036. * mlx5_netdev_event().
  2037. */
  2038. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  2039. IB_LINK_LAYER_ETHERNET)
  2040. return;
  2041. ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
  2042. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  2043. break;
  2044. case MLX5_DEV_EVENT_LID_CHANGE:
  2045. ibev.event = IB_EVENT_LID_CHANGE;
  2046. port = (u8)param;
  2047. break;
  2048. case MLX5_DEV_EVENT_PKEY_CHANGE:
  2049. ibev.event = IB_EVENT_PKEY_CHANGE;
  2050. port = (u8)param;
  2051. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  2052. break;
  2053. case MLX5_DEV_EVENT_GUID_CHANGE:
  2054. ibev.event = IB_EVENT_GID_CHANGE;
  2055. port = (u8)param;
  2056. break;
  2057. case MLX5_DEV_EVENT_CLIENT_REREG:
  2058. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  2059. port = (u8)param;
  2060. break;
  2061. default:
  2062. return;
  2063. }
  2064. ibev.device = &ibdev->ib_dev;
  2065. ibev.element.port_num = port;
  2066. if (port < 1 || port > ibdev->num_ports) {
  2067. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  2068. return;
  2069. }
  2070. if (ibdev->ib_active)
  2071. ib_dispatch_event(&ibev);
  2072. if (fatal)
  2073. ibdev->ib_active = false;
  2074. }
  2075. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  2076. {
  2077. int port;
  2078. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  2079. mlx5_query_ext_port_caps(dev, port);
  2080. }
  2081. static int get_port_caps(struct mlx5_ib_dev *dev)
  2082. {
  2083. struct ib_device_attr *dprops = NULL;
  2084. struct ib_port_attr *pprops = NULL;
  2085. int err = -ENOMEM;
  2086. int port;
  2087. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  2088. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  2089. if (!pprops)
  2090. goto out;
  2091. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  2092. if (!dprops)
  2093. goto out;
  2094. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  2095. if (err) {
  2096. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  2097. goto out;
  2098. }
  2099. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  2100. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  2101. if (err) {
  2102. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  2103. port, err);
  2104. break;
  2105. }
  2106. dev->mdev->port_caps[port - 1].pkey_table_len =
  2107. dprops->max_pkeys;
  2108. dev->mdev->port_caps[port - 1].gid_table_len =
  2109. pprops->gid_tbl_len;
  2110. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  2111. dprops->max_pkeys, pprops->gid_tbl_len);
  2112. }
  2113. out:
  2114. kfree(pprops);
  2115. kfree(dprops);
  2116. return err;
  2117. }
  2118. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  2119. {
  2120. int err;
  2121. err = mlx5_mr_cache_cleanup(dev);
  2122. if (err)
  2123. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  2124. mlx5_ib_destroy_qp(dev->umrc.qp);
  2125. ib_free_cq(dev->umrc.cq);
  2126. ib_dealloc_pd(dev->umrc.pd);
  2127. }
  2128. enum {
  2129. MAX_UMR_WR = 128,
  2130. };
  2131. static int create_umr_res(struct mlx5_ib_dev *dev)
  2132. {
  2133. struct ib_qp_init_attr *init_attr = NULL;
  2134. struct ib_qp_attr *attr = NULL;
  2135. struct ib_pd *pd;
  2136. struct ib_cq *cq;
  2137. struct ib_qp *qp;
  2138. int ret;
  2139. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  2140. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  2141. if (!attr || !init_attr) {
  2142. ret = -ENOMEM;
  2143. goto error_0;
  2144. }
  2145. pd = ib_alloc_pd(&dev->ib_dev, 0);
  2146. if (IS_ERR(pd)) {
  2147. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  2148. ret = PTR_ERR(pd);
  2149. goto error_0;
  2150. }
  2151. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  2152. if (IS_ERR(cq)) {
  2153. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  2154. ret = PTR_ERR(cq);
  2155. goto error_2;
  2156. }
  2157. init_attr->send_cq = cq;
  2158. init_attr->recv_cq = cq;
  2159. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  2160. init_attr->cap.max_send_wr = MAX_UMR_WR;
  2161. init_attr->cap.max_send_sge = 1;
  2162. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  2163. init_attr->port_num = 1;
  2164. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  2165. if (IS_ERR(qp)) {
  2166. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  2167. ret = PTR_ERR(qp);
  2168. goto error_3;
  2169. }
  2170. qp->device = &dev->ib_dev;
  2171. qp->real_qp = qp;
  2172. qp->uobject = NULL;
  2173. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  2174. attr->qp_state = IB_QPS_INIT;
  2175. attr->port_num = 1;
  2176. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  2177. IB_QP_PORT, NULL);
  2178. if (ret) {
  2179. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  2180. goto error_4;
  2181. }
  2182. memset(attr, 0, sizeof(*attr));
  2183. attr->qp_state = IB_QPS_RTR;
  2184. attr->path_mtu = IB_MTU_256;
  2185. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2186. if (ret) {
  2187. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  2188. goto error_4;
  2189. }
  2190. memset(attr, 0, sizeof(*attr));
  2191. attr->qp_state = IB_QPS_RTS;
  2192. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  2193. if (ret) {
  2194. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  2195. goto error_4;
  2196. }
  2197. dev->umrc.qp = qp;
  2198. dev->umrc.cq = cq;
  2199. dev->umrc.pd = pd;
  2200. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  2201. ret = mlx5_mr_cache_init(dev);
  2202. if (ret) {
  2203. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  2204. goto error_4;
  2205. }
  2206. kfree(attr);
  2207. kfree(init_attr);
  2208. return 0;
  2209. error_4:
  2210. mlx5_ib_destroy_qp(qp);
  2211. error_3:
  2212. ib_free_cq(cq);
  2213. error_2:
  2214. ib_dealloc_pd(pd);
  2215. error_0:
  2216. kfree(attr);
  2217. kfree(init_attr);
  2218. return ret;
  2219. }
  2220. static int create_dev_resources(struct mlx5_ib_resources *devr)
  2221. {
  2222. struct ib_srq_init_attr attr;
  2223. struct mlx5_ib_dev *dev;
  2224. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  2225. int port;
  2226. int ret = 0;
  2227. dev = container_of(devr, struct mlx5_ib_dev, devr);
  2228. mutex_init(&devr->mutex);
  2229. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  2230. if (IS_ERR(devr->p0)) {
  2231. ret = PTR_ERR(devr->p0);
  2232. goto error0;
  2233. }
  2234. devr->p0->device = &dev->ib_dev;
  2235. devr->p0->uobject = NULL;
  2236. atomic_set(&devr->p0->usecnt, 0);
  2237. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  2238. if (IS_ERR(devr->c0)) {
  2239. ret = PTR_ERR(devr->c0);
  2240. goto error1;
  2241. }
  2242. devr->c0->device = &dev->ib_dev;
  2243. devr->c0->uobject = NULL;
  2244. devr->c0->comp_handler = NULL;
  2245. devr->c0->event_handler = NULL;
  2246. devr->c0->cq_context = NULL;
  2247. atomic_set(&devr->c0->usecnt, 0);
  2248. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2249. if (IS_ERR(devr->x0)) {
  2250. ret = PTR_ERR(devr->x0);
  2251. goto error2;
  2252. }
  2253. devr->x0->device = &dev->ib_dev;
  2254. devr->x0->inode = NULL;
  2255. atomic_set(&devr->x0->usecnt, 0);
  2256. mutex_init(&devr->x0->tgt_qp_mutex);
  2257. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2258. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2259. if (IS_ERR(devr->x1)) {
  2260. ret = PTR_ERR(devr->x1);
  2261. goto error3;
  2262. }
  2263. devr->x1->device = &dev->ib_dev;
  2264. devr->x1->inode = NULL;
  2265. atomic_set(&devr->x1->usecnt, 0);
  2266. mutex_init(&devr->x1->tgt_qp_mutex);
  2267. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2268. memset(&attr, 0, sizeof(attr));
  2269. attr.attr.max_sge = 1;
  2270. attr.attr.max_wr = 1;
  2271. attr.srq_type = IB_SRQT_XRC;
  2272. attr.ext.xrc.cq = devr->c0;
  2273. attr.ext.xrc.xrcd = devr->x0;
  2274. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2275. if (IS_ERR(devr->s0)) {
  2276. ret = PTR_ERR(devr->s0);
  2277. goto error4;
  2278. }
  2279. devr->s0->device = &dev->ib_dev;
  2280. devr->s0->pd = devr->p0;
  2281. devr->s0->uobject = NULL;
  2282. devr->s0->event_handler = NULL;
  2283. devr->s0->srq_context = NULL;
  2284. devr->s0->srq_type = IB_SRQT_XRC;
  2285. devr->s0->ext.xrc.xrcd = devr->x0;
  2286. devr->s0->ext.xrc.cq = devr->c0;
  2287. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2288. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2289. atomic_inc(&devr->p0->usecnt);
  2290. atomic_set(&devr->s0->usecnt, 0);
  2291. memset(&attr, 0, sizeof(attr));
  2292. attr.attr.max_sge = 1;
  2293. attr.attr.max_wr = 1;
  2294. attr.srq_type = IB_SRQT_BASIC;
  2295. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2296. if (IS_ERR(devr->s1)) {
  2297. ret = PTR_ERR(devr->s1);
  2298. goto error5;
  2299. }
  2300. devr->s1->device = &dev->ib_dev;
  2301. devr->s1->pd = devr->p0;
  2302. devr->s1->uobject = NULL;
  2303. devr->s1->event_handler = NULL;
  2304. devr->s1->srq_context = NULL;
  2305. devr->s1->srq_type = IB_SRQT_BASIC;
  2306. devr->s1->ext.xrc.cq = devr->c0;
  2307. atomic_inc(&devr->p0->usecnt);
  2308. atomic_set(&devr->s0->usecnt, 0);
  2309. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2310. INIT_WORK(&devr->ports[port].pkey_change_work,
  2311. pkey_change_handler);
  2312. devr->ports[port].devr = devr;
  2313. }
  2314. return 0;
  2315. error5:
  2316. mlx5_ib_destroy_srq(devr->s0);
  2317. error4:
  2318. mlx5_ib_dealloc_xrcd(devr->x1);
  2319. error3:
  2320. mlx5_ib_dealloc_xrcd(devr->x0);
  2321. error2:
  2322. mlx5_ib_destroy_cq(devr->c0);
  2323. error1:
  2324. mlx5_ib_dealloc_pd(devr->p0);
  2325. error0:
  2326. return ret;
  2327. }
  2328. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2329. {
  2330. struct mlx5_ib_dev *dev =
  2331. container_of(devr, struct mlx5_ib_dev, devr);
  2332. int port;
  2333. mlx5_ib_destroy_srq(devr->s1);
  2334. mlx5_ib_destroy_srq(devr->s0);
  2335. mlx5_ib_dealloc_xrcd(devr->x0);
  2336. mlx5_ib_dealloc_xrcd(devr->x1);
  2337. mlx5_ib_destroy_cq(devr->c0);
  2338. mlx5_ib_dealloc_pd(devr->p0);
  2339. /* Make sure no change P_Key work items are still executing */
  2340. for (port = 0; port < dev->num_ports; ++port)
  2341. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2342. }
  2343. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2344. {
  2345. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2346. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2347. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2348. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2349. u32 ret = 0;
  2350. if (ll == IB_LINK_LAYER_INFINIBAND)
  2351. return RDMA_CORE_PORT_IBA_IB;
  2352. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2353. return 0;
  2354. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2355. return 0;
  2356. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2357. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2358. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2359. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2360. return ret;
  2361. }
  2362. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2363. struct ib_port_immutable *immutable)
  2364. {
  2365. struct ib_port_attr attr;
  2366. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2367. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  2368. int err;
  2369. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  2370. if (err)
  2371. return err;
  2372. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2373. immutable->gid_tbl_len = attr.gid_tbl_len;
  2374. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2375. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  2376. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2377. return 0;
  2378. }
  2379. static void get_dev_fw_str(struct ib_device *ibdev, char *str,
  2380. size_t str_len)
  2381. {
  2382. struct mlx5_ib_dev *dev =
  2383. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  2384. snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
  2385. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  2386. }
  2387. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  2388. {
  2389. struct mlx5_core_dev *mdev = dev->mdev;
  2390. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  2391. MLX5_FLOW_NAMESPACE_LAG);
  2392. struct mlx5_flow_table *ft;
  2393. int err;
  2394. if (!ns || !mlx5_lag_is_active(mdev))
  2395. return 0;
  2396. err = mlx5_cmd_create_vport_lag(mdev);
  2397. if (err)
  2398. return err;
  2399. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  2400. if (IS_ERR(ft)) {
  2401. err = PTR_ERR(ft);
  2402. goto err_destroy_vport_lag;
  2403. }
  2404. dev->flow_db.lag_demux_ft = ft;
  2405. return 0;
  2406. err_destroy_vport_lag:
  2407. mlx5_cmd_destroy_vport_lag(mdev);
  2408. return err;
  2409. }
  2410. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  2411. {
  2412. struct mlx5_core_dev *mdev = dev->mdev;
  2413. if (dev->flow_db.lag_demux_ft) {
  2414. mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
  2415. dev->flow_db.lag_demux_ft = NULL;
  2416. mlx5_cmd_destroy_vport_lag(mdev);
  2417. }
  2418. }
  2419. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
  2420. {
  2421. int err;
  2422. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2423. err = register_netdevice_notifier(&dev->roce.nb);
  2424. if (err) {
  2425. dev->roce.nb.notifier_call = NULL;
  2426. return err;
  2427. }
  2428. return 0;
  2429. }
  2430. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
  2431. {
  2432. if (dev->roce.nb.notifier_call) {
  2433. unregister_netdevice_notifier(&dev->roce.nb);
  2434. dev->roce.nb.notifier_call = NULL;
  2435. }
  2436. }
  2437. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  2438. {
  2439. int err;
  2440. err = mlx5_add_netdev_notifier(dev);
  2441. if (err)
  2442. return err;
  2443. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  2444. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2445. if (err)
  2446. goto err_unregister_netdevice_notifier;
  2447. }
  2448. err = mlx5_eth_lag_init(dev);
  2449. if (err)
  2450. goto err_disable_roce;
  2451. return 0;
  2452. err_disable_roce:
  2453. if (MLX5_CAP_GEN(dev->mdev, roce))
  2454. mlx5_nic_vport_disable_roce(dev->mdev);
  2455. err_unregister_netdevice_notifier:
  2456. mlx5_remove_netdev_notifier(dev);
  2457. return err;
  2458. }
  2459. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  2460. {
  2461. mlx5_eth_lag_cleanup(dev);
  2462. if (MLX5_CAP_GEN(dev->mdev, roce))
  2463. mlx5_nic_vport_disable_roce(dev->mdev);
  2464. }
  2465. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2466. {
  2467. unsigned int i;
  2468. for (i = 0; i < dev->num_ports; i++)
  2469. mlx5_core_dealloc_q_counter(dev->mdev,
  2470. dev->port[i].q_cnt_id);
  2471. }
  2472. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2473. {
  2474. int i;
  2475. int ret;
  2476. for (i = 0; i < dev->num_ports; i++) {
  2477. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2478. &dev->port[i].q_cnt_id);
  2479. if (ret) {
  2480. mlx5_ib_warn(dev,
  2481. "couldn't allocate queue counter for port %d, err %d\n",
  2482. i + 1, ret);
  2483. goto dealloc_counters;
  2484. }
  2485. }
  2486. return 0;
  2487. dealloc_counters:
  2488. while (--i >= 0)
  2489. mlx5_core_dealloc_q_counter(dev->mdev,
  2490. dev->port[i].q_cnt_id);
  2491. return ret;
  2492. }
  2493. static const char * const names[] = {
  2494. "rx_write_requests",
  2495. "rx_read_requests",
  2496. "rx_atomic_requests",
  2497. "out_of_buffer",
  2498. "out_of_sequence",
  2499. "duplicate_request",
  2500. "rnr_nak_retry_err",
  2501. "packet_seq_err",
  2502. "implied_nak_seq_err",
  2503. "local_ack_timeout_err",
  2504. };
  2505. static const size_t stats_offsets[] = {
  2506. MLX5_BYTE_OFF(query_q_counter_out, rx_write_requests),
  2507. MLX5_BYTE_OFF(query_q_counter_out, rx_read_requests),
  2508. MLX5_BYTE_OFF(query_q_counter_out, rx_atomic_requests),
  2509. MLX5_BYTE_OFF(query_q_counter_out, out_of_buffer),
  2510. MLX5_BYTE_OFF(query_q_counter_out, out_of_sequence),
  2511. MLX5_BYTE_OFF(query_q_counter_out, duplicate_request),
  2512. MLX5_BYTE_OFF(query_q_counter_out, rnr_nak_retry_err),
  2513. MLX5_BYTE_OFF(query_q_counter_out, packet_seq_err),
  2514. MLX5_BYTE_OFF(query_q_counter_out, implied_nak_seq_err),
  2515. MLX5_BYTE_OFF(query_q_counter_out, local_ack_timeout_err),
  2516. };
  2517. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  2518. u8 port_num)
  2519. {
  2520. BUILD_BUG_ON(ARRAY_SIZE(names) != ARRAY_SIZE(stats_offsets));
  2521. /* We support only per port stats */
  2522. if (port_num == 0)
  2523. return NULL;
  2524. return rdma_alloc_hw_stats_struct(names, ARRAY_SIZE(names),
  2525. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  2526. }
  2527. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  2528. struct rdma_hw_stats *stats,
  2529. u8 port, int index)
  2530. {
  2531. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2532. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  2533. void *out;
  2534. __be32 val;
  2535. int ret;
  2536. int i;
  2537. if (!port || !stats)
  2538. return -ENOSYS;
  2539. out = mlx5_vzalloc(outlen);
  2540. if (!out)
  2541. return -ENOMEM;
  2542. ret = mlx5_core_query_q_counter(dev->mdev,
  2543. dev->port[port - 1].q_cnt_id, 0,
  2544. out, outlen);
  2545. if (ret)
  2546. goto free;
  2547. for (i = 0; i < ARRAY_SIZE(names); i++) {
  2548. val = *(__be32 *)(out + stats_offsets[i]);
  2549. stats->value[i] = (u64)be32_to_cpu(val);
  2550. }
  2551. free:
  2552. kvfree(out);
  2553. return ARRAY_SIZE(names);
  2554. }
  2555. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2556. {
  2557. struct mlx5_ib_dev *dev;
  2558. enum rdma_link_layer ll;
  2559. int port_type_cap;
  2560. const char *name;
  2561. int err;
  2562. int i;
  2563. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2564. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2565. printk_once(KERN_INFO "%s", mlx5_version);
  2566. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2567. if (!dev)
  2568. return NULL;
  2569. dev->mdev = mdev;
  2570. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2571. GFP_KERNEL);
  2572. if (!dev->port)
  2573. goto err_dealloc;
  2574. rwlock_init(&dev->roce.netdev_lock);
  2575. err = get_port_caps(dev);
  2576. if (err)
  2577. goto err_free_port;
  2578. if (mlx5_use_mad_ifc(dev))
  2579. get_ext_port_caps(dev);
  2580. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  2581. if (!mlx5_lag_is_active(mdev))
  2582. name = "mlx5_%d";
  2583. else
  2584. name = "mlx5_bond_%d";
  2585. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  2586. dev->ib_dev.owner = THIS_MODULE;
  2587. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2588. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2589. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2590. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2591. dev->ib_dev.num_comp_vectors =
  2592. dev->mdev->priv.eq_table.num_comp_vectors;
  2593. dev->ib_dev.dma_device = &mdev->pdev->dev;
  2594. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2595. dev->ib_dev.uverbs_cmd_mask =
  2596. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2597. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2598. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2599. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2600. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2601. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  2602. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  2603. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2604. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2605. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2606. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2607. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2608. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2609. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2610. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2611. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2612. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2613. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2614. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2615. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2616. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2617. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2618. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2619. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2620. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2621. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2622. dev->ib_dev.uverbs_ex_cmd_mask =
  2623. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2624. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2625. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  2626. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
  2627. dev->ib_dev.query_device = mlx5_ib_query_device;
  2628. dev->ib_dev.query_port = mlx5_ib_query_port;
  2629. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2630. if (ll == IB_LINK_LAYER_ETHERNET)
  2631. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2632. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2633. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2634. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2635. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2636. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2637. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2638. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2639. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2640. dev->ib_dev.mmap = mlx5_ib_mmap;
  2641. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2642. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2643. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2644. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2645. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2646. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2647. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2648. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2649. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2650. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2651. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2652. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2653. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2654. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2655. dev->ib_dev.post_send = mlx5_ib_post_send;
  2656. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2657. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2658. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2659. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2660. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2661. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2662. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2663. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2664. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2665. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2666. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2667. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2668. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2669. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2670. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2671. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2672. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2673. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2674. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  2675. if (mlx5_core_is_pf(mdev)) {
  2676. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2677. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2678. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2679. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2680. }
  2681. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2682. mlx5_ib_internal_fill_odp_caps(dev);
  2683. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2684. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2685. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2686. dev->ib_dev.uverbs_cmd_mask |=
  2687. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2688. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2689. }
  2690. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt) &&
  2691. MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  2692. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  2693. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  2694. }
  2695. if (MLX5_CAP_GEN(mdev, xrc)) {
  2696. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2697. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2698. dev->ib_dev.uverbs_cmd_mask |=
  2699. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2700. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2701. }
  2702. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2703. IB_LINK_LAYER_ETHERNET) {
  2704. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2705. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2706. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2707. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2708. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2709. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2710. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2711. dev->ib_dev.uverbs_ex_cmd_mask |=
  2712. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2713. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2714. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2715. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2716. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2717. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2718. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2719. }
  2720. err = init_node_data(dev);
  2721. if (err)
  2722. goto err_free_port;
  2723. mutex_init(&dev->flow_db.lock);
  2724. mutex_init(&dev->cap_mask_mutex);
  2725. INIT_LIST_HEAD(&dev->qp_list);
  2726. spin_lock_init(&dev->reset_flow_resource_lock);
  2727. if (ll == IB_LINK_LAYER_ETHERNET) {
  2728. err = mlx5_enable_eth(dev);
  2729. if (err)
  2730. goto err_free_port;
  2731. }
  2732. err = create_dev_resources(&dev->devr);
  2733. if (err)
  2734. goto err_disable_eth;
  2735. err = mlx5_ib_odp_init_one(dev);
  2736. if (err)
  2737. goto err_rsrc;
  2738. err = mlx5_ib_alloc_q_counters(dev);
  2739. if (err)
  2740. goto err_odp;
  2741. err = ib_register_device(&dev->ib_dev, NULL);
  2742. if (err)
  2743. goto err_q_cnt;
  2744. err = create_umr_res(dev);
  2745. if (err)
  2746. goto err_dev;
  2747. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2748. err = device_create_file(&dev->ib_dev.dev,
  2749. mlx5_class_attributes[i]);
  2750. if (err)
  2751. goto err_umrc;
  2752. }
  2753. dev->ib_active = true;
  2754. return dev;
  2755. err_umrc:
  2756. destroy_umrc_res(dev);
  2757. err_dev:
  2758. ib_unregister_device(&dev->ib_dev);
  2759. err_q_cnt:
  2760. mlx5_ib_dealloc_q_counters(dev);
  2761. err_odp:
  2762. mlx5_ib_odp_remove_one(dev);
  2763. err_rsrc:
  2764. destroy_dev_resources(&dev->devr);
  2765. err_disable_eth:
  2766. if (ll == IB_LINK_LAYER_ETHERNET) {
  2767. mlx5_disable_eth(dev);
  2768. mlx5_remove_netdev_notifier(dev);
  2769. }
  2770. err_free_port:
  2771. kfree(dev->port);
  2772. err_dealloc:
  2773. ib_dealloc_device((struct ib_device *)dev);
  2774. return NULL;
  2775. }
  2776. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  2777. {
  2778. struct mlx5_ib_dev *dev = context;
  2779. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  2780. mlx5_remove_netdev_notifier(dev);
  2781. ib_unregister_device(&dev->ib_dev);
  2782. mlx5_ib_dealloc_q_counters(dev);
  2783. destroy_umrc_res(dev);
  2784. mlx5_ib_odp_remove_one(dev);
  2785. destroy_dev_resources(&dev->devr);
  2786. if (ll == IB_LINK_LAYER_ETHERNET)
  2787. mlx5_disable_eth(dev);
  2788. kfree(dev->port);
  2789. ib_dealloc_device(&dev->ib_dev);
  2790. }
  2791. static struct mlx5_interface mlx5_ib_interface = {
  2792. .add = mlx5_ib_add,
  2793. .remove = mlx5_ib_remove,
  2794. .event = mlx5_ib_event,
  2795. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  2796. };
  2797. static int __init mlx5_ib_init(void)
  2798. {
  2799. int err;
  2800. if (deprecated_prof_sel != 2)
  2801. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  2802. err = mlx5_ib_odp_init();
  2803. if (err)
  2804. return err;
  2805. err = mlx5_register_interface(&mlx5_ib_interface);
  2806. if (err)
  2807. goto clean_odp;
  2808. return err;
  2809. clean_odp:
  2810. mlx5_ib_odp_cleanup();
  2811. return err;
  2812. }
  2813. static void __exit mlx5_ib_cleanup(void)
  2814. {
  2815. mlx5_unregister_interface(&mlx5_ib_interface);
  2816. mlx5_ib_odp_cleanup();
  2817. }
  2818. module_init(mlx5_ib_init);
  2819. module_exit(mlx5_ib_cleanup);