i40iw_d.h 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727
  1. /*******************************************************************************
  2. *
  3. * Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenFabrics.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. *
  33. *******************************************************************************/
  34. #ifndef I40IW_D_H
  35. #define I40IW_D_H
  36. #define I40IW_FIRST_USER_QP_ID 2
  37. #define I40IW_DB_ADDR_OFFSET (4 * 1024 * 1024 - 64 * 1024)
  38. #define I40IW_VF_DB_ADDR_OFFSET (64 * 1024)
  39. #define I40IW_PUSH_OFFSET (4 * 1024 * 1024)
  40. #define I40IW_PF_FIRST_PUSH_PAGE_INDEX 16
  41. #define I40IW_VF_PUSH_OFFSET ((8 + 64) * 1024)
  42. #define I40IW_VF_FIRST_PUSH_PAGE_INDEX 2
  43. #define I40IW_PE_DB_SIZE_4M 1
  44. #define I40IW_PE_DB_SIZE_8M 2
  45. #define I40IW_DDP_VER 1
  46. #define I40IW_RDMAP_VER 1
  47. #define I40IW_RDMA_MODE_RDMAC 0
  48. #define I40IW_RDMA_MODE_IETF 1
  49. #define I40IW_QP_STATE_INVALID 0
  50. #define I40IW_QP_STATE_IDLE 1
  51. #define I40IW_QP_STATE_RTS 2
  52. #define I40IW_QP_STATE_CLOSING 3
  53. #define I40IW_QP_STATE_RESERVED 4
  54. #define I40IW_QP_STATE_TERMINATE 5
  55. #define I40IW_QP_STATE_ERROR 6
  56. #define I40IW_STAG_STATE_INVALID 0
  57. #define I40IW_STAG_STATE_VALID 1
  58. #define I40IW_STAG_TYPE_SHARED 0
  59. #define I40IW_STAG_TYPE_NONSHARED 1
  60. #define I40IW_MAX_USER_PRIORITY 8
  61. #define I40IW_MAX_STATS_COUNT 16
  62. #define I40IW_FIRST_NON_PF_STAT 4
  63. #define LS_64_1(val, bits) ((u64)(uintptr_t)val << bits)
  64. #define RS_64_1(val, bits) ((u64)(uintptr_t)val >> bits)
  65. #define LS_32_1(val, bits) (u32)(val << bits)
  66. #define RS_32_1(val, bits) (u32)(val >> bits)
  67. #define I40E_HI_DWORD(x) ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF))
  68. #define QS_HANDLE_UNKNOWN 0xffff
  69. #define LS_64(val, field) (((u64)val << field ## _SHIFT) & (field ## _MASK))
  70. #define RS_64(val, field) ((u64)(val & field ## _MASK) >> field ## _SHIFT)
  71. #define LS_32(val, field) ((val << field ## _SHIFT) & (field ## _MASK))
  72. #define RS_32(val, field) ((val & field ## _MASK) >> field ## _SHIFT)
  73. #define TERM_DDP_LEN_TAGGED 14
  74. #define TERM_DDP_LEN_UNTAGGED 18
  75. #define TERM_RDMA_LEN 28
  76. #define RDMA_OPCODE_MASK 0x0f
  77. #define RDMA_READ_REQ_OPCODE 1
  78. #define Q2_BAD_FRAME_OFFSET 72
  79. #define CQE_MAJOR_DRV 0x8000
  80. #define I40IW_TERM_SENT 0x01
  81. #define I40IW_TERM_RCVD 0x02
  82. #define I40IW_TERM_DONE 0x04
  83. #define I40IW_MAC_HLEN 14
  84. #define I40IW_INVALID_WQE_INDEX 0xffffffff
  85. #define I40IW_CQP_WAIT_POLL_REGS 1
  86. #define I40IW_CQP_WAIT_POLL_CQ 2
  87. #define I40IW_CQP_WAIT_EVENT 3
  88. #define I40IW_CQP_INIT_WQE(wqe) memset(wqe, 0, 64)
  89. #define I40IW_GET_CURRENT_CQ_ELEMENT(_cq) \
  90. ( \
  91. &((_cq)->cq_base[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
  92. )
  93. #define I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(_cq) \
  94. ( \
  95. &(((struct i40iw_extended_cqe *) \
  96. ((_cq)->cq_base))[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
  97. )
  98. #define I40IW_GET_CURRENT_AEQ_ELEMENT(_aeq) \
  99. ( \
  100. &_aeq->aeqe_base[I40IW_RING_GETCURRENT_TAIL(_aeq->aeq_ring)] \
  101. )
  102. #define I40IW_GET_CURRENT_CEQ_ELEMENT(_ceq) \
  103. ( \
  104. &_ceq->ceqe_base[I40IW_RING_GETCURRENT_TAIL(_ceq->ceq_ring)] \
  105. )
  106. #define I40IW_AE_SOURCE_RQ 0x1
  107. #define I40IW_AE_SOURCE_RQ_0011 0x3
  108. #define I40IW_AE_SOURCE_CQ 0x2
  109. #define I40IW_AE_SOURCE_CQ_0110 0x6
  110. #define I40IW_AE_SOURCE_CQ_1010 0xA
  111. #define I40IW_AE_SOURCE_CQ_1110 0xE
  112. #define I40IW_AE_SOURCE_SQ 0x5
  113. #define I40IW_AE_SOURCE_SQ_0111 0x7
  114. #define I40IW_AE_SOURCE_IN_RR_WR 0x9
  115. #define I40IW_AE_SOURCE_IN_RR_WR_1011 0xB
  116. #define I40IW_AE_SOURCE_OUT_RR 0xD
  117. #define I40IW_AE_SOURCE_OUT_RR_1111 0xF
  118. #define I40IW_TCP_STATE_NON_EXISTENT 0
  119. #define I40IW_TCP_STATE_CLOSED 1
  120. #define I40IW_TCP_STATE_LISTEN 2
  121. #define I40IW_STATE_SYN_SEND 3
  122. #define I40IW_TCP_STATE_SYN_RECEIVED 4
  123. #define I40IW_TCP_STATE_ESTABLISHED 5
  124. #define I40IW_TCP_STATE_CLOSE_WAIT 6
  125. #define I40IW_TCP_STATE_FIN_WAIT_1 7
  126. #define I40IW_TCP_STATE_CLOSING 8
  127. #define I40IW_TCP_STATE_LAST_ACK 9
  128. #define I40IW_TCP_STATE_FIN_WAIT_2 10
  129. #define I40IW_TCP_STATE_TIME_WAIT 11
  130. #define I40IW_TCP_STATE_RESERVED_1 12
  131. #define I40IW_TCP_STATE_RESERVED_2 13
  132. #define I40IW_TCP_STATE_RESERVED_3 14
  133. #define I40IW_TCP_STATE_RESERVED_4 15
  134. /* ILQ CQP hash table fields */
  135. #define I40IW_CQPSQ_QHASH_VLANID_SHIFT 32
  136. #define I40IW_CQPSQ_QHASH_VLANID_MASK \
  137. ((u64)0xfff << I40IW_CQPSQ_QHASH_VLANID_SHIFT)
  138. #define I40IW_CQPSQ_QHASH_QPN_SHIFT 32
  139. #define I40IW_CQPSQ_QHASH_QPN_MASK \
  140. ((u64)0x3ffff << I40IW_CQPSQ_QHASH_QPN_SHIFT)
  141. #define I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT 0
  142. #define I40IW_CQPSQ_QHASH_QS_HANDLE_MASK ((u64)0x3ff << I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT)
  143. #define I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT 16
  144. #define I40IW_CQPSQ_QHASH_SRC_PORT_MASK \
  145. ((u64)0xffff << I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT)
  146. #define I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT 0
  147. #define I40IW_CQPSQ_QHASH_DEST_PORT_MASK \
  148. ((u64)0xffff << I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT)
  149. #define I40IW_CQPSQ_QHASH_ADDR0_SHIFT 32
  150. #define I40IW_CQPSQ_QHASH_ADDR0_MASK \
  151. ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR0_SHIFT)
  152. #define I40IW_CQPSQ_QHASH_ADDR1_SHIFT 0
  153. #define I40IW_CQPSQ_QHASH_ADDR1_MASK \
  154. ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR1_SHIFT)
  155. #define I40IW_CQPSQ_QHASH_ADDR2_SHIFT 32
  156. #define I40IW_CQPSQ_QHASH_ADDR2_MASK \
  157. ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR2_SHIFT)
  158. #define I40IW_CQPSQ_QHASH_ADDR3_SHIFT 0
  159. #define I40IW_CQPSQ_QHASH_ADDR3_MASK \
  160. ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR3_SHIFT)
  161. #define I40IW_CQPSQ_QHASH_WQEVALID_SHIFT 63
  162. #define I40IW_CQPSQ_QHASH_WQEVALID_MASK \
  163. ((u64)0x1 << I40IW_CQPSQ_QHASH_WQEVALID_SHIFT)
  164. #define I40IW_CQPSQ_QHASH_OPCODE_SHIFT 32
  165. #define I40IW_CQPSQ_QHASH_OPCODE_MASK \
  166. ((u64)0x3f << I40IW_CQPSQ_QHASH_OPCODE_SHIFT)
  167. #define I40IW_CQPSQ_QHASH_MANAGE_SHIFT 61
  168. #define I40IW_CQPSQ_QHASH_MANAGE_MASK \
  169. ((u64)0x3 << I40IW_CQPSQ_QHASH_MANAGE_SHIFT)
  170. #define I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT 60
  171. #define I40IW_CQPSQ_QHASH_IPV4VALID_MASK \
  172. ((u64)0x1 << I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT)
  173. #define I40IW_CQPSQ_QHASH_VLANVALID_SHIFT 59
  174. #define I40IW_CQPSQ_QHASH_VLANVALID_MASK \
  175. ((u64)0x1 << I40IW_CQPSQ_QHASH_VLANVALID_SHIFT)
  176. #define I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT 42
  177. #define I40IW_CQPSQ_QHASH_ENTRYTYPE_MASK \
  178. ((u64)0x7 << I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT)
  179. /* CQP Host Context */
  180. #define I40IW_CQPHC_EN_DC_TCP_SHIFT 0
  181. #define I40IW_CQPHC_EN_DC_TCP_MASK (1UL << I40IW_CQPHC_EN_DC_TCP_SHIFT)
  182. #define I40IW_CQPHC_SQSIZE_SHIFT 8
  183. #define I40IW_CQPHC_SQSIZE_MASK (0xfUL << I40IW_CQPHC_SQSIZE_SHIFT)
  184. #define I40IW_CQPHC_DISABLE_PFPDUS_SHIFT 1
  185. #define I40IW_CQPHC_DISABLE_PFPDUS_MASK (0x1UL << I40IW_CQPHC_DISABLE_PFPDUS_SHIFT)
  186. #define I40IW_CQPHC_ENABLED_VFS_SHIFT 32
  187. #define I40IW_CQPHC_ENABLED_VFS_MASK (0x3fULL << I40IW_CQPHC_ENABLED_VFS_SHIFT)
  188. #define I40IW_CQPHC_HMC_PROFILE_SHIFT 0
  189. #define I40IW_CQPHC_HMC_PROFILE_MASK (0x7ULL << I40IW_CQPHC_HMC_PROFILE_SHIFT)
  190. #define I40IW_CQPHC_SVER_SHIFT 24
  191. #define I40IW_CQPHC_SVER_MASK (0xffUL << I40IW_CQPHC_SVER_SHIFT)
  192. #define I40IW_CQPHC_SQBASE_SHIFT 9
  193. #define I40IW_CQPHC_SQBASE_MASK \
  194. (0xfffffffffffffeULL << I40IW_CQPHC_SQBASE_SHIFT)
  195. #define I40IW_CQPHC_QPCTX_SHIFT 0
  196. #define I40IW_CQPHC_QPCTX_MASK \
  197. (0xffffffffffffffffULL << I40IW_CQPHC_QPCTX_SHIFT)
  198. #define I40IW_CQPHC_SVER 1
  199. #define I40IW_CQP_SW_SQSIZE_4 4
  200. #define I40IW_CQP_SW_SQSIZE_2048 2048
  201. /* iWARP QP Doorbell shadow area */
  202. #define I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT 0
  203. #define I40IW_QP_DBSA_HW_SQ_TAIL_MASK \
  204. (0x3fffUL << I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT)
  205. /* Completion Queue Doorbell shadow area */
  206. #define I40IW_CQ_DBSA_CQEIDX_SHIFT 0
  207. #define I40IW_CQ_DBSA_CQEIDX_MASK (0xfffffUL << I40IW_CQ_DBSA_CQEIDX_SHIFT)
  208. #define I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT 0
  209. #define I40IW_CQ_DBSA_SW_CQ_SELECT_MASK \
  210. (0x3fffUL << I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT)
  211. #define I40IW_CQ_DBSA_ARM_NEXT_SHIFT 14
  212. #define I40IW_CQ_DBSA_ARM_NEXT_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SHIFT)
  213. #define I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT 15
  214. #define I40IW_CQ_DBSA_ARM_NEXT_SE_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT)
  215. #define I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT 16
  216. #define I40IW_CQ_DBSA_ARM_SEQ_NUM_MASK \
  217. (0x3UL << I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT)
  218. /* CQP and iWARP Completion Queue */
  219. #define I40IW_CQ_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  220. #define I40IW_CQ_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
  221. #define I40IW_CCQ_OPRETVAL_SHIFT 0
  222. #define I40IW_CCQ_OPRETVAL_MASK (0xffffffffUL << I40IW_CCQ_OPRETVAL_SHIFT)
  223. #define I40IW_CQ_MINERR_SHIFT 0
  224. #define I40IW_CQ_MINERR_MASK (0xffffUL << I40IW_CQ_MINERR_SHIFT)
  225. #define I40IW_CQ_MAJERR_SHIFT 16
  226. #define I40IW_CQ_MAJERR_MASK (0xffffUL << I40IW_CQ_MAJERR_SHIFT)
  227. #define I40IW_CQ_WQEIDX_SHIFT 32
  228. #define I40IW_CQ_WQEIDX_MASK (0x3fffULL << I40IW_CQ_WQEIDX_SHIFT)
  229. #define I40IW_CQ_ERROR_SHIFT 55
  230. #define I40IW_CQ_ERROR_MASK (1ULL << I40IW_CQ_ERROR_SHIFT)
  231. #define I40IW_CQ_SQ_SHIFT 62
  232. #define I40IW_CQ_SQ_MASK (1ULL << I40IW_CQ_SQ_SHIFT)
  233. #define I40IW_CQ_VALID_SHIFT 63
  234. #define I40IW_CQ_VALID_MASK (1ULL << I40IW_CQ_VALID_SHIFT)
  235. #define I40IWCQ_PAYLDLEN_SHIFT 0
  236. #define I40IWCQ_PAYLDLEN_MASK (0xffffffffUL << I40IWCQ_PAYLDLEN_SHIFT)
  237. #define I40IWCQ_TCPSEQNUM_SHIFT 32
  238. #define I40IWCQ_TCPSEQNUM_MASK (0xffffffffULL << I40IWCQ_TCPSEQNUM_SHIFT)
  239. #define I40IWCQ_INVSTAG_SHIFT 0
  240. #define I40IWCQ_INVSTAG_MASK (0xffffffffUL << I40IWCQ_INVSTAG_SHIFT)
  241. #define I40IWCQ_QPID_SHIFT 32
  242. #define I40IWCQ_QPID_MASK (0x3ffffULL << I40IWCQ_QPID_SHIFT)
  243. #define I40IWCQ_PSHDROP_SHIFT 51
  244. #define I40IWCQ_PSHDROP_MASK (1ULL << I40IWCQ_PSHDROP_SHIFT)
  245. #define I40IWCQ_SRQ_SHIFT 52
  246. #define I40IWCQ_SRQ_MASK (1ULL << I40IWCQ_SRQ_SHIFT)
  247. #define I40IWCQ_STAG_SHIFT 53
  248. #define I40IWCQ_STAG_MASK (1ULL << I40IWCQ_STAG_SHIFT)
  249. #define I40IWCQ_SOEVENT_SHIFT 54
  250. #define I40IWCQ_SOEVENT_MASK (1ULL << I40IWCQ_SOEVENT_SHIFT)
  251. #define I40IWCQ_OP_SHIFT 56
  252. #define I40IWCQ_OP_MASK (0x3fULL << I40IWCQ_OP_SHIFT)
  253. /* CEQE format */
  254. #define I40IW_CEQE_CQCTX_SHIFT 0
  255. #define I40IW_CEQE_CQCTX_MASK \
  256. (0x7fffffffffffffffULL << I40IW_CEQE_CQCTX_SHIFT)
  257. #define I40IW_CEQE_VALID_SHIFT 63
  258. #define I40IW_CEQE_VALID_MASK (1ULL << I40IW_CEQE_VALID_SHIFT)
  259. /* AEQE format */
  260. #define I40IW_AEQE_COMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  261. #define I40IW_AEQE_COMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
  262. #define I40IW_AEQE_QPCQID_SHIFT 0
  263. #define I40IW_AEQE_QPCQID_MASK (0x3ffffUL << I40IW_AEQE_QPCQID_SHIFT)
  264. #define I40IW_AEQE_WQDESCIDX_SHIFT 18
  265. #define I40IW_AEQE_WQDESCIDX_MASK (0x3fffULL << I40IW_AEQE_WQDESCIDX_SHIFT)
  266. #define I40IW_AEQE_OVERFLOW_SHIFT 33
  267. #define I40IW_AEQE_OVERFLOW_MASK (1ULL << I40IW_AEQE_OVERFLOW_SHIFT)
  268. #define I40IW_AEQE_AECODE_SHIFT 34
  269. #define I40IW_AEQE_AECODE_MASK (0xffffULL << I40IW_AEQE_AECODE_SHIFT)
  270. #define I40IW_AEQE_AESRC_SHIFT 50
  271. #define I40IW_AEQE_AESRC_MASK (0xfULL << I40IW_AEQE_AESRC_SHIFT)
  272. #define I40IW_AEQE_IWSTATE_SHIFT 54
  273. #define I40IW_AEQE_IWSTATE_MASK (0x7ULL << I40IW_AEQE_IWSTATE_SHIFT)
  274. #define I40IW_AEQE_TCPSTATE_SHIFT 57
  275. #define I40IW_AEQE_TCPSTATE_MASK (0xfULL << I40IW_AEQE_TCPSTATE_SHIFT)
  276. #define I40IW_AEQE_Q2DATA_SHIFT 61
  277. #define I40IW_AEQE_Q2DATA_MASK (0x3ULL << I40IW_AEQE_Q2DATA_SHIFT)
  278. #define I40IW_AEQE_VALID_SHIFT 63
  279. #define I40IW_AEQE_VALID_MASK (1ULL << I40IW_AEQE_VALID_SHIFT)
  280. /* CQP SQ WQES */
  281. #define I40IW_QP_TYPE_IWARP 1
  282. #define I40IW_QP_TYPE_UDA 2
  283. #define I40IW_QP_TYPE_CQP 4
  284. #define I40IW_CQ_TYPE_IWARP 1
  285. #define I40IW_CQ_TYPE_ILQ 2
  286. #define I40IW_CQ_TYPE_IEQ 3
  287. #define I40IW_CQ_TYPE_CQP 4
  288. #define I40IWQP_TERM_SEND_TERM_AND_FIN 0
  289. #define I40IWQP_TERM_SEND_TERM_ONLY 1
  290. #define I40IWQP_TERM_SEND_FIN_ONLY 2
  291. #define I40IWQP_TERM_DONOT_SEND_TERM_OR_FIN 3
  292. #define I40IW_CQP_OP_CREATE_QP 0
  293. #define I40IW_CQP_OP_MODIFY_QP 0x1
  294. #define I40IW_CQP_OP_DESTROY_QP 0x02
  295. #define I40IW_CQP_OP_CREATE_CQ 0x03
  296. #define I40IW_CQP_OP_MODIFY_CQ 0x04
  297. #define I40IW_CQP_OP_DESTROY_CQ 0x05
  298. #define I40IW_CQP_OP_CREATE_SRQ 0x06
  299. #define I40IW_CQP_OP_MODIFY_SRQ 0x07
  300. #define I40IW_CQP_OP_DESTROY_SRQ 0x08
  301. #define I40IW_CQP_OP_ALLOC_STAG 0x09
  302. #define I40IW_CQP_OP_REG_MR 0x0a
  303. #define I40IW_CQP_OP_QUERY_STAG 0x0b
  304. #define I40IW_CQP_OP_REG_SMR 0x0c
  305. #define I40IW_CQP_OP_DEALLOC_STAG 0x0d
  306. #define I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE 0x0e
  307. #define I40IW_CQP_OP_MANAGE_ARP 0x0f
  308. #define I40IW_CQP_OP_MANAGE_VF_PBLE_BP 0x10
  309. #define I40IW_CQP_OP_MANAGE_PUSH_PAGES 0x11
  310. #define I40IW_CQP_OP_MANAGE_PE_TEAM 0x12
  311. #define I40IW_CQP_OP_UPLOAD_CONTEXT 0x13
  312. #define I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY 0x14
  313. #define I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE 0x15
  314. #define I40IW_CQP_OP_CREATE_CEQ 0x16
  315. #define I40IW_CQP_OP_DESTROY_CEQ 0x18
  316. #define I40IW_CQP_OP_CREATE_AEQ 0x19
  317. #define I40IW_CQP_OP_DESTROY_AEQ 0x1b
  318. #define I40IW_CQP_OP_CREATE_ADDR_VECT 0x1c
  319. #define I40IW_CQP_OP_MODIFY_ADDR_VECT 0x1d
  320. #define I40IW_CQP_OP_DESTROY_ADDR_VECT 0x1e
  321. #define I40IW_CQP_OP_UPDATE_PE_SDS 0x1f
  322. #define I40IW_CQP_OP_QUERY_FPM_VALUES 0x20
  323. #define I40IW_CQP_OP_COMMIT_FPM_VALUES 0x21
  324. #define I40IW_CQP_OP_FLUSH_WQES 0x22
  325. #define I40IW_CQP_OP_MANAGE_APBVT 0x23
  326. #define I40IW_CQP_OP_NOP 0x24
  327. #define I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY 0x25
  328. #define I40IW_CQP_OP_CREATE_UDA_MCAST_GROUP 0x26
  329. #define I40IW_CQP_OP_MODIFY_UDA_MCAST_GROUP 0x27
  330. #define I40IW_CQP_OP_DESTROY_UDA_MCAST_GROUP 0x28
  331. #define I40IW_CQP_OP_SUSPEND_QP 0x29
  332. #define I40IW_CQP_OP_RESUME_QP 0x2a
  333. #define I40IW_CQP_OP_SHMC_PAGES_ALLOCATED 0x2b
  334. #define I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE 0x2d
  335. #define I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT 16
  336. #define I40IW_UDA_QPSQ_NEXT_HEADER_MASK ((u64)0xff << I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT)
  337. #define I40IW_UDA_QPSQ_OPCODE_SHIFT 32
  338. #define I40IW_UDA_QPSQ_OPCODE_MASK ((u64)0x3f << I40IW_UDA_QPSQ_OPCODE_SHIFT)
  339. #define I40IW_UDA_QPSQ_MACLEN_SHIFT 56
  340. #define I40IW_UDA_QPSQ_MACLEN_MASK \
  341. ((u64)0x7f << I40IW_UDA_QPSQ_MACLEN_SHIFT)
  342. #define I40IW_UDA_QPSQ_IPLEN_SHIFT 48
  343. #define I40IW_UDA_QPSQ_IPLEN_MASK \
  344. ((u64)0x7f << I40IW_UDA_QPSQ_IPLEN_SHIFT)
  345. #define I40IW_UDA_QPSQ_L4T_SHIFT 30
  346. #define I40IW_UDA_QPSQ_L4T_MASK \
  347. ((u64)0x3 << I40IW_UDA_QPSQ_L4T_SHIFT)
  348. #define I40IW_UDA_QPSQ_IIPT_SHIFT 28
  349. #define I40IW_UDA_QPSQ_IIPT_MASK \
  350. ((u64)0x3 << I40IW_UDA_QPSQ_IIPT_SHIFT)
  351. #define I40IW_UDA_QPSQ_L4LEN_SHIFT 24
  352. #define I40IW_UDA_QPSQ_L4LEN_MASK ((u64)0xf << I40IW_UDA_QPSQ_L4LEN_SHIFT)
  353. #define I40IW_UDA_QPSQ_AVIDX_SHIFT 0
  354. #define I40IW_UDA_QPSQ_AVIDX_MASK ((u64)0xffff << I40IW_UDA_QPSQ_AVIDX_SHIFT)
  355. #define I40IW_UDA_QPSQ_VALID_SHIFT 63
  356. #define I40IW_UDA_QPSQ_VALID_MASK \
  357. ((u64)0x1 << I40IW_UDA_QPSQ_VALID_SHIFT)
  358. #define I40IW_UDA_QPSQ_SIGCOMPL_SHIFT 62
  359. #define I40IW_UDA_QPSQ_SIGCOMPL_MASK ((u64)0x1 << I40IW_UDA_QPSQ_SIGCOMPL_SHIFT)
  360. #define I40IW_UDA_PAYLOADLEN_SHIFT 0
  361. #define I40IW_UDA_PAYLOADLEN_MASK ((u64)0x3fff << I40IW_UDA_PAYLOADLEN_SHIFT)
  362. #define I40IW_UDA_HDRLEN_SHIFT 16
  363. #define I40IW_UDA_HDRLEN_MASK ((u64)0x1ff << I40IW_UDA_HDRLEN_SHIFT)
  364. #define I40IW_VLAN_TAG_VALID_SHIFT 50
  365. #define I40IW_VLAN_TAG_VALID_MASK ((u64)0x1 << I40IW_VLAN_TAG_VALID_SHIFT)
  366. #define I40IW_UDA_L3PROTO_SHIFT 0
  367. #define I40IW_UDA_L3PROTO_MASK ((u64)0x3 << I40IW_UDA_L3PROTO_SHIFT)
  368. #define I40IW_UDA_L4PROTO_SHIFT 16
  369. #define I40IW_UDA_L4PROTO_MASK ((u64)0x3 << I40IW_UDA_L4PROTO_SHIFT)
  370. #define I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT 44
  371. #define I40IW_UDA_QPSQ_DOLOOPBACK_MASK \
  372. ((u64)0x1 << I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT)
  373. /* CQP SQ WQE common fields */
  374. #define I40IW_CQPSQ_OPCODE_SHIFT 32
  375. #define I40IW_CQPSQ_OPCODE_MASK (0x3fULL << I40IW_CQPSQ_OPCODE_SHIFT)
  376. #define I40IW_CQPSQ_WQEVALID_SHIFT 63
  377. #define I40IW_CQPSQ_WQEVALID_MASK (1ULL << I40IW_CQPSQ_WQEVALID_SHIFT)
  378. #define I40IW_CQPSQ_TPHVAL_SHIFT 0
  379. #define I40IW_CQPSQ_TPHVAL_MASK (0xffUL << I40IW_CQPSQ_TPHVAL_SHIFT)
  380. #define I40IW_CQPSQ_TPHEN_SHIFT 60
  381. #define I40IW_CQPSQ_TPHEN_MASK (1ULL << I40IW_CQPSQ_TPHEN_SHIFT)
  382. #define I40IW_CQPSQ_PBUFADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  383. #define I40IW_CQPSQ_PBUFADDR_MASK I40IW_CQPHC_QPCTX_MASK
  384. /* Create/Modify/Destroy QP */
  385. #define I40IW_CQPSQ_QP_NEWMSS_SHIFT 32
  386. #define I40IW_CQPSQ_QP_NEWMSS_MASK (0x3fffULL << I40IW_CQPSQ_QP_NEWMSS_SHIFT)
  387. #define I40IW_CQPSQ_QP_TERMLEN_SHIFT 48
  388. #define I40IW_CQPSQ_QP_TERMLEN_MASK (0xfULL << I40IW_CQPSQ_QP_TERMLEN_SHIFT)
  389. #define I40IW_CQPSQ_QP_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  390. #define I40IW_CQPSQ_QP_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
  391. #define I40IW_CQPSQ_QP_QPID_SHIFT 0
  392. #define I40IW_CQPSQ_QP_QPID_MASK (0x3FFFFUL)
  393. /* I40IWCQ_QPID_MASK */
  394. #define I40IW_CQPSQ_QP_OP_SHIFT 32
  395. #define I40IW_CQPSQ_QP_OP_MASK I40IWCQ_OP_MASK
  396. #define I40IW_CQPSQ_QP_ORDVALID_SHIFT 42
  397. #define I40IW_CQPSQ_QP_ORDVALID_MASK (1ULL << I40IW_CQPSQ_QP_ORDVALID_SHIFT)
  398. #define I40IW_CQPSQ_QP_TOECTXVALID_SHIFT 43
  399. #define I40IW_CQPSQ_QP_TOECTXVALID_MASK \
  400. (1ULL << I40IW_CQPSQ_QP_TOECTXVALID_SHIFT)
  401. #define I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT 44
  402. #define I40IW_CQPSQ_QP_CACHEDVARVALID_MASK \
  403. (1ULL << I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT)
  404. #define I40IW_CQPSQ_QP_VQ_SHIFT 45
  405. #define I40IW_CQPSQ_QP_VQ_MASK (1ULL << I40IW_CQPSQ_QP_VQ_SHIFT)
  406. #define I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT 46
  407. #define I40IW_CQPSQ_QP_FORCELOOPBACK_MASK \
  408. (1ULL << I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT)
  409. #define I40IW_CQPSQ_QP_CQNUMVALID_SHIFT 47
  410. #define I40IW_CQPSQ_QP_CQNUMVALID_MASK \
  411. (1ULL << I40IW_CQPSQ_QP_CQNUMVALID_SHIFT)
  412. #define I40IW_CQPSQ_QP_QPTYPE_SHIFT 48
  413. #define I40IW_CQPSQ_QP_QPTYPE_MASK (0x3ULL << I40IW_CQPSQ_QP_QPTYPE_SHIFT)
  414. #define I40IW_CQPSQ_QP_MSSCHANGE_SHIFT 52
  415. #define I40IW_CQPSQ_QP_MSSCHANGE_MASK (1ULL << I40IW_CQPSQ_QP_MSSCHANGE_SHIFT)
  416. #define I40IW_CQPSQ_QP_STATRSRC_SHIFT 53
  417. #define I40IW_CQPSQ_QP_STATRSRC_MASK (1ULL << I40IW_CQPSQ_QP_STATRSRC_SHIFT)
  418. #define I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT 54
  419. #define I40IW_CQPSQ_QP_IGNOREMWBOUND_MASK \
  420. (1ULL << I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT)
  421. #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT 55
  422. #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_MASK \
  423. (1ULL << I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT)
  424. #define I40IW_CQPSQ_QP_TERMACT_SHIFT 56
  425. #define I40IW_CQPSQ_QP_TERMACT_MASK (0x3ULL << I40IW_CQPSQ_QP_TERMACT_SHIFT)
  426. #define I40IW_CQPSQ_QP_RESETCON_SHIFT 58
  427. #define I40IW_CQPSQ_QP_RESETCON_MASK (1ULL << I40IW_CQPSQ_QP_RESETCON_SHIFT)
  428. #define I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT 59
  429. #define I40IW_CQPSQ_QP_ARPTABIDXVALID_MASK \
  430. (1ULL << I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT)
  431. #define I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT 60
  432. #define I40IW_CQPSQ_QP_NEXTIWSTATE_MASK \
  433. (0x7ULL << I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT)
  434. #define I40IW_CQPSQ_QP_DBSHADOWADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  435. #define I40IW_CQPSQ_QP_DBSHADOWADDR_MASK I40IW_CQPHC_QPCTX_MASK
  436. /* Create/Modify/Destroy CQ */
  437. #define I40IW_CQPSQ_CQ_CQSIZE_SHIFT 0
  438. #define I40IW_CQPSQ_CQ_CQSIZE_MASK (0x3ffffUL << I40IW_CQPSQ_CQ_CQSIZE_SHIFT)
  439. #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
  440. #define I40IW_CQPSQ_CQ_CQCTX_MASK \
  441. (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
  442. #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
  443. #define I40IW_CQPSQ_CQ_CQCTX_MASK \
  444. (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
  445. #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT 0
  446. #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_MASK \
  447. (0x3ffff << I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT)
  448. #define I40IW_CQPSQ_CQ_CEQID_SHIFT 24
  449. #define I40IW_CQPSQ_CQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CQ_CEQID_SHIFT)
  450. #define I40IW_CQPSQ_CQ_OP_SHIFT 32
  451. #define I40IW_CQPSQ_CQ_OP_MASK (0x3fULL << I40IW_CQPSQ_CQ_OP_SHIFT)
  452. #define I40IW_CQPSQ_CQ_CQRESIZE_SHIFT 43
  453. #define I40IW_CQPSQ_CQ_CQRESIZE_MASK (1ULL << I40IW_CQPSQ_CQ_CQRESIZE_SHIFT)
  454. #define I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 44
  455. #define I40IW_CQPSQ_CQ_LPBLSIZE_MASK (3ULL << I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT)
  456. #define I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT 46
  457. #define I40IW_CQPSQ_CQ_CHKOVERFLOW_MASK \
  458. (1ULL << I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT)
  459. #define I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 47
  460. #define I40IW_CQPSQ_CQ_VIRTMAP_MASK (1ULL << I40IW_CQPSQ_CQ_VIRTMAP_SHIFT)
  461. #define I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT 48
  462. #define I40IW_CQPSQ_CQ_ENCEQEMASK_MASK \
  463. (1ULL << I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT)
  464. #define I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT 49
  465. #define I40IW_CQPSQ_CQ_CEQIDVALID_MASK \
  466. (1ULL << I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT)
  467. #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT 61
  468. #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_MASK \
  469. (1ULL << I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT)
  470. /* Create/Modify/Destroy Shared Receive Queue */
  471. #define I40IW_CQPSQ_SRQ_RQSIZE_SHIFT 0
  472. #define I40IW_CQPSQ_SRQ_RQSIZE_MASK (0xfUL << I40IW_CQPSQ_SRQ_RQSIZE_SHIFT)
  473. #define I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT 4
  474. #define I40IW_CQPSQ_SRQ_RQWQESIZE_MASK \
  475. (0x7UL << I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT)
  476. #define I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT 32
  477. #define I40IW_CQPSQ_SRQ_SRQLIMIT_MASK \
  478. (0xfffULL << I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT)
  479. #define I40IW_CQPSQ_SRQ_SRQCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  480. #define I40IW_CQPSQ_SRQ_SRQCTX_MASK I40IW_CQPHC_QPCTX_MASK
  481. #define I40IW_CQPSQ_SRQ_PDID_SHIFT 16
  482. #define I40IW_CQPSQ_SRQ_PDID_MASK \
  483. (0x7fffULL << I40IW_CQPSQ_SRQ_PDID_SHIFT)
  484. #define I40IW_CQPSQ_SRQ_SRQID_SHIFT 0
  485. #define I40IW_CQPSQ_SRQ_SRQID_MASK (0x7fffUL << I40IW_CQPSQ_SRQ_SRQID_SHIFT)
  486. #define I40IW_CQPSQ_SRQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
  487. #define I40IW_CQPSQ_SRQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
  488. #define I40IW_CQPSQ_SRQ_VIRTMAP_SHIFT I40IW_CQPSQ_CQ_VIRTMAP_SHIFT
  489. #define I40IW_CQPSQ_SRQ_VIRTMAP_MASK I40IW_CQPSQ_CQ_VIRTMAP_MASK
  490. #define I40IW_CQPSQ_SRQ_TPHEN_SHIFT I40IW_CQPSQ_TPHEN_SHIFT
  491. #define I40IW_CQPSQ_SRQ_TPHEN_MASK I40IW_CQPSQ_TPHEN_MASK
  492. #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT 61
  493. #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_MASK \
  494. (1ULL << I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT)
  495. #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT 6
  496. #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_MASK \
  497. (0x3ffffffffffffffULL << I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT)
  498. #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT 0
  499. #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_MASK \
  500. (0xfffffffUL << I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT)
  501. /* Allocate/Register/Register Shared/Deallocate Stag */
  502. #define I40IW_CQPSQ_STAG_VA_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  503. #define I40IW_CQPSQ_STAG_VA_FBO_MASK I40IW_CQPHC_QPCTX_MASK
  504. #define I40IW_CQPSQ_STAG_STAGLEN_SHIFT 0
  505. #define I40IW_CQPSQ_STAG_STAGLEN_MASK \
  506. (0x3fffffffffffULL << I40IW_CQPSQ_STAG_STAGLEN_SHIFT)
  507. #define I40IW_CQPSQ_STAG_PDID_SHIFT 48
  508. #define I40IW_CQPSQ_STAG_PDID_MASK (0x7fffULL << I40IW_CQPSQ_STAG_PDID_SHIFT)
  509. #define I40IW_CQPSQ_STAG_KEY_SHIFT 0
  510. #define I40IW_CQPSQ_STAG_KEY_MASK (0xffUL << I40IW_CQPSQ_STAG_KEY_SHIFT)
  511. #define I40IW_CQPSQ_STAG_IDX_SHIFT 8
  512. #define I40IW_CQPSQ_STAG_IDX_MASK (0xffffffUL << I40IW_CQPSQ_STAG_IDX_SHIFT)
  513. #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT 32
  514. #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_MASK \
  515. (0xffffffULL << I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT)
  516. #define I40IW_CQPSQ_STAG_MR_SHIFT 43
  517. #define I40IW_CQPSQ_STAG_MR_MASK (1ULL << I40IW_CQPSQ_STAG_MR_SHIFT)
  518. #define I40IW_CQPSQ_STAG_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
  519. #define I40IW_CQPSQ_STAG_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
  520. #define I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT 46
  521. #define I40IW_CQPSQ_STAG_HPAGESIZE_MASK \
  522. (1ULL << I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT)
  523. #define I40IW_CQPSQ_STAG_ARIGHTS_SHIFT 48
  524. #define I40IW_CQPSQ_STAG_ARIGHTS_MASK \
  525. (0x1fULL << I40IW_CQPSQ_STAG_ARIGHTS_SHIFT)
  526. #define I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT 53
  527. #define I40IW_CQPSQ_STAG_REMACCENABLED_MASK \
  528. (1ULL << I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT)
  529. #define I40IW_CQPSQ_STAG_VABASEDTO_SHIFT 59
  530. #define I40IW_CQPSQ_STAG_VABASEDTO_MASK \
  531. (1ULL << I40IW_CQPSQ_STAG_VABASEDTO_SHIFT)
  532. #define I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT 60
  533. #define I40IW_CQPSQ_STAG_USEHMCFNIDX_MASK \
  534. (1ULL << I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT)
  535. #define I40IW_CQPSQ_STAG_USEPFRID_SHIFT 61
  536. #define I40IW_CQPSQ_STAG_USEPFRID_MASK \
  537. (1ULL << I40IW_CQPSQ_STAG_USEPFRID_SHIFT)
  538. #define I40IW_CQPSQ_STAG_PBA_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  539. #define I40IW_CQPSQ_STAG_PBA_MASK I40IW_CQPHC_QPCTX_MASK
  540. #define I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT 0
  541. #define I40IW_CQPSQ_STAG_HMCFNIDX_MASK \
  542. (0x3fUL << I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT)
  543. #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT 0
  544. #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_MASK \
  545. (0xfffffffUL << I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT)
  546. /* Query stag */
  547. #define I40IW_CQPSQ_QUERYSTAG_IDX_SHIFT I40IW_CQPSQ_STAG_IDX_SHIFT
  548. #define I40IW_CQPSQ_QUERYSTAG_IDX_MASK I40IW_CQPSQ_STAG_IDX_MASK
  549. /* Allocate Local IP Address Entry */
  550. /* Manage Local IP Address Table - MLIPA */
  551. #define I40IW_CQPSQ_MLIPA_IPV6LO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  552. #define I40IW_CQPSQ_MLIPA_IPV6LO_MASK I40IW_CQPHC_QPCTX_MASK
  553. #define I40IW_CQPSQ_MLIPA_IPV6HI_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  554. #define I40IW_CQPSQ_MLIPA_IPV6HI_MASK I40IW_CQPHC_QPCTX_MASK
  555. #define I40IW_CQPSQ_MLIPA_IPV4_SHIFT 0
  556. #define I40IW_CQPSQ_MLIPA_IPV4_MASK \
  557. (0xffffffffUL << I40IW_CQPSQ_MLIPA_IPV4_SHIFT)
  558. #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT 0
  559. #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_MASK \
  560. (0x3fUL << I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT)
  561. #define I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT 42
  562. #define I40IW_CQPSQ_MLIPA_IPV4VALID_MASK \
  563. (1ULL << I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT)
  564. #define I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT 43
  565. #define I40IW_CQPSQ_MLIPA_IPV6VALID_MASK \
  566. (1ULL << I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT)
  567. #define I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT 62
  568. #define I40IW_CQPSQ_MLIPA_FREEENTRY_MASK \
  569. (1ULL << I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT)
  570. #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT 61
  571. #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_MASK \
  572. (1ULL << I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT)
  573. #define I40IW_CQPSQ_MLIPA_MAC0_SHIFT 0
  574. #define I40IW_CQPSQ_MLIPA_MAC0_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC0_SHIFT)
  575. #define I40IW_CQPSQ_MLIPA_MAC1_SHIFT 8
  576. #define I40IW_CQPSQ_MLIPA_MAC1_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC1_SHIFT)
  577. #define I40IW_CQPSQ_MLIPA_MAC2_SHIFT 16
  578. #define I40IW_CQPSQ_MLIPA_MAC2_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC2_SHIFT)
  579. #define I40IW_CQPSQ_MLIPA_MAC3_SHIFT 24
  580. #define I40IW_CQPSQ_MLIPA_MAC3_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC3_SHIFT)
  581. #define I40IW_CQPSQ_MLIPA_MAC4_SHIFT 32
  582. #define I40IW_CQPSQ_MLIPA_MAC4_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC4_SHIFT)
  583. #define I40IW_CQPSQ_MLIPA_MAC5_SHIFT 40
  584. #define I40IW_CQPSQ_MLIPA_MAC5_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC5_SHIFT)
  585. /* Manage ARP Table - MAT */
  586. #define I40IW_CQPSQ_MAT_REACHMAX_SHIFT 0
  587. #define I40IW_CQPSQ_MAT_REACHMAX_MASK \
  588. (0xffffffffUL << I40IW_CQPSQ_MAT_REACHMAX_SHIFT)
  589. #define I40IW_CQPSQ_MAT_MACADDR_SHIFT 0
  590. #define I40IW_CQPSQ_MAT_MACADDR_MASK \
  591. (0xffffffffffffULL << I40IW_CQPSQ_MAT_MACADDR_SHIFT)
  592. #define I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT 0
  593. #define I40IW_CQPSQ_MAT_ARPENTRYIDX_MASK \
  594. (0xfffUL << I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT)
  595. #define I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT 42
  596. #define I40IW_CQPSQ_MAT_ENTRYVALID_MASK \
  597. (1ULL << I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT)
  598. #define I40IW_CQPSQ_MAT_PERMANENT_SHIFT 43
  599. #define I40IW_CQPSQ_MAT_PERMANENT_MASK \
  600. (1ULL << I40IW_CQPSQ_MAT_PERMANENT_SHIFT)
  601. #define I40IW_CQPSQ_MAT_QUERY_SHIFT 44
  602. #define I40IW_CQPSQ_MAT_QUERY_MASK (1ULL << I40IW_CQPSQ_MAT_QUERY_SHIFT)
  603. /* Manage VF PBLE Backing Pages - MVPBP*/
  604. #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT 0
  605. #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_MASK \
  606. (0x3ffULL << I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT)
  607. #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT 16
  608. #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_MASK \
  609. (0x1ffULL << I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT)
  610. #define I40IW_CQPSQ_MVPBP_SD_INX_SHIFT 32
  611. #define I40IW_CQPSQ_MVPBP_SD_INX_MASK \
  612. (0xfffULL << I40IW_CQPSQ_MVPBP_SD_INX_SHIFT)
  613. #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT 62
  614. #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_MASK \
  615. (0x1ULL << I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT)
  616. #define I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT 3
  617. #define I40IW_CQPSQ_MVPBP_PD_PLPBA_MASK \
  618. (0x1fffffffffffffffULL << I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT)
  619. /* Manage Push Page - MPP */
  620. #define I40IW_INVALID_PUSH_PAGE_INDEX 0xffff
  621. #define I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT 0
  622. #define I40IW_CQPSQ_MPP_QS_HANDLE_MASK (0xffffUL << \
  623. I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT)
  624. #define I40IW_CQPSQ_MPP_PPIDX_SHIFT 0
  625. #define I40IW_CQPSQ_MPP_PPIDX_MASK (0x3ffUL << I40IW_CQPSQ_MPP_PPIDX_SHIFT)
  626. #define I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT 62
  627. #define I40IW_CQPSQ_MPP_FREE_PAGE_MASK (1ULL << I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT)
  628. /* Upload Context - UCTX */
  629. #define I40IW_CQPSQ_UCTX_QPCTXADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  630. #define I40IW_CQPSQ_UCTX_QPCTXADDR_MASK I40IW_CQPHC_QPCTX_MASK
  631. #define I40IW_CQPSQ_UCTX_QPID_SHIFT 0
  632. #define I40IW_CQPSQ_UCTX_QPID_MASK (0x3ffffUL << I40IW_CQPSQ_UCTX_QPID_SHIFT)
  633. #define I40IW_CQPSQ_UCTX_QPTYPE_SHIFT 48
  634. #define I40IW_CQPSQ_UCTX_QPTYPE_MASK (0xfULL << I40IW_CQPSQ_UCTX_QPTYPE_SHIFT)
  635. #define I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT 61
  636. #define I40IW_CQPSQ_UCTX_RAWFORMAT_MASK \
  637. (1ULL << I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT)
  638. #define I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT 62
  639. #define I40IW_CQPSQ_UCTX_FREEZEQP_MASK \
  640. (1ULL << I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT)
  641. /* Manage HMC PM Function Table - MHMC */
  642. #define I40IW_CQPSQ_MHMC_VFIDX_SHIFT 0
  643. #define I40IW_CQPSQ_MHMC_VFIDX_MASK (0x7fUL << I40IW_CQPSQ_MHMC_VFIDX_SHIFT)
  644. #define I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT 62
  645. #define I40IW_CQPSQ_MHMC_FREEPMFN_MASK \
  646. (1ULL << I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT)
  647. /* Set HMC Resource Profile - SHMCRP */
  648. #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT 0
  649. #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_MASK \
  650. (0x7ULL << I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT)
  651. #define I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT 32
  652. #define I40IW_CQPSQ_SHMCRP_VFNUM_MASK (0x3fULL << I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT)
  653. /* Create/Destroy CEQ */
  654. #define I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT 0
  655. #define I40IW_CQPSQ_CEQ_CEQSIZE_MASK \
  656. (0x1ffffUL << I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT)
  657. #define I40IW_CQPSQ_CEQ_CEQID_SHIFT 0
  658. #define I40IW_CQPSQ_CEQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CEQ_CEQID_SHIFT)
  659. #define I40IW_CQPSQ_CEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
  660. #define I40IW_CQPSQ_CEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
  661. #define I40IW_CQPSQ_CEQ_VMAP_SHIFT 47
  662. #define I40IW_CQPSQ_CEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_CEQ_VMAP_SHIFT)
  663. #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT 0
  664. #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_MASK \
  665. (0xfffffffUL << I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT)
  666. /* Create/Destroy AEQ */
  667. #define I40IW_CQPSQ_AEQ_AEQECNT_SHIFT 0
  668. #define I40IW_CQPSQ_AEQ_AEQECNT_MASK \
  669. (0x7ffffUL << I40IW_CQPSQ_AEQ_AEQECNT_SHIFT)
  670. #define I40IW_CQPSQ_AEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
  671. #define I40IW_CQPSQ_AEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
  672. #define I40IW_CQPSQ_AEQ_VMAP_SHIFT 47
  673. #define I40IW_CQPSQ_AEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_AEQ_VMAP_SHIFT)
  674. #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT 0
  675. #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_MASK \
  676. (0xfffffffUL << I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT)
  677. /* Commit FPM Values - CFPM */
  678. #define I40IW_CQPSQ_CFPM_HMCFNID_SHIFT 0
  679. #define I40IW_CQPSQ_CFPM_HMCFNID_MASK (0x3fUL << I40IW_CQPSQ_CFPM_HMCFNID_SHIFT)
  680. /* Flush WQEs - FWQE */
  681. #define I40IW_CQPSQ_FWQE_AECODE_SHIFT 0
  682. #define I40IW_CQPSQ_FWQE_AECODE_MASK (0xffffUL << I40IW_CQPSQ_FWQE_AECODE_SHIFT)
  683. #define I40IW_CQPSQ_FWQE_AESOURCE_SHIFT 16
  684. #define I40IW_CQPSQ_FWQE_AESOURCE_MASK \
  685. (0xfUL << I40IW_CQPSQ_FWQE_AESOURCE_SHIFT)
  686. #define I40IW_CQPSQ_FWQE_RQMNERR_SHIFT 0
  687. #define I40IW_CQPSQ_FWQE_RQMNERR_MASK \
  688. (0xffffUL << I40IW_CQPSQ_FWQE_RQMNERR_SHIFT)
  689. #define I40IW_CQPSQ_FWQE_RQMJERR_SHIFT 16
  690. #define I40IW_CQPSQ_FWQE_RQMJERR_MASK \
  691. (0xffffUL << I40IW_CQPSQ_FWQE_RQMJERR_SHIFT)
  692. #define I40IW_CQPSQ_FWQE_SQMNERR_SHIFT 32
  693. #define I40IW_CQPSQ_FWQE_SQMNERR_MASK \
  694. (0xffffULL << I40IW_CQPSQ_FWQE_SQMNERR_SHIFT)
  695. #define I40IW_CQPSQ_FWQE_SQMJERR_SHIFT 48
  696. #define I40IW_CQPSQ_FWQE_SQMJERR_MASK \
  697. (0xffffULL << I40IW_CQPSQ_FWQE_SQMJERR_SHIFT)
  698. #define I40IW_CQPSQ_FWQE_QPID_SHIFT 0
  699. #define I40IW_CQPSQ_FWQE_QPID_MASK (0x3ffffULL << I40IW_CQPSQ_FWQE_QPID_SHIFT)
  700. #define I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT 59
  701. #define I40IW_CQPSQ_FWQE_GENERATE_AE_MASK (1ULL << \
  702. I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT)
  703. #define I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT 60
  704. #define I40IW_CQPSQ_FWQE_USERFLCODE_MASK \
  705. (1ULL << I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT)
  706. #define I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT 61
  707. #define I40IW_CQPSQ_FWQE_FLUSHSQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT)
  708. #define I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT 62
  709. #define I40IW_CQPSQ_FWQE_FLUSHRQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT)
  710. /* Manage Accelerated Port Table - MAPT */
  711. #define I40IW_CQPSQ_MAPT_PORT_SHIFT 0
  712. #define I40IW_CQPSQ_MAPT_PORT_MASK (0xffffUL << I40IW_CQPSQ_MAPT_PORT_SHIFT)
  713. #define I40IW_CQPSQ_MAPT_ADDPORT_SHIFT 62
  714. #define I40IW_CQPSQ_MAPT_ADDPORT_MASK (1ULL << I40IW_CQPSQ_MAPT_ADDPORT_SHIFT)
  715. /* Update Protocol Engine SDs */
  716. #define I40IW_CQPSQ_UPESD_SDCMD_SHIFT 0
  717. #define I40IW_CQPSQ_UPESD_SDCMD_MASK (0xffffffffUL << I40IW_CQPSQ_UPESD_SDCMD_SHIFT)
  718. #define I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT 0
  719. #define I40IW_CQPSQ_UPESD_SDDATALOW_MASK \
  720. (0xffffffffUL << I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT)
  721. #define I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT 32
  722. #define I40IW_CQPSQ_UPESD_SDDATAHI_MASK \
  723. (0xffffffffULL << I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT)
  724. #define I40IW_CQPSQ_UPESD_HMCFNID_SHIFT 0
  725. #define I40IW_CQPSQ_UPESD_HMCFNID_MASK \
  726. (0x3fUL << I40IW_CQPSQ_UPESD_HMCFNID_SHIFT)
  727. #define I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT 63
  728. #define I40IW_CQPSQ_UPESD_ENTRY_VALID_MASK \
  729. ((u64)1 << I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT)
  730. #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT 0
  731. #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_MASK \
  732. (0xfUL << I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT)
  733. #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT 7
  734. #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_MASK \
  735. (0x1UL << I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT)
  736. /* Suspend QP */
  737. #define I40IW_CQPSQ_SUSPENDQP_QPID_SHIFT 0
  738. #define I40IW_CQPSQ_SUSPENDQP_QPID_MASK (0x3FFFFUL)
  739. /* I40IWCQ_QPID_MASK */
  740. /* Resume QP */
  741. #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT 0
  742. #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_MASK \
  743. (0xffffffffUL << I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT)
  744. #define I40IW_CQPSQ_RESUMEQP_QPID_SHIFT 0
  745. #define I40IW_CQPSQ_RESUMEQP_QPID_MASK (0x3FFFFUL)
  746. /* I40IWCQ_QPID_MASK */
  747. /* IW QP Context */
  748. #define I40IWQPC_DDP_VER_SHIFT 0
  749. #define I40IWQPC_DDP_VER_MASK (3UL << I40IWQPC_DDP_VER_SHIFT)
  750. #define I40IWQPC_SNAP_SHIFT 2
  751. #define I40IWQPC_SNAP_MASK (1UL << I40IWQPC_SNAP_SHIFT)
  752. #define I40IWQPC_IPV4_SHIFT 3
  753. #define I40IWQPC_IPV4_MASK (1UL << I40IWQPC_IPV4_SHIFT)
  754. #define I40IWQPC_NONAGLE_SHIFT 4
  755. #define I40IWQPC_NONAGLE_MASK (1UL << I40IWQPC_NONAGLE_SHIFT)
  756. #define I40IWQPC_INSERTVLANTAG_SHIFT 5
  757. #define I40IWQPC_INSERTVLANTAG_MASK (1 << I40IWQPC_INSERTVLANTAG_SHIFT)
  758. #define I40IWQPC_USESRQ_SHIFT 6
  759. #define I40IWQPC_USESRQ_MASK (1UL << I40IWQPC_USESRQ_SHIFT)
  760. #define I40IWQPC_TIMESTAMP_SHIFT 7
  761. #define I40IWQPC_TIMESTAMP_MASK (1UL << I40IWQPC_TIMESTAMP_SHIFT)
  762. #define I40IWQPC_RQWQESIZE_SHIFT 8
  763. #define I40IWQPC_RQWQESIZE_MASK (3UL << I40IWQPC_RQWQESIZE_SHIFT)
  764. #define I40IWQPC_INSERTL2TAG2_SHIFT 11
  765. #define I40IWQPC_INSERTL2TAG2_MASK (1UL << I40IWQPC_INSERTL2TAG2_SHIFT)
  766. #define I40IWQPC_LIMIT_SHIFT 12
  767. #define I40IWQPC_LIMIT_MASK (3UL << I40IWQPC_LIMIT_SHIFT)
  768. #define I40IWQPC_DROPOOOSEG_SHIFT 15
  769. #define I40IWQPC_DROPOOOSEG_MASK (1UL << I40IWQPC_DROPOOOSEG_SHIFT)
  770. #define I40IWQPC_DUPACK_THRESH_SHIFT 16
  771. #define I40IWQPC_DUPACK_THRESH_MASK (7UL << I40IWQPC_DUPACK_THRESH_SHIFT)
  772. #define I40IWQPC_ERR_RQ_IDX_VALID_SHIFT 19
  773. #define I40IWQPC_ERR_RQ_IDX_VALID_MASK (1UL << I40IWQPC_ERR_RQ_IDX_VALID_SHIFT)
  774. #define I40IWQPC_DIS_VLAN_CHECKS_SHIFT 19
  775. #define I40IWQPC_DIS_VLAN_CHECKS_MASK (7UL << I40IWQPC_DIS_VLAN_CHECKS_SHIFT)
  776. #define I40IWQPC_RCVTPHEN_SHIFT 28
  777. #define I40IWQPC_RCVTPHEN_MASK (1UL << I40IWQPC_RCVTPHEN_SHIFT)
  778. #define I40IWQPC_XMITTPHEN_SHIFT 29
  779. #define I40IWQPC_XMITTPHEN_MASK (1ULL << I40IWQPC_XMITTPHEN_SHIFT)
  780. #define I40IWQPC_RQTPHEN_SHIFT 30
  781. #define I40IWQPC_RQTPHEN_MASK (1UL << I40IWQPC_RQTPHEN_SHIFT)
  782. #define I40IWQPC_SQTPHEN_SHIFT 31
  783. #define I40IWQPC_SQTPHEN_MASK (1ULL << I40IWQPC_SQTPHEN_SHIFT)
  784. #define I40IWQPC_PPIDX_SHIFT 32
  785. #define I40IWQPC_PPIDX_MASK (0x3ffULL << I40IWQPC_PPIDX_SHIFT)
  786. #define I40IWQPC_PMENA_SHIFT 47
  787. #define I40IWQPC_PMENA_MASK (1ULL << I40IWQPC_PMENA_SHIFT)
  788. #define I40IWQPC_RDMAP_VER_SHIFT 62
  789. #define I40IWQPC_RDMAP_VER_MASK (3ULL << I40IWQPC_RDMAP_VER_SHIFT)
  790. #define I40IWQPC_SQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  791. #define I40IWQPC_SQADDR_MASK I40IW_CQPHC_QPCTX_MASK
  792. #define I40IWQPC_RQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  793. #define I40IWQPC_RQADDR_MASK I40IW_CQPHC_QPCTX_MASK
  794. #define I40IWQPC_TTL_SHIFT 0
  795. #define I40IWQPC_TTL_MASK (0xffUL << I40IWQPC_TTL_SHIFT)
  796. #define I40IWQPC_RQSIZE_SHIFT 8
  797. #define I40IWQPC_RQSIZE_MASK (0xfUL << I40IWQPC_RQSIZE_SHIFT)
  798. #define I40IWQPC_SQSIZE_SHIFT 12
  799. #define I40IWQPC_SQSIZE_MASK (0xfUL << I40IWQPC_SQSIZE_SHIFT)
  800. #define I40IWQPC_SRCMACADDRIDX_SHIFT 16
  801. #define I40IWQPC_SRCMACADDRIDX_MASK (0x3fUL << I40IWQPC_SRCMACADDRIDX_SHIFT)
  802. #define I40IWQPC_AVOIDSTRETCHACK_SHIFT 23
  803. #define I40IWQPC_AVOIDSTRETCHACK_MASK (1UL << I40IWQPC_AVOIDSTRETCHACK_SHIFT)
  804. #define I40IWQPC_TOS_SHIFT 24
  805. #define I40IWQPC_TOS_MASK (0xffUL << I40IWQPC_TOS_SHIFT)
  806. #define I40IWQPC_SRCPORTNUM_SHIFT 32
  807. #define I40IWQPC_SRCPORTNUM_MASK (0xffffULL << I40IWQPC_SRCPORTNUM_SHIFT)
  808. #define I40IWQPC_DESTPORTNUM_SHIFT 48
  809. #define I40IWQPC_DESTPORTNUM_MASK (0xffffULL << I40IWQPC_DESTPORTNUM_SHIFT)
  810. #define I40IWQPC_DESTIPADDR0_SHIFT 32
  811. #define I40IWQPC_DESTIPADDR0_MASK \
  812. (0xffffffffULL << I40IWQPC_DESTIPADDR0_SHIFT)
  813. #define I40IWQPC_DESTIPADDR1_SHIFT 0
  814. #define I40IWQPC_DESTIPADDR1_MASK \
  815. (0xffffffffULL << I40IWQPC_DESTIPADDR1_SHIFT)
  816. #define I40IWQPC_DESTIPADDR2_SHIFT 32
  817. #define I40IWQPC_DESTIPADDR2_MASK \
  818. (0xffffffffULL << I40IWQPC_DESTIPADDR2_SHIFT)
  819. #define I40IWQPC_DESTIPADDR3_SHIFT 0
  820. #define I40IWQPC_DESTIPADDR3_MASK \
  821. (0xffffffffULL << I40IWQPC_DESTIPADDR3_SHIFT)
  822. #define I40IWQPC_SNDMSS_SHIFT 16
  823. #define I40IWQPC_SNDMSS_MASK (0x3fffUL << I40IWQPC_SNDMSS_SHIFT)
  824. #define I40IWQPC_VLANTAG_SHIFT 32
  825. #define I40IWQPC_VLANTAG_MASK (0xffffULL << I40IWQPC_VLANTAG_SHIFT)
  826. #define I40IWQPC_ARPIDX_SHIFT 48
  827. #define I40IWQPC_ARPIDX_MASK (0xfffULL << I40IWQPC_ARPIDX_SHIFT)
  828. #define I40IWQPC_FLOWLABEL_SHIFT 0
  829. #define I40IWQPC_FLOWLABEL_MASK (0xfffffUL << I40IWQPC_FLOWLABEL_SHIFT)
  830. #define I40IWQPC_WSCALE_SHIFT 20
  831. #define I40IWQPC_WSCALE_MASK (1UL << I40IWQPC_WSCALE_SHIFT)
  832. #define I40IWQPC_KEEPALIVE_SHIFT 21
  833. #define I40IWQPC_KEEPALIVE_MASK (1UL << I40IWQPC_KEEPALIVE_SHIFT)
  834. #define I40IWQPC_IGNORE_TCP_OPT_SHIFT 22
  835. #define I40IWQPC_IGNORE_TCP_OPT_MASK (1UL << I40IWQPC_IGNORE_TCP_OPT_SHIFT)
  836. #define I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT 23
  837. #define I40IWQPC_IGNORE_TCP_UNS_OPT_MASK \
  838. (1UL << I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT)
  839. #define I40IWQPC_TCPSTATE_SHIFT 28
  840. #define I40IWQPC_TCPSTATE_MASK (0xfUL << I40IWQPC_TCPSTATE_SHIFT)
  841. #define I40IWQPC_RCVSCALE_SHIFT 32
  842. #define I40IWQPC_RCVSCALE_MASK (0xfULL << I40IWQPC_RCVSCALE_SHIFT)
  843. #define I40IWQPC_SNDSCALE_SHIFT 40
  844. #define I40IWQPC_SNDSCALE_MASK (0xfULL << I40IWQPC_SNDSCALE_SHIFT)
  845. #define I40IWQPC_PDIDX_SHIFT 48
  846. #define I40IWQPC_PDIDX_MASK (0x7fffULL << I40IWQPC_PDIDX_SHIFT)
  847. #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT 16
  848. #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_MASK \
  849. (0xffUL << I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT)
  850. #define I40IWQPC_KEEPALIVE_INTERVAL_SHIFT 24
  851. #define I40IWQPC_KEEPALIVE_INTERVAL_MASK \
  852. (0xffUL << I40IWQPC_KEEPALIVE_INTERVAL_SHIFT)
  853. #define I40IWQPC_TIMESTAMP_RECENT_SHIFT 0
  854. #define I40IWQPC_TIMESTAMP_RECENT_MASK \
  855. (0xffffffffUL << I40IWQPC_TIMESTAMP_RECENT_SHIFT)
  856. #define I40IWQPC_TIMESTAMP_AGE_SHIFT 32
  857. #define I40IWQPC_TIMESTAMP_AGE_MASK \
  858. (0xffffffffULL << I40IWQPC_TIMESTAMP_AGE_SHIFT)
  859. #define I40IWQPC_SNDNXT_SHIFT 0
  860. #define I40IWQPC_SNDNXT_MASK (0xffffffffUL << I40IWQPC_SNDNXT_SHIFT)
  861. #define I40IWQPC_SNDWND_SHIFT 32
  862. #define I40IWQPC_SNDWND_MASK (0xffffffffULL << I40IWQPC_SNDWND_SHIFT)
  863. #define I40IWQPC_RCVNXT_SHIFT 0
  864. #define I40IWQPC_RCVNXT_MASK (0xffffffffUL << I40IWQPC_RCVNXT_SHIFT)
  865. #define I40IWQPC_RCVWND_SHIFT 32
  866. #define I40IWQPC_RCVWND_MASK (0xffffffffULL << I40IWQPC_RCVWND_SHIFT)
  867. #define I40IWQPC_SNDMAX_SHIFT 0
  868. #define I40IWQPC_SNDMAX_MASK (0xffffffffUL << I40IWQPC_SNDMAX_SHIFT)
  869. #define I40IWQPC_SNDUNA_SHIFT 32
  870. #define I40IWQPC_SNDUNA_MASK (0xffffffffULL << I40IWQPC_SNDUNA_SHIFT)
  871. #define I40IWQPC_SRTT_SHIFT 0
  872. #define I40IWQPC_SRTT_MASK (0xffffffffUL << I40IWQPC_SRTT_SHIFT)
  873. #define I40IWQPC_RTTVAR_SHIFT 32
  874. #define I40IWQPC_RTTVAR_MASK (0xffffffffULL << I40IWQPC_RTTVAR_SHIFT)
  875. #define I40IWQPC_SSTHRESH_SHIFT 0
  876. #define I40IWQPC_SSTHRESH_MASK (0xffffffffUL << I40IWQPC_SSTHRESH_SHIFT)
  877. #define I40IWQPC_CWND_SHIFT 32
  878. #define I40IWQPC_CWND_MASK (0xffffffffULL << I40IWQPC_CWND_SHIFT)
  879. #define I40IWQPC_SNDWL1_SHIFT 0
  880. #define I40IWQPC_SNDWL1_MASK (0xffffffffUL << I40IWQPC_SNDWL1_SHIFT)
  881. #define I40IWQPC_SNDWL2_SHIFT 32
  882. #define I40IWQPC_SNDWL2_MASK (0xffffffffULL << I40IWQPC_SNDWL2_SHIFT)
  883. #define I40IWQPC_ERR_RQ_IDX_SHIFT 32
  884. #define I40IWQPC_ERR_RQ_IDX_MASK (0x3fffULL << I40IWQPC_ERR_RQ_IDX_SHIFT)
  885. #define I40IWQPC_MAXSNDWND_SHIFT 0
  886. #define I40IWQPC_MAXSNDWND_MASK (0xffffffffUL << I40IWQPC_MAXSNDWND_SHIFT)
  887. #define I40IWQPC_REXMIT_THRESH_SHIFT 48
  888. #define I40IWQPC_REXMIT_THRESH_MASK (0x3fULL << I40IWQPC_REXMIT_THRESH_SHIFT)
  889. #define I40IWQPC_TXCQNUM_SHIFT 0
  890. #define I40IWQPC_TXCQNUM_MASK (0x1ffffUL << I40IWQPC_TXCQNUM_SHIFT)
  891. #define I40IWQPC_RXCQNUM_SHIFT 32
  892. #define I40IWQPC_RXCQNUM_MASK (0x1ffffULL << I40IWQPC_RXCQNUM_SHIFT)
  893. #define I40IWQPC_STAT_INDEX_SHIFT 0
  894. #define I40IWQPC_STAT_INDEX_MASK (0x1fULL << I40IWQPC_STAT_INDEX_SHIFT)
  895. #define I40IWQPC_Q2ADDR_SHIFT 0
  896. #define I40IWQPC_Q2ADDR_MASK (0xffffffffffffff00ULL << I40IWQPC_Q2ADDR_SHIFT)
  897. #define I40IWQPC_LASTBYTESENT_SHIFT 0
  898. #define I40IWQPC_LASTBYTESENT_MASK (0xffUL << I40IWQPC_LASTBYTESENT_SHIFT)
  899. #define I40IWQPC_SRQID_SHIFT 32
  900. #define I40IWQPC_SRQID_MASK (0xffULL << I40IWQPC_SRQID_SHIFT)
  901. #define I40IWQPC_ORDSIZE_SHIFT 0
  902. #define I40IWQPC_ORDSIZE_MASK (0x7fUL << I40IWQPC_ORDSIZE_SHIFT)
  903. #define I40IWQPC_IRDSIZE_SHIFT 16
  904. #define I40IWQPC_IRDSIZE_MASK (0x3UL << I40IWQPC_IRDSIZE_SHIFT)
  905. #define I40IWQPC_WRRDRSPOK_SHIFT 20
  906. #define I40IWQPC_WRRDRSPOK_MASK (1UL << I40IWQPC_WRRDRSPOK_SHIFT)
  907. #define I40IWQPC_RDOK_SHIFT 21
  908. #define I40IWQPC_RDOK_MASK (1UL << I40IWQPC_RDOK_SHIFT)
  909. #define I40IWQPC_SNDMARKERS_SHIFT 22
  910. #define I40IWQPC_SNDMARKERS_MASK (1UL << I40IWQPC_SNDMARKERS_SHIFT)
  911. #define I40IWQPC_BINDEN_SHIFT 23
  912. #define I40IWQPC_BINDEN_MASK (1UL << I40IWQPC_BINDEN_SHIFT)
  913. #define I40IWQPC_FASTREGEN_SHIFT 24
  914. #define I40IWQPC_FASTREGEN_MASK (1UL << I40IWQPC_FASTREGEN_SHIFT)
  915. #define I40IWQPC_PRIVEN_SHIFT 25
  916. #define I40IWQPC_PRIVEN_MASK (1UL << I40IWQPC_PRIVEN_SHIFT)
  917. #define I40IWQPC_USESTATSINSTANCE_SHIFT 26
  918. #define I40IWQPC_USESTATSINSTANCE_MASK (1UL << I40IWQPC_USESTATSINSTANCE_SHIFT)
  919. #define I40IWQPC_IWARPMODE_SHIFT 28
  920. #define I40IWQPC_IWARPMODE_MASK (1UL << I40IWQPC_IWARPMODE_SHIFT)
  921. #define I40IWQPC_RCVMARKERS_SHIFT 29
  922. #define I40IWQPC_RCVMARKERS_MASK (1UL << I40IWQPC_RCVMARKERS_SHIFT)
  923. #define I40IWQPC_ALIGNHDRS_SHIFT 30
  924. #define I40IWQPC_ALIGNHDRS_MASK (1UL << I40IWQPC_ALIGNHDRS_SHIFT)
  925. #define I40IWQPC_RCVNOMPACRC_SHIFT 31
  926. #define I40IWQPC_RCVNOMPACRC_MASK (1UL << I40IWQPC_RCVNOMPACRC_SHIFT)
  927. #define I40IWQPC_RCVMARKOFFSET_SHIFT 33
  928. #define I40IWQPC_RCVMARKOFFSET_MASK (0x1ffULL << I40IWQPC_RCVMARKOFFSET_SHIFT)
  929. #define I40IWQPC_SNDMARKOFFSET_SHIFT 48
  930. #define I40IWQPC_SNDMARKOFFSET_MASK (0x1ffULL << I40IWQPC_SNDMARKOFFSET_SHIFT)
  931. #define I40IWQPC_QPCOMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  932. #define I40IWQPC_QPCOMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
  933. #define I40IWQPC_SQTPHVAL_SHIFT 0
  934. #define I40IWQPC_SQTPHVAL_MASK (0xffUL << I40IWQPC_SQTPHVAL_SHIFT)
  935. #define I40IWQPC_RQTPHVAL_SHIFT 8
  936. #define I40IWQPC_RQTPHVAL_MASK (0xffUL << I40IWQPC_RQTPHVAL_SHIFT)
  937. #define I40IWQPC_QSHANDLE_SHIFT 16
  938. #define I40IWQPC_QSHANDLE_MASK (0x3ffUL << I40IWQPC_QSHANDLE_SHIFT)
  939. #define I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT 32
  940. #define I40IWQPC_EXCEPTION_LAN_QUEUE_MASK (0xfffULL << \
  941. I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT)
  942. #define I40IWQPC_LOCAL_IPADDR3_SHIFT 0
  943. #define I40IWQPC_LOCAL_IPADDR3_MASK \
  944. (0xffffffffUL << I40IWQPC_LOCAL_IPADDR3_SHIFT)
  945. #define I40IWQPC_LOCAL_IPADDR2_SHIFT 32
  946. #define I40IWQPC_LOCAL_IPADDR2_MASK \
  947. (0xffffffffULL << I40IWQPC_LOCAL_IPADDR2_SHIFT)
  948. #define I40IWQPC_LOCAL_IPADDR1_SHIFT 0
  949. #define I40IWQPC_LOCAL_IPADDR1_MASK \
  950. (0xffffffffUL << I40IWQPC_LOCAL_IPADDR1_SHIFT)
  951. #define I40IWQPC_LOCAL_IPADDR0_SHIFT 32
  952. #define I40IWQPC_LOCAL_IPADDR0_MASK \
  953. (0xffffffffULL << I40IWQPC_LOCAL_IPADDR0_SHIFT)
  954. /* wqe size considering 32 bytes per wqe*/
  955. #define I40IWQP_SW_MIN_WQSIZE 4 /* 128 bytes */
  956. #define I40IWQP_SW_MAX_WQSIZE 2048 /* 2048 bytes */
  957. #define I40IWQP_OP_RDMA_WRITE 0
  958. #define I40IWQP_OP_RDMA_READ 1
  959. #define I40IWQP_OP_RDMA_SEND 3
  960. #define I40IWQP_OP_RDMA_SEND_INV 4
  961. #define I40IWQP_OP_RDMA_SEND_SOL_EVENT 5
  962. #define I40IWQP_OP_RDMA_SEND_SOL_EVENT_INV 6
  963. #define I40IWQP_OP_BIND_MW 8
  964. #define I40IWQP_OP_FAST_REGISTER 9
  965. #define I40IWQP_OP_LOCAL_INVALIDATE 10
  966. #define I40IWQP_OP_RDMA_READ_LOC_INV 11
  967. #define I40IWQP_OP_NOP 12
  968. #define I40IW_RSVD_SHIFT 41
  969. #define I40IW_RSVD_MASK (0x7fffULL << I40IW_RSVD_SHIFT)
  970. /* iwarp QP SQ WQE common fields */
  971. #define I40IWQPSQ_OPCODE_SHIFT 32
  972. #define I40IWQPSQ_OPCODE_MASK (0x3fULL << I40IWQPSQ_OPCODE_SHIFT)
  973. #define I40IWQPSQ_ADDFRAGCNT_SHIFT 38
  974. #define I40IWQPSQ_ADDFRAGCNT_MASK (0x7ULL << I40IWQPSQ_ADDFRAGCNT_SHIFT)
  975. #define I40IWQPSQ_PUSHWQE_SHIFT 56
  976. #define I40IWQPSQ_PUSHWQE_MASK (1ULL << I40IWQPSQ_PUSHWQE_SHIFT)
  977. #define I40IWQPSQ_STREAMMODE_SHIFT 58
  978. #define I40IWQPSQ_STREAMMODE_MASK (1ULL << I40IWQPSQ_STREAMMODE_SHIFT)
  979. #define I40IWQPSQ_WAITFORRCVPDU_SHIFT 59
  980. #define I40IWQPSQ_WAITFORRCVPDU_MASK (1ULL << I40IWQPSQ_WAITFORRCVPDU_SHIFT)
  981. #define I40IWQPSQ_READFENCE_SHIFT 60
  982. #define I40IWQPSQ_READFENCE_MASK (1ULL << I40IWQPSQ_READFENCE_SHIFT)
  983. #define I40IWQPSQ_LOCALFENCE_SHIFT 61
  984. #define I40IWQPSQ_LOCALFENCE_MASK (1ULL << I40IWQPSQ_LOCALFENCE_SHIFT)
  985. #define I40IWQPSQ_SIGCOMPL_SHIFT 62
  986. #define I40IWQPSQ_SIGCOMPL_MASK (1ULL << I40IWQPSQ_SIGCOMPL_SHIFT)
  987. #define I40IWQPSQ_VALID_SHIFT 63
  988. #define I40IWQPSQ_VALID_MASK (1ULL << I40IWQPSQ_VALID_SHIFT)
  989. #define I40IWQPSQ_FRAG_TO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  990. #define I40IWQPSQ_FRAG_TO_MASK I40IW_CQPHC_QPCTX_MASK
  991. #define I40IWQPSQ_FRAG_LEN_SHIFT 0
  992. #define I40IWQPSQ_FRAG_LEN_MASK (0xffffffffUL << I40IWQPSQ_FRAG_LEN_SHIFT)
  993. #define I40IWQPSQ_FRAG_STAG_SHIFT 32
  994. #define I40IWQPSQ_FRAG_STAG_MASK (0xffffffffULL << I40IWQPSQ_FRAG_STAG_SHIFT)
  995. #define I40IWQPSQ_REMSTAGINV_SHIFT 0
  996. #define I40IWQPSQ_REMSTAGINV_MASK (0xffffffffUL << I40IWQPSQ_REMSTAGINV_SHIFT)
  997. #define I40IWQPSQ_INLINEDATAFLAG_SHIFT 57
  998. #define I40IWQPSQ_INLINEDATAFLAG_MASK (1ULL << I40IWQPSQ_INLINEDATAFLAG_SHIFT)
  999. #define I40IWQPSQ_INLINEDATALEN_SHIFT 48
  1000. #define I40IWQPSQ_INLINEDATALEN_MASK \
  1001. (0x7fULL << I40IWQPSQ_INLINEDATALEN_SHIFT)
  1002. /* iwarp send with push mode */
  1003. #define I40IWQPSQ_WQDESCIDX_SHIFT 0
  1004. #define I40IWQPSQ_WQDESCIDX_MASK (0x3fffUL << I40IWQPSQ_WQDESCIDX_SHIFT)
  1005. /* rdma write */
  1006. #define I40IWQPSQ_REMSTAG_SHIFT 0
  1007. #define I40IWQPSQ_REMSTAG_MASK (0xffffffffUL << I40IWQPSQ_REMSTAG_SHIFT)
  1008. #define I40IWQPSQ_REMTO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  1009. #define I40IWQPSQ_REMTO_MASK I40IW_CQPHC_QPCTX_MASK
  1010. /* memory window */
  1011. #define I40IWQPSQ_STAGRIGHTS_SHIFT 48
  1012. #define I40IWQPSQ_STAGRIGHTS_MASK (0x1fULL << I40IWQPSQ_STAGRIGHTS_SHIFT)
  1013. #define I40IWQPSQ_VABASEDTO_SHIFT 53
  1014. #define I40IWQPSQ_VABASEDTO_MASK (1ULL << I40IWQPSQ_VABASEDTO_SHIFT)
  1015. #define I40IWQPSQ_MWLEN_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  1016. #define I40IWQPSQ_MWLEN_MASK I40IW_CQPHC_QPCTX_MASK
  1017. #define I40IWQPSQ_PARENTMRSTAG_SHIFT 0
  1018. #define I40IWQPSQ_PARENTMRSTAG_MASK \
  1019. (0xffffffffUL << I40IWQPSQ_PARENTMRSTAG_SHIFT)
  1020. #define I40IWQPSQ_MWSTAG_SHIFT 32
  1021. #define I40IWQPSQ_MWSTAG_MASK (0xffffffffULL << I40IWQPSQ_MWSTAG_SHIFT)
  1022. #define I40IWQPSQ_BASEVA_TO_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  1023. #define I40IWQPSQ_BASEVA_TO_FBO_MASK I40IW_CQPHC_QPCTX_MASK
  1024. /* Local Invalidate */
  1025. #define I40IWQPSQ_LOCSTAG_SHIFT 32
  1026. #define I40IWQPSQ_LOCSTAG_MASK (0xffffffffULL << I40IWQPSQ_LOCSTAG_SHIFT)
  1027. /* Fast Register */
  1028. #define I40IWQPSQ_STAGKEY_SHIFT 0
  1029. #define I40IWQPSQ_STAGKEY_MASK (0xffUL << I40IWQPSQ_STAGKEY_SHIFT)
  1030. #define I40IWQPSQ_STAGINDEX_SHIFT 8
  1031. #define I40IWQPSQ_STAGINDEX_MASK (0xffffffUL << I40IWQPSQ_STAGINDEX_SHIFT)
  1032. #define I40IWQPSQ_COPYHOSTPBLS_SHIFT 43
  1033. #define I40IWQPSQ_COPYHOSTPBLS_MASK (1ULL << I40IWQPSQ_COPYHOSTPBLS_SHIFT)
  1034. #define I40IWQPSQ_LPBLSIZE_SHIFT 44
  1035. #define I40IWQPSQ_LPBLSIZE_MASK (3ULL << I40IWQPSQ_LPBLSIZE_SHIFT)
  1036. #define I40IWQPSQ_HPAGESIZE_SHIFT 46
  1037. #define I40IWQPSQ_HPAGESIZE_MASK (3ULL << I40IWQPSQ_HPAGESIZE_SHIFT)
  1038. #define I40IWQPSQ_STAGLEN_SHIFT 0
  1039. #define I40IWQPSQ_STAGLEN_MASK (0x1ffffffffffULL << I40IWQPSQ_STAGLEN_SHIFT)
  1040. #define I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT 48
  1041. #define I40IWQPSQ_FIRSTPMPBLIDXLO_MASK \
  1042. (0xffffULL << I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT)
  1043. #define I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT 0
  1044. #define I40IWQPSQ_FIRSTPMPBLIDXHI_MASK \
  1045. (0xfffUL << I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT)
  1046. #define I40IWQPSQ_PBLADDR_SHIFT 12
  1047. #define I40IWQPSQ_PBLADDR_MASK (0xfffffffffffffULL << I40IWQPSQ_PBLADDR_SHIFT)
  1048. /* iwarp QP RQ WQE common fields */
  1049. #define I40IWQPRQ_ADDFRAGCNT_SHIFT I40IWQPSQ_ADDFRAGCNT_SHIFT
  1050. #define I40IWQPRQ_ADDFRAGCNT_MASK I40IWQPSQ_ADDFRAGCNT_MASK
  1051. #define I40IWQPRQ_VALID_SHIFT I40IWQPSQ_VALID_SHIFT
  1052. #define I40IWQPRQ_VALID_MASK I40IWQPSQ_VALID_MASK
  1053. #define I40IWQPRQ_COMPLCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
  1054. #define I40IWQPRQ_COMPLCTX_MASK I40IW_CQPHC_QPCTX_MASK
  1055. #define I40IWQPRQ_FRAG_LEN_SHIFT I40IWQPSQ_FRAG_LEN_SHIFT
  1056. #define I40IWQPRQ_FRAG_LEN_MASK I40IWQPSQ_FRAG_LEN_MASK
  1057. #define I40IWQPRQ_STAG_SHIFT I40IWQPSQ_FRAG_STAG_SHIFT
  1058. #define I40IWQPRQ_STAG_MASK I40IWQPSQ_FRAG_STAG_MASK
  1059. #define I40IWQPRQ_TO_SHIFT I40IWQPSQ_FRAG_TO_SHIFT
  1060. #define I40IWQPRQ_TO_MASK I40IWQPSQ_FRAG_TO_MASK
  1061. /* Query FPM CQP buf */
  1062. #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
  1063. #define I40IW_QUERY_FPM_MAX_QPS_MASK \
  1064. (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
  1065. #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
  1066. #define I40IW_QUERY_FPM_MAX_CQS_MASK \
  1067. (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
  1068. #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT 0
  1069. #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_MASK \
  1070. (0x3fffUL << I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT)
  1071. #define I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT 32
  1072. #define I40IW_QUERY_FPM_MAX_PE_SDS_MASK \
  1073. (0x3fffULL << I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT)
  1074. #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
  1075. #define I40IW_QUERY_FPM_MAX_QPS_MASK \
  1076. (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
  1077. #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
  1078. #define I40IW_QUERY_FPM_MAX_CQS_MASK \
  1079. (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
  1080. #define I40IW_QUERY_FPM_MAX_CEQS_SHIFT 0
  1081. #define I40IW_QUERY_FPM_MAX_CEQS_MASK \
  1082. (0xffUL << I40IW_QUERY_FPM_MAX_CEQS_SHIFT)
  1083. #define I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT 32
  1084. #define I40IW_QUERY_FPM_XFBLOCKSIZE_MASK \
  1085. (0xffffffffULL << I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT)
  1086. #define I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT 32
  1087. #define I40IW_QUERY_FPM_Q1BLOCKSIZE_MASK \
  1088. (0xffffffffULL << I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT)
  1089. #define I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT 16
  1090. #define I40IW_QUERY_FPM_HTMULTIPLIER_MASK \
  1091. (0xfUL << I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT)
  1092. #define I40IW_QUERY_FPM_TIMERBUCKET_SHIFT 32
  1093. #define I40IW_QUERY_FPM_TIMERBUCKET_MASK \
  1094. (0xffFFULL << I40IW_QUERY_FPM_TIMERBUCKET_SHIFT)
  1095. /* Static HMC pages allocated buf */
  1096. #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT 0
  1097. #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_MASK \
  1098. (0x3fUL << I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT)
  1099. #define I40IW_HW_PAGE_SIZE 4096
  1100. #define I40IW_DONE_COUNT 1000
  1101. #define I40IW_SLEEP_COUNT 10
  1102. enum {
  1103. I40IW_QUEUES_ALIGNMENT_MASK = (128 - 1),
  1104. I40IW_AEQ_ALIGNMENT_MASK = (256 - 1),
  1105. I40IW_Q2_ALIGNMENT_MASK = (256 - 1),
  1106. I40IW_CEQ_ALIGNMENT_MASK = (256 - 1),
  1107. I40IW_CQ0_ALIGNMENT_MASK = (256 - 1),
  1108. I40IW_HOST_CTX_ALIGNMENT_MASK = (4 - 1),
  1109. I40IW_SHADOWAREA_MASK = (128 - 1),
  1110. I40IW_FPM_QUERY_BUF_ALIGNMENT_MASK = 0,
  1111. I40IW_FPM_COMMIT_BUF_ALIGNMENT_MASK = 0
  1112. };
  1113. enum i40iw_alignment {
  1114. I40IW_CQP_ALIGNMENT = 0x200,
  1115. I40IW_AEQ_ALIGNMENT = 0x100,
  1116. I40IW_CEQ_ALIGNMENT = 0x100,
  1117. I40IW_CQ0_ALIGNMENT = 0x100,
  1118. I40IW_SD_BUF_ALIGNMENT = 0x100
  1119. };
  1120. #define I40IW_WQE_SIZE_64 64
  1121. #define I40IW_QP_WQE_MIN_SIZE 32
  1122. #define I40IW_QP_WQE_MAX_SIZE 128
  1123. #define I40IW_CQE_QTYPE_RQ 0
  1124. #define I40IW_CQE_QTYPE_SQ 1
  1125. #define I40IW_RING_INIT(_ring, _size) \
  1126. { \
  1127. (_ring).head = 0; \
  1128. (_ring).tail = 0; \
  1129. (_ring).size = (_size); \
  1130. }
  1131. #define I40IW_RING_GETSIZE(_ring) ((_ring).size)
  1132. #define I40IW_RING_GETCURRENT_HEAD(_ring) ((_ring).head)
  1133. #define I40IW_RING_GETCURRENT_TAIL(_ring) ((_ring).tail)
  1134. #define I40IW_RING_MOVE_HEAD(_ring, _retcode) \
  1135. { \
  1136. register u32 size; \
  1137. size = (_ring).size; \
  1138. if (!I40IW_RING_FULL_ERR(_ring)) { \
  1139. (_ring).head = ((_ring).head + 1) % size; \
  1140. (_retcode) = 0; \
  1141. } else { \
  1142. (_retcode) = I40IW_ERR_RING_FULL; \
  1143. } \
  1144. }
  1145. #define I40IW_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \
  1146. { \
  1147. register u32 size; \
  1148. size = (_ring).size; \
  1149. if ((I40IW_RING_WORK_AVAILABLE(_ring) + (_count)) < size) { \
  1150. (_ring).head = ((_ring).head + (_count)) % size; \
  1151. (_retcode) = 0; \
  1152. } else { \
  1153. (_retcode) = I40IW_ERR_RING_FULL; \
  1154. } \
  1155. }
  1156. #define I40IW_RING_MOVE_TAIL(_ring) \
  1157. (_ring).tail = ((_ring).tail + 1) % (_ring).size
  1158. #define I40IW_RING_MOVE_HEAD_NOCHECK(_ring) \
  1159. (_ring).head = ((_ring).head + 1) % (_ring).size
  1160. #define I40IW_RING_MOVE_TAIL_BY_COUNT(_ring, _count) \
  1161. (_ring).tail = ((_ring).tail + (_count)) % (_ring).size
  1162. #define I40IW_RING_SET_TAIL(_ring, _pos) \
  1163. (_ring).tail = (_pos) % (_ring).size
  1164. #define I40IW_RING_FULL_ERR(_ring) \
  1165. ( \
  1166. (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 1)) \
  1167. )
  1168. #define I40IW_ERR_RING_FULL2(_ring) \
  1169. ( \
  1170. (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 2)) \
  1171. )
  1172. #define I40IW_ERR_RING_FULL3(_ring) \
  1173. ( \
  1174. (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 3)) \
  1175. )
  1176. #define I40IW_RING_MORE_WORK(_ring) \
  1177. ( \
  1178. (I40IW_RING_WORK_AVAILABLE(_ring) != 0) \
  1179. )
  1180. #define I40IW_RING_WORK_AVAILABLE(_ring) \
  1181. ( \
  1182. (((_ring).head + (_ring).size - (_ring).tail) % (_ring).size) \
  1183. )
  1184. #define I40IW_RING_GET_WQES_AVAILABLE(_ring) \
  1185. ( \
  1186. ((_ring).size - I40IW_RING_WORK_AVAILABLE(_ring) - 1) \
  1187. )
  1188. #define I40IW_ATOMIC_RING_MOVE_HEAD(_ring, index, _retcode) \
  1189. { \
  1190. index = I40IW_RING_GETCURRENT_HEAD(_ring); \
  1191. I40IW_RING_MOVE_HEAD(_ring, _retcode); \
  1192. }
  1193. /* Async Events codes */
  1194. #define I40IW_AE_AMP_UNALLOCATED_STAG 0x0102
  1195. #define I40IW_AE_AMP_INVALID_STAG 0x0103
  1196. #define I40IW_AE_AMP_BAD_QP 0x0104
  1197. #define I40IW_AE_AMP_BAD_PD 0x0105
  1198. #define I40IW_AE_AMP_BAD_STAG_KEY 0x0106
  1199. #define I40IW_AE_AMP_BAD_STAG_INDEX 0x0107
  1200. #define I40IW_AE_AMP_BOUNDS_VIOLATION 0x0108
  1201. #define I40IW_AE_AMP_RIGHTS_VIOLATION 0x0109
  1202. #define I40IW_AE_AMP_TO_WRAP 0x010a
  1203. #define I40IW_AE_AMP_FASTREG_SHARED 0x010b
  1204. #define I40IW_AE_AMP_FASTREG_VALID_STAG 0x010c
  1205. #define I40IW_AE_AMP_FASTREG_MW_STAG 0x010d
  1206. #define I40IW_AE_AMP_FASTREG_INVALID_RIGHTS 0x010e
  1207. #define I40IW_AE_AMP_FASTREG_PBL_TABLE_OVERFLOW 0x010f
  1208. #define I40IW_AE_AMP_FASTREG_INVALID_LENGTH 0x0110
  1209. #define I40IW_AE_AMP_INVALIDATE_SHARED 0x0111
  1210. #define I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS 0x0112
  1211. #define I40IW_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS 0x0113
  1212. #define I40IW_AE_AMP_MWBIND_VALID_STAG 0x0114
  1213. #define I40IW_AE_AMP_MWBIND_OF_MR_STAG 0x0115
  1214. #define I40IW_AE_AMP_MWBIND_TO_ZERO_BASED_STAG 0x0116
  1215. #define I40IW_AE_AMP_MWBIND_TO_MW_STAG 0x0117
  1216. #define I40IW_AE_AMP_MWBIND_INVALID_RIGHTS 0x0118
  1217. #define I40IW_AE_AMP_MWBIND_INVALID_BOUNDS 0x0119
  1218. #define I40IW_AE_AMP_MWBIND_TO_INVALID_PARENT 0x011a
  1219. #define I40IW_AE_AMP_MWBIND_BIND_DISABLED 0x011b
  1220. #define I40IW_AE_AMP_WQE_INVALID_PARAMETER 0x0130
  1221. #define I40IW_AE_BAD_CLOSE 0x0201
  1222. #define I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE 0x0202
  1223. #define I40IW_AE_CQ_OPERATION_ERROR 0x0203
  1224. #define I40IW_AE_PRIV_OPERATION_DENIED 0x011c
  1225. #define I40IW_AE_RDMA_READ_WHILE_ORD_ZERO 0x0205
  1226. #define I40IW_AE_STAG_ZERO_INVALID 0x0206
  1227. #define I40IW_AE_IB_RREQ_AND_Q1_FULL 0x0207
  1228. #define I40IW_AE_SRQ_LIMIT 0x0209
  1229. #define I40IW_AE_WQE_UNEXPECTED_OPCODE 0x020a
  1230. #define I40IW_AE_WQE_INVALID_PARAMETER 0x020b
  1231. #define I40IW_AE_WQE_LSMM_TOO_LONG 0x0220
  1232. #define I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN 0x0301
  1233. #define I40IW_AE_DDP_INVALID_MSN_RANGE_IS_NOT_VALID 0x0302
  1234. #define I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER 0x0303
  1235. #define I40IW_AE_DDP_UBE_INVALID_DDP_VERSION 0x0304
  1236. #define I40IW_AE_DDP_UBE_INVALID_MO 0x0305
  1237. #define I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE 0x0306
  1238. #define I40IW_AE_DDP_UBE_INVALID_QN 0x0307
  1239. #define I40IW_AE_DDP_NO_L_BIT 0x0308
  1240. #define I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION 0x0311
  1241. #define I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE 0x0312
  1242. #define I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST 0x0313
  1243. #define I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP 0x0314
  1244. #define I40IW_AE_INVALID_ARP_ENTRY 0x0401
  1245. #define I40IW_AE_INVALID_TCP_OPTION_RCVD 0x0402
  1246. #define I40IW_AE_STALE_ARP_ENTRY 0x0403
  1247. #define I40IW_AE_INVALID_WQE_LENGTH 0x0404
  1248. #define I40IW_AE_INVALID_MAC_ENTRY 0x0405
  1249. #define I40IW_AE_LLP_CLOSE_COMPLETE 0x0501
  1250. #define I40IW_AE_LLP_CONNECTION_RESET 0x0502
  1251. #define I40IW_AE_LLP_FIN_RECEIVED 0x0503
  1252. #define I40IW_AE_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH 0x0504
  1253. #define I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR 0x0505
  1254. #define I40IW_AE_LLP_SEGMENT_TOO_LARGE 0x0506
  1255. #define I40IW_AE_LLP_SEGMENT_TOO_SMALL 0x0507
  1256. #define I40IW_AE_LLP_SYN_RECEIVED 0x0508
  1257. #define I40IW_AE_LLP_TERMINATE_RECEIVED 0x0509
  1258. #define I40IW_AE_LLP_TOO_MANY_RETRIES 0x050a
  1259. #define I40IW_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES 0x050b
  1260. #define I40IW_AE_LLP_DOUBT_REACHABILITY 0x050c
  1261. #define I40IW_AE_LLP_RX_VLAN_MISMATCH 0x050d
  1262. #define I40IW_AE_RESOURCE_EXHAUSTION 0x0520
  1263. #define I40IW_AE_RESET_SENT 0x0601
  1264. #define I40IW_AE_TERMINATE_SENT 0x0602
  1265. #define I40IW_AE_RESET_NOT_SENT 0x0603
  1266. #define I40IW_AE_LCE_QP_CATASTROPHIC 0x0700
  1267. #define I40IW_AE_LCE_FUNCTION_CATASTROPHIC 0x0701
  1268. #define I40IW_AE_LCE_CQ_CATASTROPHIC 0x0702
  1269. #define I40IW_AE_UDA_XMIT_FRAG_SEQ 0x0800
  1270. #define I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG 0x0801
  1271. #define I40IW_AE_UDA_XMIT_IPADDR_MISMATCH 0x0802
  1272. #define I40IW_AE_QP_SUSPEND_COMPLETE 0x0900
  1273. #define OP_DELETE_LOCAL_MAC_IPADDR_ENTRY 1
  1274. #define OP_CEQ_DESTROY 2
  1275. #define OP_AEQ_DESTROY 3
  1276. #define OP_DELETE_ARP_CACHE_ENTRY 4
  1277. #define OP_MANAGE_APBVT_ENTRY 5
  1278. #define OP_CEQ_CREATE 6
  1279. #define OP_AEQ_CREATE 7
  1280. #define OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY 8
  1281. #define OP_ADD_LOCAL_MAC_IPADDR_ENTRY 9
  1282. #define OP_MANAGE_QHASH_TABLE_ENTRY 10
  1283. #define OP_QP_MODIFY 11
  1284. #define OP_QP_UPLOAD_CONTEXT 12
  1285. #define OP_CQ_CREATE 13
  1286. #define OP_CQ_DESTROY 14
  1287. #define OP_QP_CREATE 15
  1288. #define OP_QP_DESTROY 16
  1289. #define OP_ALLOC_STAG 17
  1290. #define OP_MR_REG_NON_SHARED 18
  1291. #define OP_DEALLOC_STAG 19
  1292. #define OP_MW_ALLOC 20
  1293. #define OP_QP_FLUSH_WQES 21
  1294. #define OP_ADD_ARP_CACHE_ENTRY 22
  1295. #define OP_MANAGE_PUSH_PAGE 23
  1296. #define OP_UPDATE_PE_SDS 24
  1297. #define OP_MANAGE_HMC_PM_FUNC_TABLE 25
  1298. #define OP_SUSPEND 26
  1299. #define OP_RESUME 27
  1300. #define OP_MANAGE_VF_PBLE_BP 28
  1301. #define OP_QUERY_FPM_VALUES 29
  1302. #define OP_COMMIT_FPM_VALUES 30
  1303. #define OP_REQUESTED_COMMANDS 31
  1304. #define OP_COMPLETED_COMMANDS 32
  1305. #define OP_SIZE_CQP_STAT_ARRAY 33
  1306. #endif