iw_cxgb4.h 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. * - Redistributions in binary form must reproduce the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer in the documentation and/or other materials
  20. * provided with the distribution.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  23. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  24. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  25. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  26. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  27. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  28. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  29. * SOFTWARE.
  30. */
  31. #ifndef __IW_CXGB4_H__
  32. #define __IW_CXGB4_H__
  33. #include <linux/mutex.h>
  34. #include <linux/list.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/idr.h>
  37. #include <linux/completion.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/sched.h>
  40. #include <linux/pci.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/inet.h>
  43. #include <linux/wait.h>
  44. #include <linux/kref.h>
  45. #include <linux/timer.h>
  46. #include <linux/io.h>
  47. #include <asm/byteorder.h>
  48. #include <net/net_namespace.h>
  49. #include <rdma/ib_verbs.h>
  50. #include <rdma/iw_cm.h>
  51. #include <rdma/rdma_netlink.h>
  52. #include <rdma/iw_portmap.h>
  53. #include "cxgb4.h"
  54. #include "cxgb4_uld.h"
  55. #include "l2t.h"
  56. #include <rdma/cxgb4-abi.h>
  57. #define DRV_NAME "iw_cxgb4"
  58. #define MOD DRV_NAME ":"
  59. extern int c4iw_debug;
  60. #define PDBG(fmt, args...) \
  61. do { \
  62. if (c4iw_debug) \
  63. printk(MOD fmt, ## args); \
  64. } while (0)
  65. #include "t4.h"
  66. #define PBL_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->pbl.start)
  67. #define RQT_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->rq.start)
  68. static inline void *cplhdr(struct sk_buff *skb)
  69. {
  70. return skb->data;
  71. }
  72. #define C4IW_ID_TABLE_F_RANDOM 1 /* Pseudo-randomize the id's returned */
  73. #define C4IW_ID_TABLE_F_EMPTY 2 /* Table is initially empty */
  74. struct c4iw_id_table {
  75. u32 flags;
  76. u32 start; /* logical minimal id */
  77. u32 last; /* hint for find */
  78. u32 max;
  79. spinlock_t lock;
  80. unsigned long *table;
  81. };
  82. struct c4iw_resource {
  83. struct c4iw_id_table tpt_table;
  84. struct c4iw_id_table qid_table;
  85. struct c4iw_id_table pdid_table;
  86. };
  87. struct c4iw_qid_list {
  88. struct list_head entry;
  89. u32 qid;
  90. };
  91. struct c4iw_dev_ucontext {
  92. struct list_head qpids;
  93. struct list_head cqids;
  94. struct mutex lock;
  95. };
  96. enum c4iw_rdev_flags {
  97. T4_FATAL_ERROR = (1<<0),
  98. T4_STATUS_PAGE_DISABLED = (1<<1),
  99. };
  100. struct c4iw_stat {
  101. u64 total;
  102. u64 cur;
  103. u64 max;
  104. u64 fail;
  105. };
  106. struct c4iw_stats {
  107. struct mutex lock;
  108. struct c4iw_stat qid;
  109. struct c4iw_stat pd;
  110. struct c4iw_stat stag;
  111. struct c4iw_stat pbl;
  112. struct c4iw_stat rqt;
  113. struct c4iw_stat ocqp;
  114. u64 db_full;
  115. u64 db_empty;
  116. u64 db_drop;
  117. u64 db_state_transitions;
  118. u64 db_fc_interruptions;
  119. u64 tcam_full;
  120. u64 act_ofld_conn_fails;
  121. u64 pas_ofld_conn_fails;
  122. u64 neg_adv;
  123. };
  124. struct c4iw_hw_queue {
  125. int t4_eq_status_entries;
  126. int t4_max_eq_size;
  127. int t4_max_iq_size;
  128. int t4_max_rq_size;
  129. int t4_max_sq_size;
  130. int t4_max_qp_depth;
  131. int t4_max_cq_depth;
  132. int t4_stat_len;
  133. };
  134. struct wr_log_entry {
  135. struct timespec post_host_ts;
  136. struct timespec poll_host_ts;
  137. u64 post_sge_ts;
  138. u64 cqe_sge_ts;
  139. u64 poll_sge_ts;
  140. u16 qid;
  141. u16 wr_id;
  142. u8 opcode;
  143. u8 valid;
  144. };
  145. struct c4iw_rdev {
  146. struct c4iw_resource resource;
  147. u32 qpmask;
  148. u32 cqmask;
  149. struct c4iw_dev_ucontext uctx;
  150. struct gen_pool *pbl_pool;
  151. struct gen_pool *rqt_pool;
  152. struct gen_pool *ocqp_pool;
  153. u32 flags;
  154. struct cxgb4_lld_info lldi;
  155. unsigned long bar2_pa;
  156. void __iomem *bar2_kva;
  157. unsigned long oc_mw_pa;
  158. void __iomem *oc_mw_kva;
  159. struct c4iw_stats stats;
  160. struct c4iw_hw_queue hw_queue;
  161. struct t4_dev_status_page *status_page;
  162. atomic_t wr_log_idx;
  163. struct wr_log_entry *wr_log;
  164. int wr_log_size;
  165. };
  166. static inline int c4iw_fatal_error(struct c4iw_rdev *rdev)
  167. {
  168. return rdev->flags & T4_FATAL_ERROR;
  169. }
  170. static inline int c4iw_num_stags(struct c4iw_rdev *rdev)
  171. {
  172. return (int)(rdev->lldi.vr->stag.size >> 5);
  173. }
  174. #define C4IW_WR_TO (60*HZ)
  175. struct c4iw_wr_wait {
  176. struct completion completion;
  177. int ret;
  178. };
  179. static inline void c4iw_init_wr_wait(struct c4iw_wr_wait *wr_waitp)
  180. {
  181. wr_waitp->ret = 0;
  182. init_completion(&wr_waitp->completion);
  183. }
  184. static inline void c4iw_wake_up(struct c4iw_wr_wait *wr_waitp, int ret)
  185. {
  186. wr_waitp->ret = ret;
  187. complete(&wr_waitp->completion);
  188. }
  189. static inline int c4iw_wait_for_reply(struct c4iw_rdev *rdev,
  190. struct c4iw_wr_wait *wr_waitp,
  191. u32 hwtid, u32 qpid,
  192. const char *func)
  193. {
  194. int ret;
  195. if (c4iw_fatal_error(rdev)) {
  196. wr_waitp->ret = -EIO;
  197. goto out;
  198. }
  199. ret = wait_for_completion_timeout(&wr_waitp->completion, C4IW_WR_TO);
  200. if (!ret) {
  201. PDBG("%s - Device %s not responding (disabling device) - tid %u qpid %u\n",
  202. func, pci_name(rdev->lldi.pdev), hwtid, qpid);
  203. rdev->flags |= T4_FATAL_ERROR;
  204. wr_waitp->ret = -EIO;
  205. }
  206. out:
  207. if (wr_waitp->ret)
  208. PDBG("%s: FW reply %d tid %u qpid %u\n",
  209. pci_name(rdev->lldi.pdev), wr_waitp->ret, hwtid, qpid);
  210. return wr_waitp->ret;
  211. }
  212. enum db_state {
  213. NORMAL = 0,
  214. FLOW_CONTROL = 1,
  215. RECOVERY = 2,
  216. STOPPED = 3
  217. };
  218. struct c4iw_dev {
  219. struct ib_device ibdev;
  220. struct c4iw_rdev rdev;
  221. u32 device_cap_flags;
  222. struct idr cqidr;
  223. struct idr qpidr;
  224. struct idr mmidr;
  225. spinlock_t lock;
  226. struct mutex db_mutex;
  227. struct dentry *debugfs_root;
  228. enum db_state db_state;
  229. struct idr hwtid_idr;
  230. struct idr atid_idr;
  231. struct idr stid_idr;
  232. struct list_head db_fc_list;
  233. u32 avail_ird;
  234. wait_queue_head_t wait;
  235. };
  236. static inline struct c4iw_dev *to_c4iw_dev(struct ib_device *ibdev)
  237. {
  238. return container_of(ibdev, struct c4iw_dev, ibdev);
  239. }
  240. static inline struct c4iw_dev *rdev_to_c4iw_dev(struct c4iw_rdev *rdev)
  241. {
  242. return container_of(rdev, struct c4iw_dev, rdev);
  243. }
  244. static inline struct c4iw_cq *get_chp(struct c4iw_dev *rhp, u32 cqid)
  245. {
  246. return idr_find(&rhp->cqidr, cqid);
  247. }
  248. static inline struct c4iw_qp *get_qhp(struct c4iw_dev *rhp, u32 qpid)
  249. {
  250. return idr_find(&rhp->qpidr, qpid);
  251. }
  252. static inline struct c4iw_mr *get_mhp(struct c4iw_dev *rhp, u32 mmid)
  253. {
  254. return idr_find(&rhp->mmidr, mmid);
  255. }
  256. static inline int _insert_handle(struct c4iw_dev *rhp, struct idr *idr,
  257. void *handle, u32 id, int lock)
  258. {
  259. int ret;
  260. if (lock) {
  261. idr_preload(GFP_KERNEL);
  262. spin_lock_irq(&rhp->lock);
  263. }
  264. ret = idr_alloc(idr, handle, id, id + 1, GFP_ATOMIC);
  265. if (lock) {
  266. spin_unlock_irq(&rhp->lock);
  267. idr_preload_end();
  268. }
  269. BUG_ON(ret == -ENOSPC);
  270. return ret < 0 ? ret : 0;
  271. }
  272. static inline int insert_handle(struct c4iw_dev *rhp, struct idr *idr,
  273. void *handle, u32 id)
  274. {
  275. return _insert_handle(rhp, idr, handle, id, 1);
  276. }
  277. static inline int insert_handle_nolock(struct c4iw_dev *rhp, struct idr *idr,
  278. void *handle, u32 id)
  279. {
  280. return _insert_handle(rhp, idr, handle, id, 0);
  281. }
  282. static inline void _remove_handle(struct c4iw_dev *rhp, struct idr *idr,
  283. u32 id, int lock)
  284. {
  285. if (lock)
  286. spin_lock_irq(&rhp->lock);
  287. idr_remove(idr, id);
  288. if (lock)
  289. spin_unlock_irq(&rhp->lock);
  290. }
  291. static inline void remove_handle(struct c4iw_dev *rhp, struct idr *idr, u32 id)
  292. {
  293. _remove_handle(rhp, idr, id, 1);
  294. }
  295. static inline void remove_handle_nolock(struct c4iw_dev *rhp,
  296. struct idr *idr, u32 id)
  297. {
  298. _remove_handle(rhp, idr, id, 0);
  299. }
  300. extern uint c4iw_max_read_depth;
  301. static inline int cur_max_read_depth(struct c4iw_dev *dev)
  302. {
  303. return min(dev->rdev.lldi.max_ordird_qp, c4iw_max_read_depth);
  304. }
  305. struct c4iw_pd {
  306. struct ib_pd ibpd;
  307. u32 pdid;
  308. struct c4iw_dev *rhp;
  309. };
  310. static inline struct c4iw_pd *to_c4iw_pd(struct ib_pd *ibpd)
  311. {
  312. return container_of(ibpd, struct c4iw_pd, ibpd);
  313. }
  314. struct tpt_attributes {
  315. u64 len;
  316. u64 va_fbo;
  317. enum fw_ri_mem_perms perms;
  318. u32 stag;
  319. u32 pdid;
  320. u32 qpid;
  321. u32 pbl_addr;
  322. u32 pbl_size;
  323. u32 state:1;
  324. u32 type:2;
  325. u32 rsvd:1;
  326. u32 remote_invaliate_disable:1;
  327. u32 zbva:1;
  328. u32 mw_bind_enable:1;
  329. u32 page_size:5;
  330. };
  331. struct c4iw_mr {
  332. struct ib_mr ibmr;
  333. struct ib_umem *umem;
  334. struct c4iw_dev *rhp;
  335. struct sk_buff *dereg_skb;
  336. u64 kva;
  337. struct tpt_attributes attr;
  338. u64 *mpl;
  339. dma_addr_t mpl_addr;
  340. u32 max_mpl_len;
  341. u32 mpl_len;
  342. };
  343. static inline struct c4iw_mr *to_c4iw_mr(struct ib_mr *ibmr)
  344. {
  345. return container_of(ibmr, struct c4iw_mr, ibmr);
  346. }
  347. struct c4iw_mw {
  348. struct ib_mw ibmw;
  349. struct c4iw_dev *rhp;
  350. struct sk_buff *dereg_skb;
  351. u64 kva;
  352. struct tpt_attributes attr;
  353. };
  354. static inline struct c4iw_mw *to_c4iw_mw(struct ib_mw *ibmw)
  355. {
  356. return container_of(ibmw, struct c4iw_mw, ibmw);
  357. }
  358. struct c4iw_cq {
  359. struct ib_cq ibcq;
  360. struct c4iw_dev *rhp;
  361. struct sk_buff *destroy_skb;
  362. struct t4_cq cq;
  363. spinlock_t lock;
  364. spinlock_t comp_handler_lock;
  365. atomic_t refcnt;
  366. wait_queue_head_t wait;
  367. };
  368. static inline struct c4iw_cq *to_c4iw_cq(struct ib_cq *ibcq)
  369. {
  370. return container_of(ibcq, struct c4iw_cq, ibcq);
  371. }
  372. struct c4iw_mpa_attributes {
  373. u8 initiator;
  374. u8 recv_marker_enabled;
  375. u8 xmit_marker_enabled;
  376. u8 crc_enabled;
  377. u8 enhanced_rdma_conn;
  378. u8 version;
  379. u8 p2p_type;
  380. };
  381. struct c4iw_qp_attributes {
  382. u32 scq;
  383. u32 rcq;
  384. u32 sq_num_entries;
  385. u32 rq_num_entries;
  386. u32 sq_max_sges;
  387. u32 sq_max_sges_rdma_write;
  388. u32 rq_max_sges;
  389. u32 state;
  390. u8 enable_rdma_read;
  391. u8 enable_rdma_write;
  392. u8 enable_bind;
  393. u8 enable_mmid0_fastreg;
  394. u32 max_ord;
  395. u32 max_ird;
  396. u32 pd;
  397. u32 next_state;
  398. char terminate_buffer[52];
  399. u32 terminate_msg_len;
  400. u8 is_terminate_local;
  401. struct c4iw_mpa_attributes mpa_attr;
  402. struct c4iw_ep *llp_stream_handle;
  403. u8 layer_etype;
  404. u8 ecode;
  405. u16 sq_db_inc;
  406. u16 rq_db_inc;
  407. u8 send_term;
  408. };
  409. struct c4iw_qp {
  410. struct ib_qp ibqp;
  411. struct list_head db_fc_entry;
  412. struct c4iw_dev *rhp;
  413. struct c4iw_ep *ep;
  414. struct c4iw_qp_attributes attr;
  415. struct t4_wq wq;
  416. spinlock_t lock;
  417. struct mutex mutex;
  418. struct kref kref;
  419. wait_queue_head_t wait;
  420. struct timer_list timer;
  421. int sq_sig_all;
  422. struct completion rq_drained;
  423. struct completion sq_drained;
  424. };
  425. static inline struct c4iw_qp *to_c4iw_qp(struct ib_qp *ibqp)
  426. {
  427. return container_of(ibqp, struct c4iw_qp, ibqp);
  428. }
  429. struct c4iw_ucontext {
  430. struct ib_ucontext ibucontext;
  431. struct c4iw_dev_ucontext uctx;
  432. u32 key;
  433. spinlock_t mmap_lock;
  434. struct list_head mmaps;
  435. };
  436. static inline struct c4iw_ucontext *to_c4iw_ucontext(struct ib_ucontext *c)
  437. {
  438. return container_of(c, struct c4iw_ucontext, ibucontext);
  439. }
  440. struct c4iw_mm_entry {
  441. struct list_head entry;
  442. u64 addr;
  443. u32 key;
  444. unsigned len;
  445. };
  446. static inline struct c4iw_mm_entry *remove_mmap(struct c4iw_ucontext *ucontext,
  447. u32 key, unsigned len)
  448. {
  449. struct list_head *pos, *nxt;
  450. struct c4iw_mm_entry *mm;
  451. spin_lock(&ucontext->mmap_lock);
  452. list_for_each_safe(pos, nxt, &ucontext->mmaps) {
  453. mm = list_entry(pos, struct c4iw_mm_entry, entry);
  454. if (mm->key == key && mm->len == len) {
  455. list_del_init(&mm->entry);
  456. spin_unlock(&ucontext->mmap_lock);
  457. PDBG("%s key 0x%x addr 0x%llx len %d\n", __func__,
  458. key, (unsigned long long) mm->addr, mm->len);
  459. return mm;
  460. }
  461. }
  462. spin_unlock(&ucontext->mmap_lock);
  463. return NULL;
  464. }
  465. static inline void insert_mmap(struct c4iw_ucontext *ucontext,
  466. struct c4iw_mm_entry *mm)
  467. {
  468. spin_lock(&ucontext->mmap_lock);
  469. PDBG("%s key 0x%x addr 0x%llx len %d\n", __func__,
  470. mm->key, (unsigned long long) mm->addr, mm->len);
  471. list_add_tail(&mm->entry, &ucontext->mmaps);
  472. spin_unlock(&ucontext->mmap_lock);
  473. }
  474. enum c4iw_qp_attr_mask {
  475. C4IW_QP_ATTR_NEXT_STATE = 1 << 0,
  476. C4IW_QP_ATTR_SQ_DB = 1<<1,
  477. C4IW_QP_ATTR_RQ_DB = 1<<2,
  478. C4IW_QP_ATTR_ENABLE_RDMA_READ = 1 << 7,
  479. C4IW_QP_ATTR_ENABLE_RDMA_WRITE = 1 << 8,
  480. C4IW_QP_ATTR_ENABLE_RDMA_BIND = 1 << 9,
  481. C4IW_QP_ATTR_MAX_ORD = 1 << 11,
  482. C4IW_QP_ATTR_MAX_IRD = 1 << 12,
  483. C4IW_QP_ATTR_LLP_STREAM_HANDLE = 1 << 22,
  484. C4IW_QP_ATTR_STREAM_MSG_BUFFER = 1 << 23,
  485. C4IW_QP_ATTR_MPA_ATTR = 1 << 24,
  486. C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE = 1 << 25,
  487. C4IW_QP_ATTR_VALID_MODIFY = (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  488. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  489. C4IW_QP_ATTR_MAX_ORD |
  490. C4IW_QP_ATTR_MAX_IRD |
  491. C4IW_QP_ATTR_LLP_STREAM_HANDLE |
  492. C4IW_QP_ATTR_STREAM_MSG_BUFFER |
  493. C4IW_QP_ATTR_MPA_ATTR |
  494. C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE)
  495. };
  496. int c4iw_modify_qp(struct c4iw_dev *rhp,
  497. struct c4iw_qp *qhp,
  498. enum c4iw_qp_attr_mask mask,
  499. struct c4iw_qp_attributes *attrs,
  500. int internal);
  501. enum c4iw_qp_state {
  502. C4IW_QP_STATE_IDLE,
  503. C4IW_QP_STATE_RTS,
  504. C4IW_QP_STATE_ERROR,
  505. C4IW_QP_STATE_TERMINATE,
  506. C4IW_QP_STATE_CLOSING,
  507. C4IW_QP_STATE_TOT
  508. };
  509. static inline int c4iw_convert_state(enum ib_qp_state ib_state)
  510. {
  511. switch (ib_state) {
  512. case IB_QPS_RESET:
  513. case IB_QPS_INIT:
  514. return C4IW_QP_STATE_IDLE;
  515. case IB_QPS_RTS:
  516. return C4IW_QP_STATE_RTS;
  517. case IB_QPS_SQD:
  518. return C4IW_QP_STATE_CLOSING;
  519. case IB_QPS_SQE:
  520. return C4IW_QP_STATE_TERMINATE;
  521. case IB_QPS_ERR:
  522. return C4IW_QP_STATE_ERROR;
  523. default:
  524. return -1;
  525. }
  526. }
  527. static inline int to_ib_qp_state(int c4iw_qp_state)
  528. {
  529. switch (c4iw_qp_state) {
  530. case C4IW_QP_STATE_IDLE:
  531. return IB_QPS_INIT;
  532. case C4IW_QP_STATE_RTS:
  533. return IB_QPS_RTS;
  534. case C4IW_QP_STATE_CLOSING:
  535. return IB_QPS_SQD;
  536. case C4IW_QP_STATE_TERMINATE:
  537. return IB_QPS_SQE;
  538. case C4IW_QP_STATE_ERROR:
  539. return IB_QPS_ERR;
  540. }
  541. return IB_QPS_ERR;
  542. }
  543. static inline u32 c4iw_ib_to_tpt_access(int a)
  544. {
  545. return (a & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
  546. (a & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0) |
  547. (a & IB_ACCESS_LOCAL_WRITE ? FW_RI_MEM_ACCESS_LOCAL_WRITE : 0) |
  548. FW_RI_MEM_ACCESS_LOCAL_READ;
  549. }
  550. static inline u32 c4iw_ib_to_tpt_bind_access(int acc)
  551. {
  552. return (acc & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
  553. (acc & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0);
  554. }
  555. enum c4iw_mmid_state {
  556. C4IW_STAG_STATE_VALID,
  557. C4IW_STAG_STATE_INVALID
  558. };
  559. #define C4IW_NODE_DESC "cxgb4 Chelsio Communications"
  560. #define MPA_KEY_REQ "MPA ID Req Frame"
  561. #define MPA_KEY_REP "MPA ID Rep Frame"
  562. #define MPA_MAX_PRIVATE_DATA 256
  563. #define MPA_ENHANCED_RDMA_CONN 0x10
  564. #define MPA_REJECT 0x20
  565. #define MPA_CRC 0x40
  566. #define MPA_MARKERS 0x80
  567. #define MPA_FLAGS_MASK 0xE0
  568. #define MPA_V2_PEER2PEER_MODEL 0x8000
  569. #define MPA_V2_ZERO_LEN_FPDU_RTR 0x4000
  570. #define MPA_V2_RDMA_WRITE_RTR 0x8000
  571. #define MPA_V2_RDMA_READ_RTR 0x4000
  572. #define MPA_V2_IRD_ORD_MASK 0x3FFF
  573. #define c4iw_put_ep(ep) { \
  574. PDBG("put_ep (via %s:%u) ep %p refcnt %d\n", __func__, __LINE__, \
  575. ep, atomic_read(&((ep)->kref.refcount))); \
  576. WARN_ON(atomic_read(&((ep)->kref.refcount)) < 1); \
  577. kref_put(&((ep)->kref), _c4iw_free_ep); \
  578. }
  579. #define c4iw_get_ep(ep) { \
  580. PDBG("get_ep (via %s:%u) ep %p, refcnt %d\n", __func__, __LINE__, \
  581. ep, atomic_read(&((ep)->kref.refcount))); \
  582. kref_get(&((ep)->kref)); \
  583. }
  584. void _c4iw_free_ep(struct kref *kref);
  585. struct mpa_message {
  586. u8 key[16];
  587. u8 flags;
  588. u8 revision;
  589. __be16 private_data_size;
  590. u8 private_data[0];
  591. };
  592. struct mpa_v2_conn_params {
  593. __be16 ird;
  594. __be16 ord;
  595. };
  596. struct terminate_message {
  597. u8 layer_etype;
  598. u8 ecode;
  599. __be16 hdrct_rsvd;
  600. u8 len_hdrs[0];
  601. };
  602. #define TERM_MAX_LENGTH (sizeof(struct terminate_message) + 2 + 18 + 28)
  603. enum c4iw_layers_types {
  604. LAYER_RDMAP = 0x00,
  605. LAYER_DDP = 0x10,
  606. LAYER_MPA = 0x20,
  607. RDMAP_LOCAL_CATA = 0x00,
  608. RDMAP_REMOTE_PROT = 0x01,
  609. RDMAP_REMOTE_OP = 0x02,
  610. DDP_LOCAL_CATA = 0x00,
  611. DDP_TAGGED_ERR = 0x01,
  612. DDP_UNTAGGED_ERR = 0x02,
  613. DDP_LLP = 0x03
  614. };
  615. enum c4iw_rdma_ecodes {
  616. RDMAP_INV_STAG = 0x00,
  617. RDMAP_BASE_BOUNDS = 0x01,
  618. RDMAP_ACC_VIOL = 0x02,
  619. RDMAP_STAG_NOT_ASSOC = 0x03,
  620. RDMAP_TO_WRAP = 0x04,
  621. RDMAP_INV_VERS = 0x05,
  622. RDMAP_INV_OPCODE = 0x06,
  623. RDMAP_STREAM_CATA = 0x07,
  624. RDMAP_GLOBAL_CATA = 0x08,
  625. RDMAP_CANT_INV_STAG = 0x09,
  626. RDMAP_UNSPECIFIED = 0xff
  627. };
  628. enum c4iw_ddp_ecodes {
  629. DDPT_INV_STAG = 0x00,
  630. DDPT_BASE_BOUNDS = 0x01,
  631. DDPT_STAG_NOT_ASSOC = 0x02,
  632. DDPT_TO_WRAP = 0x03,
  633. DDPT_INV_VERS = 0x04,
  634. DDPU_INV_QN = 0x01,
  635. DDPU_INV_MSN_NOBUF = 0x02,
  636. DDPU_INV_MSN_RANGE = 0x03,
  637. DDPU_INV_MO = 0x04,
  638. DDPU_MSG_TOOBIG = 0x05,
  639. DDPU_INV_VERS = 0x06
  640. };
  641. enum c4iw_mpa_ecodes {
  642. MPA_CRC_ERR = 0x02,
  643. MPA_MARKER_ERR = 0x03,
  644. MPA_LOCAL_CATA = 0x05,
  645. MPA_INSUFF_IRD = 0x06,
  646. MPA_NOMATCH_RTR = 0x07,
  647. };
  648. enum c4iw_ep_state {
  649. IDLE = 0,
  650. LISTEN,
  651. CONNECTING,
  652. MPA_REQ_WAIT,
  653. MPA_REQ_SENT,
  654. MPA_REQ_RCVD,
  655. MPA_REP_SENT,
  656. FPDU_MODE,
  657. ABORTING,
  658. CLOSING,
  659. MORIBUND,
  660. DEAD,
  661. };
  662. enum c4iw_ep_flags {
  663. PEER_ABORT_IN_PROGRESS = 0,
  664. ABORT_REQ_IN_PROGRESS = 1,
  665. RELEASE_RESOURCES = 2,
  666. CLOSE_SENT = 3,
  667. TIMEOUT = 4,
  668. QP_REFERENCED = 5,
  669. STOP_MPA_TIMER = 7,
  670. };
  671. enum c4iw_ep_history {
  672. ACT_OPEN_REQ = 0,
  673. ACT_OFLD_CONN = 1,
  674. ACT_OPEN_RPL = 2,
  675. ACT_ESTAB = 3,
  676. PASS_ACCEPT_REQ = 4,
  677. PASS_ESTAB = 5,
  678. ABORT_UPCALL = 6,
  679. ESTAB_UPCALL = 7,
  680. CLOSE_UPCALL = 8,
  681. ULP_ACCEPT = 9,
  682. ULP_REJECT = 10,
  683. TIMEDOUT = 11,
  684. PEER_ABORT = 12,
  685. PEER_CLOSE = 13,
  686. CONNREQ_UPCALL = 14,
  687. ABORT_CONN = 15,
  688. DISCONN_UPCALL = 16,
  689. EP_DISC_CLOSE = 17,
  690. EP_DISC_ABORT = 18,
  691. CONN_RPL_UPCALL = 19,
  692. ACT_RETRY_NOMEM = 20,
  693. ACT_RETRY_INUSE = 21,
  694. CLOSE_CON_RPL = 22,
  695. EP_DISC_FAIL = 24,
  696. QP_REFED = 25,
  697. QP_DEREFED = 26,
  698. CM_ID_REFED = 27,
  699. CM_ID_DEREFED = 28,
  700. };
  701. enum conn_pre_alloc_buffers {
  702. CN_ABORT_REQ_BUF,
  703. CN_ABORT_RPL_BUF,
  704. CN_CLOSE_CON_REQ_BUF,
  705. CN_DESTROY_BUF,
  706. CN_FLOWC_BUF,
  707. CN_MAX_CON_BUF
  708. };
  709. #define FLOWC_LEN 80
  710. union cpl_wr_size {
  711. struct cpl_abort_req abrt_req;
  712. struct cpl_abort_rpl abrt_rpl;
  713. struct fw_ri_wr ri_req;
  714. struct cpl_close_con_req close_req;
  715. char flowc_buf[FLOWC_LEN];
  716. };
  717. struct c4iw_ep_common {
  718. struct iw_cm_id *cm_id;
  719. struct c4iw_qp *qp;
  720. struct c4iw_dev *dev;
  721. struct sk_buff_head ep_skb_list;
  722. enum c4iw_ep_state state;
  723. struct kref kref;
  724. struct mutex mutex;
  725. struct sockaddr_storage local_addr;
  726. struct sockaddr_storage remote_addr;
  727. struct c4iw_wr_wait wr_wait;
  728. unsigned long flags;
  729. unsigned long history;
  730. };
  731. struct c4iw_listen_ep {
  732. struct c4iw_ep_common com;
  733. unsigned int stid;
  734. int backlog;
  735. };
  736. struct c4iw_ep_stats {
  737. unsigned connect_neg_adv;
  738. unsigned abort_neg_adv;
  739. };
  740. struct c4iw_ep {
  741. struct c4iw_ep_common com;
  742. struct c4iw_ep *parent_ep;
  743. struct timer_list timer;
  744. struct list_head entry;
  745. unsigned int atid;
  746. u32 hwtid;
  747. u32 snd_seq;
  748. u32 rcv_seq;
  749. struct l2t_entry *l2t;
  750. struct dst_entry *dst;
  751. struct sk_buff *mpa_skb;
  752. struct c4iw_mpa_attributes mpa_attr;
  753. u8 mpa_pkt[sizeof(struct mpa_message) + MPA_MAX_PRIVATE_DATA];
  754. unsigned int mpa_pkt_len;
  755. u32 ird;
  756. u32 ord;
  757. u32 smac_idx;
  758. u32 tx_chan;
  759. u32 mtu;
  760. u16 mss;
  761. u16 emss;
  762. u16 plen;
  763. u16 rss_qid;
  764. u16 txq_idx;
  765. u16 ctrlq_idx;
  766. u8 tos;
  767. u8 retry_with_mpa_v1;
  768. u8 tried_with_mpa_v1;
  769. unsigned int retry_count;
  770. int snd_win;
  771. int rcv_win;
  772. struct c4iw_ep_stats stats;
  773. };
  774. static inline struct c4iw_ep *to_ep(struct iw_cm_id *cm_id)
  775. {
  776. return cm_id->provider_data;
  777. }
  778. static inline struct c4iw_listen_ep *to_listen_ep(struct iw_cm_id *cm_id)
  779. {
  780. return cm_id->provider_data;
  781. }
  782. static inline int ocqp_supported(const struct cxgb4_lld_info *infop)
  783. {
  784. #if defined(__i386__) || defined(__x86_64__) || defined(CONFIG_PPC64)
  785. return infop->vr->ocq.size > 0;
  786. #else
  787. return 0;
  788. #endif
  789. }
  790. u32 c4iw_id_alloc(struct c4iw_id_table *alloc);
  791. void c4iw_id_free(struct c4iw_id_table *alloc, u32 obj);
  792. int c4iw_id_table_alloc(struct c4iw_id_table *alloc, u32 start, u32 num,
  793. u32 reserved, u32 flags);
  794. void c4iw_id_table_free(struct c4iw_id_table *alloc);
  795. typedef int (*c4iw_handler_func)(struct c4iw_dev *dev, struct sk_buff *skb);
  796. int c4iw_ep_redirect(void *ctx, struct dst_entry *old, struct dst_entry *new,
  797. struct l2t_entry *l2t);
  798. void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qpid,
  799. struct c4iw_dev_ucontext *uctx);
  800. u32 c4iw_get_resource(struct c4iw_id_table *id_table);
  801. void c4iw_put_resource(struct c4iw_id_table *id_table, u32 entry);
  802. int c4iw_init_resource(struct c4iw_rdev *rdev, u32 nr_tpt, u32 nr_pdid);
  803. int c4iw_init_ctrl_qp(struct c4iw_rdev *rdev);
  804. int c4iw_pblpool_create(struct c4iw_rdev *rdev);
  805. int c4iw_rqtpool_create(struct c4iw_rdev *rdev);
  806. int c4iw_ocqp_pool_create(struct c4iw_rdev *rdev);
  807. void c4iw_pblpool_destroy(struct c4iw_rdev *rdev);
  808. void c4iw_rqtpool_destroy(struct c4iw_rdev *rdev);
  809. void c4iw_ocqp_pool_destroy(struct c4iw_rdev *rdev);
  810. void c4iw_destroy_resource(struct c4iw_resource *rscp);
  811. int c4iw_destroy_ctrl_qp(struct c4iw_rdev *rdev);
  812. int c4iw_register_device(struct c4iw_dev *dev);
  813. void c4iw_unregister_device(struct c4iw_dev *dev);
  814. int __init c4iw_cm_init(void);
  815. void c4iw_cm_term(void);
  816. void c4iw_release_dev_ucontext(struct c4iw_rdev *rdev,
  817. struct c4iw_dev_ucontext *uctx);
  818. void c4iw_init_dev_ucontext(struct c4iw_rdev *rdev,
  819. struct c4iw_dev_ucontext *uctx);
  820. int c4iw_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
  821. int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  822. struct ib_send_wr **bad_wr);
  823. int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  824. struct ib_recv_wr **bad_wr);
  825. int c4iw_connect(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
  826. int c4iw_create_listen(struct iw_cm_id *cm_id, int backlog);
  827. int c4iw_destroy_listen(struct iw_cm_id *cm_id);
  828. int c4iw_accept_cr(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
  829. int c4iw_reject_cr(struct iw_cm_id *cm_id, const void *pdata, u8 pdata_len);
  830. void c4iw_qp_add_ref(struct ib_qp *qp);
  831. void c4iw_qp_rem_ref(struct ib_qp *qp);
  832. struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd,
  833. enum ib_mr_type mr_type,
  834. u32 max_num_sg);
  835. int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
  836. unsigned int *sg_offset);
  837. int c4iw_dealloc_mw(struct ib_mw *mw);
  838. struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
  839. struct ib_udata *udata);
  840. struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start,
  841. u64 length, u64 virt, int acc,
  842. struct ib_udata *udata);
  843. struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc);
  844. int c4iw_dereg_mr(struct ib_mr *ib_mr);
  845. int c4iw_destroy_cq(struct ib_cq *ib_cq);
  846. struct ib_cq *c4iw_create_cq(struct ib_device *ibdev,
  847. const struct ib_cq_init_attr *attr,
  848. struct ib_ucontext *ib_context,
  849. struct ib_udata *udata);
  850. int c4iw_resize_cq(struct ib_cq *cq, int cqe, struct ib_udata *udata);
  851. int c4iw_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
  852. int c4iw_destroy_qp(struct ib_qp *ib_qp);
  853. struct ib_qp *c4iw_create_qp(struct ib_pd *pd,
  854. struct ib_qp_init_attr *attrs,
  855. struct ib_udata *udata);
  856. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  857. int attr_mask, struct ib_udata *udata);
  858. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  859. int attr_mask, struct ib_qp_init_attr *init_attr);
  860. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn);
  861. u32 c4iw_rqtpool_alloc(struct c4iw_rdev *rdev, int size);
  862. void c4iw_rqtpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  863. u32 c4iw_pblpool_alloc(struct c4iw_rdev *rdev, int size);
  864. void c4iw_pblpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  865. u32 c4iw_ocqp_pool_alloc(struct c4iw_rdev *rdev, int size);
  866. void c4iw_ocqp_pool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  867. int c4iw_ofld_send(struct c4iw_rdev *rdev, struct sk_buff *skb);
  868. void c4iw_flush_hw_cq(struct c4iw_cq *chp);
  869. void c4iw_count_rcqes(struct t4_cq *cq, struct t4_wq *wq, int *count);
  870. int c4iw_ep_disconnect(struct c4iw_ep *ep, int abrupt, gfp_t gfp);
  871. int c4iw_flush_rq(struct t4_wq *wq, struct t4_cq *cq, int count);
  872. int c4iw_flush_sq(struct c4iw_qp *qhp);
  873. int c4iw_ev_handler(struct c4iw_dev *rnicp, u32 qid);
  874. u16 c4iw_rqes_posted(struct c4iw_qp *qhp);
  875. int c4iw_post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe);
  876. u32 c4iw_get_cqid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
  877. void c4iw_put_cqid(struct c4iw_rdev *rdev, u32 qid,
  878. struct c4iw_dev_ucontext *uctx);
  879. u32 c4iw_get_qpid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
  880. void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qid,
  881. struct c4iw_dev_ucontext *uctx);
  882. void c4iw_ev_dispatch(struct c4iw_dev *dev, struct t4_cqe *err_cqe);
  883. extern struct cxgb4_client t4c_client;
  884. extern c4iw_handler_func c4iw_handlers[NUM_CPL_CMDS];
  885. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  886. enum cxgb4_bar2_qtype qtype,
  887. unsigned int *pbar2_qid, u64 *pbar2_pa);
  888. extern void c4iw_log_wr_stats(struct t4_wq *wq, struct t4_cqe *cqe);
  889. extern int c4iw_wr_log;
  890. extern int db_fc_threshold;
  891. extern int db_coalescing_threshold;
  892. extern int use_dsgl;
  893. void c4iw_drain_rq(struct ib_qp *qp);
  894. void c4iw_drain_sq(struct ib_qp *qp);
  895. void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey);
  896. #endif