mma7455_core.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * IIO accel core driver for Freescale MMA7455L 3-axis 10-bit accelerometer
  3. * Copyright 2015 Joachim Eastwood <manabian@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * UNSUPPORTED hardware features:
  10. * - 8-bit mode with different scales
  11. * - INT1/INT2 interrupts
  12. * - Offset calibration
  13. * - Events
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/iio/iio.h>
  17. #include <linux/iio/sysfs.h>
  18. #include <linux/iio/buffer.h>
  19. #include <linux/iio/trigger.h>
  20. #include <linux/iio/trigger_consumer.h>
  21. #include <linux/iio/triggered_buffer.h>
  22. #include <linux/module.h>
  23. #include <linux/regmap.h>
  24. #include "mma7455.h"
  25. #define MMA7455_REG_XOUTL 0x00
  26. #define MMA7455_REG_XOUTH 0x01
  27. #define MMA7455_REG_YOUTL 0x02
  28. #define MMA7455_REG_YOUTH 0x03
  29. #define MMA7455_REG_ZOUTL 0x04
  30. #define MMA7455_REG_ZOUTH 0x05
  31. #define MMA7455_REG_STATUS 0x09
  32. #define MMA7455_STATUS_DRDY BIT(0)
  33. #define MMA7455_REG_WHOAMI 0x0f
  34. #define MMA7455_WHOAMI_ID 0x55
  35. #define MMA7455_REG_MCTL 0x16
  36. #define MMA7455_MCTL_MODE_STANDBY 0x00
  37. #define MMA7455_MCTL_MODE_MEASURE 0x01
  38. #define MMA7455_REG_CTL1 0x18
  39. #define MMA7455_CTL1_DFBW_MASK BIT(7)
  40. #define MMA7455_CTL1_DFBW_125HZ BIT(7)
  41. #define MMA7455_CTL1_DFBW_62_5HZ 0
  42. #define MMA7455_REG_TW 0x1e
  43. /*
  44. * When MMA7455 is used in 10-bit it has a fullscale of -8g
  45. * corresponding to raw value -512. The userspace interface
  46. * uses m/s^2 and we declare micro units.
  47. * So scale factor is given by:
  48. * g * 8 * 1e6 / 512 = 153228.90625, with g = 9.80665
  49. */
  50. #define MMA7455_10BIT_SCALE 153229
  51. struct mma7455_data {
  52. struct regmap *regmap;
  53. };
  54. static int mma7455_drdy(struct mma7455_data *mma7455)
  55. {
  56. struct device *dev = regmap_get_device(mma7455->regmap);
  57. unsigned int reg;
  58. int tries = 3;
  59. int ret;
  60. while (tries-- > 0) {
  61. ret = regmap_read(mma7455->regmap, MMA7455_REG_STATUS, &reg);
  62. if (ret)
  63. return ret;
  64. if (reg & MMA7455_STATUS_DRDY)
  65. return 0;
  66. msleep(20);
  67. }
  68. dev_warn(dev, "data not ready\n");
  69. return -EIO;
  70. }
  71. static irqreturn_t mma7455_trigger_handler(int irq, void *p)
  72. {
  73. struct iio_poll_func *pf = p;
  74. struct iio_dev *indio_dev = pf->indio_dev;
  75. struct mma7455_data *mma7455 = iio_priv(indio_dev);
  76. u8 buf[16]; /* 3 x 16-bit channels + padding + ts */
  77. int ret;
  78. ret = mma7455_drdy(mma7455);
  79. if (ret)
  80. goto done;
  81. ret = regmap_bulk_read(mma7455->regmap, MMA7455_REG_XOUTL, buf,
  82. sizeof(__le16) * 3);
  83. if (ret)
  84. goto done;
  85. iio_push_to_buffers_with_timestamp(indio_dev, buf,
  86. iio_get_time_ns(indio_dev));
  87. done:
  88. iio_trigger_notify_done(indio_dev->trig);
  89. return IRQ_HANDLED;
  90. }
  91. static int mma7455_read_raw(struct iio_dev *indio_dev,
  92. struct iio_chan_spec const *chan,
  93. int *val, int *val2, long mask)
  94. {
  95. struct mma7455_data *mma7455 = iio_priv(indio_dev);
  96. unsigned int reg;
  97. __le16 data;
  98. int ret;
  99. switch (mask) {
  100. case IIO_CHAN_INFO_RAW:
  101. if (iio_buffer_enabled(indio_dev))
  102. return -EBUSY;
  103. ret = mma7455_drdy(mma7455);
  104. if (ret)
  105. return ret;
  106. ret = regmap_bulk_read(mma7455->regmap, chan->address, &data,
  107. sizeof(data));
  108. if (ret)
  109. return ret;
  110. *val = sign_extend32(le16_to_cpu(data), 9);
  111. return IIO_VAL_INT;
  112. case IIO_CHAN_INFO_SCALE:
  113. *val = 0;
  114. *val2 = MMA7455_10BIT_SCALE;
  115. return IIO_VAL_INT_PLUS_MICRO;
  116. case IIO_CHAN_INFO_SAMP_FREQ:
  117. ret = regmap_read(mma7455->regmap, MMA7455_REG_CTL1, &reg);
  118. if (ret)
  119. return ret;
  120. if (reg & MMA7455_CTL1_DFBW_MASK)
  121. *val = 250;
  122. else
  123. *val = 125;
  124. return IIO_VAL_INT;
  125. }
  126. return -EINVAL;
  127. }
  128. static int mma7455_write_raw(struct iio_dev *indio_dev,
  129. struct iio_chan_spec const *chan,
  130. int val, int val2, long mask)
  131. {
  132. struct mma7455_data *mma7455 = iio_priv(indio_dev);
  133. int i;
  134. switch (mask) {
  135. case IIO_CHAN_INFO_SAMP_FREQ:
  136. if (val == 250 && val2 == 0)
  137. i = MMA7455_CTL1_DFBW_125HZ;
  138. else if (val == 125 && val2 == 0)
  139. i = MMA7455_CTL1_DFBW_62_5HZ;
  140. else
  141. return -EINVAL;
  142. return regmap_update_bits(mma7455->regmap, MMA7455_REG_CTL1,
  143. MMA7455_CTL1_DFBW_MASK, i);
  144. case IIO_CHAN_INFO_SCALE:
  145. /* In 10-bit mode there is only one scale available */
  146. if (val == 0 && val2 == MMA7455_10BIT_SCALE)
  147. return 0;
  148. break;
  149. }
  150. return -EINVAL;
  151. }
  152. static IIO_CONST_ATTR(sampling_frequency_available, "125 250");
  153. static struct attribute *mma7455_attributes[] = {
  154. &iio_const_attr_sampling_frequency_available.dev_attr.attr,
  155. NULL
  156. };
  157. static const struct attribute_group mma7455_group = {
  158. .attrs = mma7455_attributes,
  159. };
  160. static const struct iio_info mma7455_info = {
  161. .attrs = &mma7455_group,
  162. .read_raw = mma7455_read_raw,
  163. .write_raw = mma7455_write_raw,
  164. .driver_module = THIS_MODULE,
  165. };
  166. #define MMA7455_CHANNEL(axis, idx) { \
  167. .type = IIO_ACCEL, \
  168. .modified = 1, \
  169. .address = MMA7455_REG_##axis##OUTL,\
  170. .channel2 = IIO_MOD_##axis, \
  171. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  172. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
  173. BIT(IIO_CHAN_INFO_SCALE), \
  174. .scan_index = idx, \
  175. .scan_type = { \
  176. .sign = 's', \
  177. .realbits = 10, \
  178. .storagebits = 16, \
  179. .endianness = IIO_LE, \
  180. }, \
  181. }
  182. static const struct iio_chan_spec mma7455_channels[] = {
  183. MMA7455_CHANNEL(X, 0),
  184. MMA7455_CHANNEL(Y, 1),
  185. MMA7455_CHANNEL(Z, 2),
  186. IIO_CHAN_SOFT_TIMESTAMP(3),
  187. };
  188. static const unsigned long mma7455_scan_masks[] = {0x7, 0};
  189. const struct regmap_config mma7455_core_regmap = {
  190. .reg_bits = 8,
  191. .val_bits = 8,
  192. .max_register = MMA7455_REG_TW,
  193. };
  194. EXPORT_SYMBOL_GPL(mma7455_core_regmap);
  195. int mma7455_core_probe(struct device *dev, struct regmap *regmap,
  196. const char *name)
  197. {
  198. struct mma7455_data *mma7455;
  199. struct iio_dev *indio_dev;
  200. unsigned int reg;
  201. int ret;
  202. ret = regmap_read(regmap, MMA7455_REG_WHOAMI, &reg);
  203. if (ret) {
  204. dev_err(dev, "unable to read reg\n");
  205. return ret;
  206. }
  207. if (reg != MMA7455_WHOAMI_ID) {
  208. dev_err(dev, "device id mismatch\n");
  209. return -ENODEV;
  210. }
  211. indio_dev = devm_iio_device_alloc(dev, sizeof(*mma7455));
  212. if (!indio_dev)
  213. return -ENOMEM;
  214. dev_set_drvdata(dev, indio_dev);
  215. mma7455 = iio_priv(indio_dev);
  216. mma7455->regmap = regmap;
  217. indio_dev->info = &mma7455_info;
  218. indio_dev->name = name;
  219. indio_dev->dev.parent = dev;
  220. indio_dev->modes = INDIO_DIRECT_MODE;
  221. indio_dev->channels = mma7455_channels;
  222. indio_dev->num_channels = ARRAY_SIZE(mma7455_channels);
  223. indio_dev->available_scan_masks = mma7455_scan_masks;
  224. regmap_write(mma7455->regmap, MMA7455_REG_MCTL,
  225. MMA7455_MCTL_MODE_MEASURE);
  226. ret = iio_triggered_buffer_setup(indio_dev, NULL,
  227. mma7455_trigger_handler, NULL);
  228. if (ret) {
  229. dev_err(dev, "unable to setup triggered buffer\n");
  230. return ret;
  231. }
  232. ret = iio_device_register(indio_dev);
  233. if (ret) {
  234. dev_err(dev, "unable to register device\n");
  235. iio_triggered_buffer_cleanup(indio_dev);
  236. return ret;
  237. }
  238. return 0;
  239. }
  240. EXPORT_SYMBOL_GPL(mma7455_core_probe);
  241. int mma7455_core_remove(struct device *dev)
  242. {
  243. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  244. struct mma7455_data *mma7455 = iio_priv(indio_dev);
  245. iio_device_unregister(indio_dev);
  246. iio_triggered_buffer_cleanup(indio_dev);
  247. regmap_write(mma7455->regmap, MMA7455_REG_MCTL,
  248. MMA7455_MCTL_MODE_STANDBY);
  249. return 0;
  250. }
  251. EXPORT_SYMBOL_GPL(mma7455_core_remove);
  252. MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
  253. MODULE_DESCRIPTION("Freescale MMA7455L core accelerometer driver");
  254. MODULE_LICENSE("GPL v2");