i2c-imx-lpi2c.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * This is i.MX low power i2c controller driver.
  3. *
  4. * Copyright 2016 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/completion.h>
  19. #include <linux/delay.h>
  20. #include <linux/err.h>
  21. #include <linux/errno.h>
  22. #include <linux/i2c.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/of.h>
  29. #include <linux/of_device.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/sched.h>
  32. #include <linux/slab.h>
  33. #define DRIVER_NAME "imx-lpi2c"
  34. #define LPI2C_PARAM 0x04 /* i2c RX/TX FIFO size */
  35. #define LPI2C_MCR 0x10 /* i2c contrl register */
  36. #define LPI2C_MSR 0x14 /* i2c status register */
  37. #define LPI2C_MIER 0x18 /* i2c interrupt enable */
  38. #define LPI2C_MCFGR0 0x20 /* i2c master configuration */
  39. #define LPI2C_MCFGR1 0x24 /* i2c master configuration */
  40. #define LPI2C_MCFGR2 0x28 /* i2c master configuration */
  41. #define LPI2C_MCFGR3 0x2C /* i2c master configuration */
  42. #define LPI2C_MCCR0 0x48 /* i2c master clk configuration */
  43. #define LPI2C_MCCR1 0x50 /* i2c master clk configuration */
  44. #define LPI2C_MFCR 0x58 /* i2c master FIFO control */
  45. #define LPI2C_MFSR 0x5C /* i2c master FIFO status */
  46. #define LPI2C_MTDR 0x60 /* i2c master TX data register */
  47. #define LPI2C_MRDR 0x70 /* i2c master RX data register */
  48. /* i2c command */
  49. #define TRAN_DATA 0X00
  50. #define RECV_DATA 0X01
  51. #define GEN_STOP 0X02
  52. #define RECV_DISCARD 0X03
  53. #define GEN_START 0X04
  54. #define START_NACK 0X05
  55. #define START_HIGH 0X06
  56. #define START_HIGH_NACK 0X07
  57. #define MCR_MEN BIT(0)
  58. #define MCR_RST BIT(1)
  59. #define MCR_DOZEN BIT(2)
  60. #define MCR_DBGEN BIT(3)
  61. #define MCR_RTF BIT(8)
  62. #define MCR_RRF BIT(9)
  63. #define MSR_TDF BIT(0)
  64. #define MSR_RDF BIT(1)
  65. #define MSR_SDF BIT(9)
  66. #define MSR_NDF BIT(10)
  67. #define MSR_ALF BIT(11)
  68. #define MSR_MBF BIT(24)
  69. #define MSR_BBF BIT(25)
  70. #define MIER_TDIE BIT(0)
  71. #define MIER_RDIE BIT(1)
  72. #define MIER_SDIE BIT(9)
  73. #define MIER_NDIE BIT(10)
  74. #define MCFGR1_AUTOSTOP BIT(8)
  75. #define MCFGR1_IGNACK BIT(9)
  76. #define MRDR_RXEMPTY BIT(14)
  77. #define I2C_CLK_RATIO 2
  78. #define CHUNK_DATA 256
  79. #define LPI2C_DEFAULT_RATE 100000
  80. #define STARDARD_MAX_BITRATE 400000
  81. #define FAST_MAX_BITRATE 1000000
  82. #define FAST_PLUS_MAX_BITRATE 3400000
  83. #define HIGHSPEED_MAX_BITRATE 5000000
  84. enum lpi2c_imx_mode {
  85. STANDARD, /* 100+Kbps */
  86. FAST, /* 400+Kbps */
  87. FAST_PLUS, /* 1.0+Mbps */
  88. HS, /* 3.4+Mbps */
  89. ULTRA_FAST, /* 5.0+Mbps */
  90. };
  91. enum lpi2c_imx_pincfg {
  92. TWO_PIN_OD,
  93. TWO_PIN_OO,
  94. TWO_PIN_PP,
  95. FOUR_PIN_PP,
  96. };
  97. struct lpi2c_imx_struct {
  98. struct i2c_adapter adapter;
  99. struct clk *clk;
  100. void __iomem *base;
  101. __u8 *rx_buf;
  102. __u8 *tx_buf;
  103. struct completion complete;
  104. unsigned int msglen;
  105. unsigned int delivered;
  106. unsigned int block_data;
  107. unsigned int bitrate;
  108. unsigned int txfifosize;
  109. unsigned int rxfifosize;
  110. enum lpi2c_imx_mode mode;
  111. };
  112. static void lpi2c_imx_intctrl(struct lpi2c_imx_struct *lpi2c_imx,
  113. unsigned int enable)
  114. {
  115. writel(enable, lpi2c_imx->base + LPI2C_MIER);
  116. }
  117. static int lpi2c_imx_bus_busy(struct lpi2c_imx_struct *lpi2c_imx)
  118. {
  119. unsigned long orig_jiffies = jiffies;
  120. unsigned int temp;
  121. while (1) {
  122. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  123. /* check for arbitration lost, clear if set */
  124. if (temp & MSR_ALF) {
  125. writel(temp, lpi2c_imx->base + LPI2C_MSR);
  126. return -EAGAIN;
  127. }
  128. if (temp & (MSR_BBF | MSR_MBF))
  129. break;
  130. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  131. dev_dbg(&lpi2c_imx->adapter.dev, "bus not work\n");
  132. return -ETIMEDOUT;
  133. }
  134. schedule();
  135. }
  136. return 0;
  137. }
  138. static void lpi2c_imx_set_mode(struct lpi2c_imx_struct *lpi2c_imx)
  139. {
  140. unsigned int bitrate = lpi2c_imx->bitrate;
  141. enum lpi2c_imx_mode mode;
  142. if (bitrate < STARDARD_MAX_BITRATE)
  143. mode = STANDARD;
  144. else if (bitrate < FAST_MAX_BITRATE)
  145. mode = FAST;
  146. else if (bitrate < FAST_PLUS_MAX_BITRATE)
  147. mode = FAST_PLUS;
  148. else if (bitrate < HIGHSPEED_MAX_BITRATE)
  149. mode = HS;
  150. else
  151. mode = ULTRA_FAST;
  152. lpi2c_imx->mode = mode;
  153. }
  154. static int lpi2c_imx_start(struct lpi2c_imx_struct *lpi2c_imx,
  155. struct i2c_msg *msgs)
  156. {
  157. unsigned int temp;
  158. u8 read;
  159. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  160. temp |= MCR_RRF | MCR_RTF;
  161. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  162. writel(0x7f00, lpi2c_imx->base + LPI2C_MSR);
  163. read = msgs->flags & I2C_M_RD;
  164. temp = (msgs->addr << 1 | read) | (GEN_START << 8);
  165. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  166. return lpi2c_imx_bus_busy(lpi2c_imx);
  167. }
  168. static void lpi2c_imx_stop(struct lpi2c_imx_struct *lpi2c_imx)
  169. {
  170. unsigned long orig_jiffies = jiffies;
  171. unsigned int temp;
  172. writel(GEN_STOP << 8, lpi2c_imx->base + LPI2C_MTDR);
  173. do {
  174. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  175. if (temp & MSR_SDF)
  176. break;
  177. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  178. dev_dbg(&lpi2c_imx->adapter.dev, "stop timeout\n");
  179. break;
  180. }
  181. schedule();
  182. } while (1);
  183. }
  184. /* CLKLO = I2C_CLK_RATIO * CLKHI, SETHOLD = CLKHI, DATAVD = CLKHI/2 */
  185. static int lpi2c_imx_config(struct lpi2c_imx_struct *lpi2c_imx)
  186. {
  187. u8 prescale, filt, sethold, clkhi, clklo, datavd;
  188. unsigned int clk_rate, clk_cycle;
  189. enum lpi2c_imx_pincfg pincfg;
  190. unsigned int temp;
  191. lpi2c_imx_set_mode(lpi2c_imx);
  192. clk_rate = clk_get_rate(lpi2c_imx->clk);
  193. if (lpi2c_imx->mode == HS || lpi2c_imx->mode == ULTRA_FAST)
  194. filt = 0;
  195. else
  196. filt = 2;
  197. for (prescale = 0; prescale <= 7; prescale++) {
  198. clk_cycle = clk_rate / ((1 << prescale) * lpi2c_imx->bitrate)
  199. - 3 - (filt >> 1);
  200. clkhi = (clk_cycle + I2C_CLK_RATIO) / (I2C_CLK_RATIO + 1);
  201. clklo = clk_cycle - clkhi;
  202. if (clklo < 64)
  203. break;
  204. }
  205. if (prescale > 7)
  206. return -EINVAL;
  207. /* set MCFGR1: PINCFG, PRESCALE, IGNACK */
  208. if (lpi2c_imx->mode == ULTRA_FAST)
  209. pincfg = TWO_PIN_OO;
  210. else
  211. pincfg = TWO_PIN_OD;
  212. temp = prescale | pincfg << 24;
  213. if (lpi2c_imx->mode == ULTRA_FAST)
  214. temp |= MCFGR1_IGNACK;
  215. writel(temp, lpi2c_imx->base + LPI2C_MCFGR1);
  216. /* set MCFGR2: FILTSDA, FILTSCL */
  217. temp = (filt << 16) | (filt << 24);
  218. writel(temp, lpi2c_imx->base + LPI2C_MCFGR2);
  219. /* set MCCR: DATAVD, SETHOLD, CLKHI, CLKLO */
  220. sethold = clkhi;
  221. datavd = clkhi >> 1;
  222. temp = datavd << 24 | sethold << 16 | clkhi << 8 | clklo;
  223. if (lpi2c_imx->mode == HS)
  224. writel(temp, lpi2c_imx->base + LPI2C_MCCR1);
  225. else
  226. writel(temp, lpi2c_imx->base + LPI2C_MCCR0);
  227. return 0;
  228. }
  229. static int lpi2c_imx_master_enable(struct lpi2c_imx_struct *lpi2c_imx)
  230. {
  231. unsigned int temp;
  232. int ret;
  233. ret = clk_enable(lpi2c_imx->clk);
  234. if (ret)
  235. return ret;
  236. temp = MCR_RST;
  237. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  238. writel(0, lpi2c_imx->base + LPI2C_MCR);
  239. ret = lpi2c_imx_config(lpi2c_imx);
  240. if (ret)
  241. goto clk_disable;
  242. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  243. temp |= MCR_MEN;
  244. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  245. return 0;
  246. clk_disable:
  247. clk_disable(lpi2c_imx->clk);
  248. return ret;
  249. }
  250. static int lpi2c_imx_master_disable(struct lpi2c_imx_struct *lpi2c_imx)
  251. {
  252. u32 temp;
  253. temp = readl(lpi2c_imx->base + LPI2C_MCR);
  254. temp &= ~MCR_MEN;
  255. writel(temp, lpi2c_imx->base + LPI2C_MCR);
  256. clk_disable(lpi2c_imx->clk);
  257. return 0;
  258. }
  259. static int lpi2c_imx_msg_complete(struct lpi2c_imx_struct *lpi2c_imx)
  260. {
  261. unsigned long timeout;
  262. timeout = wait_for_completion_timeout(&lpi2c_imx->complete, HZ);
  263. return timeout ? 0 : -ETIMEDOUT;
  264. }
  265. static int lpi2c_imx_txfifo_empty(struct lpi2c_imx_struct *lpi2c_imx)
  266. {
  267. unsigned long orig_jiffies = jiffies;
  268. u32 txcnt;
  269. do {
  270. txcnt = readl(lpi2c_imx->base + LPI2C_MFSR) & 0xff;
  271. if (readl(lpi2c_imx->base + LPI2C_MSR) & MSR_NDF) {
  272. dev_dbg(&lpi2c_imx->adapter.dev, "NDF detected\n");
  273. return -EIO;
  274. }
  275. if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
  276. dev_dbg(&lpi2c_imx->adapter.dev, "txfifo empty timeout\n");
  277. return -ETIMEDOUT;
  278. }
  279. schedule();
  280. } while (txcnt);
  281. return 0;
  282. }
  283. static void lpi2c_imx_set_tx_watermark(struct lpi2c_imx_struct *lpi2c_imx)
  284. {
  285. writel(lpi2c_imx->txfifosize >> 1, lpi2c_imx->base + LPI2C_MFCR);
  286. }
  287. static void lpi2c_imx_set_rx_watermark(struct lpi2c_imx_struct *lpi2c_imx)
  288. {
  289. unsigned int temp, remaining;
  290. remaining = lpi2c_imx->msglen - lpi2c_imx->delivered;
  291. if (remaining > (lpi2c_imx->rxfifosize >> 1))
  292. temp = lpi2c_imx->rxfifosize >> 1;
  293. else
  294. temp = 0;
  295. writel(temp << 16, lpi2c_imx->base + LPI2C_MFCR);
  296. }
  297. static void lpi2c_imx_write_txfifo(struct lpi2c_imx_struct *lpi2c_imx)
  298. {
  299. unsigned int data, txcnt;
  300. txcnt = readl(lpi2c_imx->base + LPI2C_MFSR) & 0xff;
  301. while (txcnt < lpi2c_imx->txfifosize) {
  302. if (lpi2c_imx->delivered == lpi2c_imx->msglen)
  303. break;
  304. data = lpi2c_imx->tx_buf[lpi2c_imx->delivered++];
  305. writel(data, lpi2c_imx->base + LPI2C_MTDR);
  306. txcnt++;
  307. }
  308. if (lpi2c_imx->delivered < lpi2c_imx->msglen)
  309. lpi2c_imx_intctrl(lpi2c_imx, MIER_TDIE | MIER_NDIE);
  310. else
  311. complete(&lpi2c_imx->complete);
  312. }
  313. static void lpi2c_imx_read_rxfifo(struct lpi2c_imx_struct *lpi2c_imx)
  314. {
  315. unsigned int blocklen, remaining;
  316. unsigned int temp, data;
  317. do {
  318. data = readl(lpi2c_imx->base + LPI2C_MRDR);
  319. if (data & MRDR_RXEMPTY)
  320. break;
  321. lpi2c_imx->rx_buf[lpi2c_imx->delivered++] = data & 0xff;
  322. } while (1);
  323. /*
  324. * First byte is the length of remaining packet in the SMBus block
  325. * data read. Add it to msgs->len.
  326. */
  327. if (lpi2c_imx->block_data) {
  328. blocklen = lpi2c_imx->rx_buf[0];
  329. lpi2c_imx->msglen += blocklen;
  330. }
  331. remaining = lpi2c_imx->msglen - lpi2c_imx->delivered;
  332. if (!remaining) {
  333. complete(&lpi2c_imx->complete);
  334. return;
  335. }
  336. /* not finished, still waiting for rx data */
  337. lpi2c_imx_set_rx_watermark(lpi2c_imx);
  338. /* multiple receive commands */
  339. if (lpi2c_imx->block_data) {
  340. lpi2c_imx->block_data = 0;
  341. temp = remaining;
  342. temp |= (RECV_DATA << 8);
  343. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  344. } else if (!(lpi2c_imx->delivered & 0xff)) {
  345. temp = (remaining > CHUNK_DATA ? CHUNK_DATA : remaining) - 1;
  346. temp |= (RECV_DATA << 8);
  347. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  348. }
  349. lpi2c_imx_intctrl(lpi2c_imx, MIER_RDIE);
  350. }
  351. static void lpi2c_imx_write(struct lpi2c_imx_struct *lpi2c_imx,
  352. struct i2c_msg *msgs)
  353. {
  354. lpi2c_imx->tx_buf = msgs->buf;
  355. lpi2c_imx_set_tx_watermark(lpi2c_imx);
  356. lpi2c_imx_write_txfifo(lpi2c_imx);
  357. }
  358. static void lpi2c_imx_read(struct lpi2c_imx_struct *lpi2c_imx,
  359. struct i2c_msg *msgs)
  360. {
  361. unsigned int temp;
  362. lpi2c_imx->rx_buf = msgs->buf;
  363. lpi2c_imx->block_data = msgs->flags & I2C_M_RECV_LEN;
  364. lpi2c_imx_set_rx_watermark(lpi2c_imx);
  365. temp = msgs->len > CHUNK_DATA ? CHUNK_DATA - 1 : msgs->len - 1;
  366. temp |= (RECV_DATA << 8);
  367. writel(temp, lpi2c_imx->base + LPI2C_MTDR);
  368. lpi2c_imx_intctrl(lpi2c_imx, MIER_RDIE | MIER_NDIE);
  369. }
  370. static int lpi2c_imx_xfer(struct i2c_adapter *adapter,
  371. struct i2c_msg *msgs, int num)
  372. {
  373. struct lpi2c_imx_struct *lpi2c_imx = i2c_get_adapdata(adapter);
  374. unsigned int temp;
  375. int i, result;
  376. result = lpi2c_imx_master_enable(lpi2c_imx);
  377. if (result)
  378. return result;
  379. for (i = 0; i < num; i++) {
  380. result = lpi2c_imx_start(lpi2c_imx, &msgs[i]);
  381. if (result)
  382. goto disable;
  383. /* quick smbus */
  384. if (num == 1 && msgs[0].len == 0)
  385. goto stop;
  386. lpi2c_imx->delivered = 0;
  387. lpi2c_imx->msglen = msgs[i].len;
  388. init_completion(&lpi2c_imx->complete);
  389. if (msgs[i].flags & I2C_M_RD)
  390. lpi2c_imx_read(lpi2c_imx, &msgs[i]);
  391. else
  392. lpi2c_imx_write(lpi2c_imx, &msgs[i]);
  393. result = lpi2c_imx_msg_complete(lpi2c_imx);
  394. if (result)
  395. goto stop;
  396. if (!(msgs[i].flags & I2C_M_RD)) {
  397. result = lpi2c_imx_txfifo_empty(lpi2c_imx);
  398. if (result)
  399. goto stop;
  400. }
  401. }
  402. stop:
  403. lpi2c_imx_stop(lpi2c_imx);
  404. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  405. if ((temp & MSR_NDF) && !result)
  406. result = -EIO;
  407. disable:
  408. lpi2c_imx_master_disable(lpi2c_imx);
  409. dev_dbg(&lpi2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
  410. (result < 0) ? "error" : "success msg",
  411. (result < 0) ? result : num);
  412. return (result < 0) ? result : num;
  413. }
  414. static irqreturn_t lpi2c_imx_isr(int irq, void *dev_id)
  415. {
  416. struct lpi2c_imx_struct *lpi2c_imx = dev_id;
  417. unsigned int temp;
  418. lpi2c_imx_intctrl(lpi2c_imx, 0);
  419. temp = readl(lpi2c_imx->base + LPI2C_MSR);
  420. if (temp & MSR_RDF)
  421. lpi2c_imx_read_rxfifo(lpi2c_imx);
  422. if (temp & MSR_TDF)
  423. lpi2c_imx_write_txfifo(lpi2c_imx);
  424. if (temp & MSR_NDF)
  425. complete(&lpi2c_imx->complete);
  426. return IRQ_HANDLED;
  427. }
  428. static u32 lpi2c_imx_func(struct i2c_adapter *adapter)
  429. {
  430. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  431. I2C_FUNC_SMBUS_READ_BLOCK_DATA;
  432. }
  433. static struct i2c_algorithm lpi2c_imx_algo = {
  434. .master_xfer = lpi2c_imx_xfer,
  435. .functionality = lpi2c_imx_func,
  436. };
  437. static const struct of_device_id lpi2c_imx_of_match[] = {
  438. { .compatible = "fsl,imx7ulp-lpi2c" },
  439. { .compatible = "fsl,imx8dv-lpi2c" },
  440. { },
  441. };
  442. MODULE_DEVICE_TABLE(of, lpi2c_imx_of_match);
  443. static int lpi2c_imx_probe(struct platform_device *pdev)
  444. {
  445. struct lpi2c_imx_struct *lpi2c_imx;
  446. struct resource *res;
  447. unsigned int temp;
  448. int irq, ret;
  449. lpi2c_imx = devm_kzalloc(&pdev->dev, sizeof(*lpi2c_imx), GFP_KERNEL);
  450. if (!lpi2c_imx)
  451. return -ENOMEM;
  452. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  453. lpi2c_imx->base = devm_ioremap_resource(&pdev->dev, res);
  454. if (IS_ERR(lpi2c_imx->base))
  455. return PTR_ERR(lpi2c_imx->base);
  456. irq = platform_get_irq(pdev, 0);
  457. if (irq < 0) {
  458. dev_err(&pdev->dev, "can't get irq number\n");
  459. return irq;
  460. }
  461. lpi2c_imx->adapter.owner = THIS_MODULE;
  462. lpi2c_imx->adapter.algo = &lpi2c_imx_algo;
  463. lpi2c_imx->adapter.dev.parent = &pdev->dev;
  464. lpi2c_imx->adapter.dev.of_node = pdev->dev.of_node;
  465. strlcpy(lpi2c_imx->adapter.name, pdev->name,
  466. sizeof(lpi2c_imx->adapter.name));
  467. lpi2c_imx->clk = devm_clk_get(&pdev->dev, NULL);
  468. if (IS_ERR(lpi2c_imx->clk)) {
  469. dev_err(&pdev->dev, "can't get I2C peripheral clock\n");
  470. return PTR_ERR(lpi2c_imx->clk);
  471. }
  472. ret = of_property_read_u32(pdev->dev.of_node,
  473. "clock-frequency", &lpi2c_imx->bitrate);
  474. if (ret)
  475. lpi2c_imx->bitrate = LPI2C_DEFAULT_RATE;
  476. ret = devm_request_irq(&pdev->dev, irq, lpi2c_imx_isr, 0,
  477. pdev->name, lpi2c_imx);
  478. if (ret) {
  479. dev_err(&pdev->dev, "can't claim irq %d\n", irq);
  480. return ret;
  481. }
  482. i2c_set_adapdata(&lpi2c_imx->adapter, lpi2c_imx);
  483. platform_set_drvdata(pdev, lpi2c_imx);
  484. ret = clk_prepare_enable(lpi2c_imx->clk);
  485. if (ret) {
  486. dev_err(&pdev->dev, "clk enable failed %d\n", ret);
  487. return ret;
  488. }
  489. temp = readl(lpi2c_imx->base + LPI2C_PARAM);
  490. lpi2c_imx->txfifosize = 1 << (temp & 0x0f);
  491. lpi2c_imx->rxfifosize = 1 << ((temp >> 8) & 0x0f);
  492. clk_disable(lpi2c_imx->clk);
  493. ret = i2c_add_adapter(&lpi2c_imx->adapter);
  494. if (ret)
  495. goto clk_unprepare;
  496. dev_info(&lpi2c_imx->adapter.dev, "LPI2C adapter registered\n");
  497. return 0;
  498. clk_unprepare:
  499. clk_unprepare(lpi2c_imx->clk);
  500. return ret;
  501. }
  502. static int lpi2c_imx_remove(struct platform_device *pdev)
  503. {
  504. struct lpi2c_imx_struct *lpi2c_imx = platform_get_drvdata(pdev);
  505. i2c_del_adapter(&lpi2c_imx->adapter);
  506. clk_unprepare(lpi2c_imx->clk);
  507. return 0;
  508. }
  509. static struct platform_driver lpi2c_imx_driver = {
  510. .probe = lpi2c_imx_probe,
  511. .remove = lpi2c_imx_remove,
  512. .driver = {
  513. .name = DRIVER_NAME,
  514. .of_match_table = lpi2c_imx_of_match,
  515. },
  516. };
  517. module_platform_driver(lpi2c_imx_driver);
  518. MODULE_AUTHOR("Gao Pan <pandy.gao@nxp.com>");
  519. MODULE_DESCRIPTION("I2C adapter driver for LPI2C bus");
  520. MODULE_LICENSE("GPL");