i2c-designware-core.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * Synopsys DesignWare I2C adapter driver (master only).
  3. *
  4. * Based on the TI DAVINCI I2C adapter driver.
  5. *
  6. * Copyright (C) 2006 Texas Instruments.
  7. * Copyright (C) 2007 MontaVista Software Inc.
  8. * Copyright (C) 2009 Provigent Ltd.
  9. *
  10. * ----------------------------------------------------------------------------
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. * ----------------------------------------------------------------------------
  22. *
  23. */
  24. #include <linux/i2c.h>
  25. #define DW_IC_DEFAULT_FUNCTIONALITY (I2C_FUNC_I2C | \
  26. I2C_FUNC_SMBUS_BYTE | \
  27. I2C_FUNC_SMBUS_BYTE_DATA | \
  28. I2C_FUNC_SMBUS_WORD_DATA | \
  29. I2C_FUNC_SMBUS_BLOCK_DATA | \
  30. I2C_FUNC_SMBUS_I2C_BLOCK)
  31. #define DW_IC_CON_MASTER 0x1
  32. #define DW_IC_CON_SPEED_STD 0x2
  33. #define DW_IC_CON_SPEED_FAST 0x4
  34. #define DW_IC_CON_SPEED_HIGH 0x6
  35. #define DW_IC_CON_SPEED_MASK 0x6
  36. #define DW_IC_CON_10BITADDR_MASTER 0x10
  37. #define DW_IC_CON_RESTART_EN 0x20
  38. #define DW_IC_CON_SLAVE_DISABLE 0x40
  39. /**
  40. * struct dw_i2c_dev - private i2c-designware data
  41. * @dev: driver model device node
  42. * @base: IO registers pointer
  43. * @cmd_complete: tx completion indicator
  44. * @clk: input reference clock
  45. * @cmd_err: run time hadware error code
  46. * @msgs: points to an array of messages currently being transfered
  47. * @msgs_num: the number of elements in msgs
  48. * @msg_write_idx: the element index of the current tx message in the msgs
  49. * array
  50. * @tx_buf_len: the length of the current tx buffer
  51. * @tx_buf: the current tx buffer
  52. * @msg_read_idx: the element index of the current rx message in the msgs
  53. * array
  54. * @rx_buf_len: the length of the current rx buffer
  55. * @rx_buf: the current rx buffer
  56. * @msg_err: error status of the current transfer
  57. * @status: i2c master status, one of STATUS_*
  58. * @abort_source: copy of the TX_ABRT_SOURCE register
  59. * @irq: interrupt number for the i2c master
  60. * @adapter: i2c subsystem adapter node
  61. * @tx_fifo_depth: depth of the hardware tx fifo
  62. * @rx_fifo_depth: depth of the hardware rx fifo
  63. * @rx_outstanding: current master-rx elements in tx fifo
  64. * @clk_freq: bus clock frequency
  65. * @ss_hcnt: standard speed HCNT value
  66. * @ss_lcnt: standard speed LCNT value
  67. * @fs_hcnt: fast speed HCNT value
  68. * @fs_lcnt: fast speed LCNT value
  69. * @fp_hcnt: fast plus HCNT value
  70. * @fp_lcnt: fast plus LCNT value
  71. * @hs_hcnt: high speed HCNT value
  72. * @hs_lcnt: high speed LCNT value
  73. * @acquire_lock: function to acquire a hardware lock on the bus
  74. * @release_lock: function to release a hardware lock on the bus
  75. * @pm_runtime_disabled: true if pm runtime is disabled
  76. *
  77. * HCNT and LCNT parameters can be used if the platform knows more accurate
  78. * values than the one computed based only on the input clock frequency.
  79. * Leave them to be %0 if not used.
  80. */
  81. struct dw_i2c_dev {
  82. struct device *dev;
  83. void __iomem *base;
  84. struct completion cmd_complete;
  85. struct clk *clk;
  86. u32 (*get_clk_rate_khz) (struct dw_i2c_dev *dev);
  87. struct dw_pci_controller *controller;
  88. int cmd_err;
  89. struct i2c_msg *msgs;
  90. int msgs_num;
  91. int msg_write_idx;
  92. u32 tx_buf_len;
  93. u8 *tx_buf;
  94. int msg_read_idx;
  95. u32 rx_buf_len;
  96. u8 *rx_buf;
  97. int msg_err;
  98. unsigned int status;
  99. u32 abort_source;
  100. int irq;
  101. u32 accessor_flags;
  102. struct i2c_adapter adapter;
  103. u32 functionality;
  104. u32 master_cfg;
  105. unsigned int tx_fifo_depth;
  106. unsigned int rx_fifo_depth;
  107. int rx_outstanding;
  108. u32 clk_freq;
  109. u32 sda_hold_time;
  110. u32 sda_falling_time;
  111. u32 scl_falling_time;
  112. u16 ss_hcnt;
  113. u16 ss_lcnt;
  114. u16 fs_hcnt;
  115. u16 fs_lcnt;
  116. u16 fp_hcnt;
  117. u16 fp_lcnt;
  118. u16 hs_hcnt;
  119. u16 hs_lcnt;
  120. int (*acquire_lock)(struct dw_i2c_dev *dev);
  121. void (*release_lock)(struct dw_i2c_dev *dev);
  122. bool pm_runtime_disabled;
  123. bool dynamic_tar_update_enabled;
  124. };
  125. #define ACCESS_SWAP 0x00000001
  126. #define ACCESS_16BIT 0x00000002
  127. #define ACCESS_INTR_MASK 0x00000004
  128. extern int i2c_dw_init(struct dw_i2c_dev *dev);
  129. extern void i2c_dw_disable(struct dw_i2c_dev *dev);
  130. extern void i2c_dw_disable_int(struct dw_i2c_dev *dev);
  131. extern u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev);
  132. extern int i2c_dw_probe(struct dw_i2c_dev *dev);
  133. #if IS_ENABLED(CONFIG_I2C_DESIGNWARE_BAYTRAIL)
  134. extern int i2c_dw_eval_lock_support(struct dw_i2c_dev *dev);
  135. #else
  136. static inline int i2c_dw_eval_lock_support(struct dw_i2c_dev *dev) { return 0; }
  137. #endif