ipu-common.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534
  1. /*
  2. * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
  3. * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/export.h>
  17. #include <linux/types.h>
  18. #include <linux/reset.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/err.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/io.h>
  25. #include <linux/clk.h>
  26. #include <linux/list.h>
  27. #include <linux/irq.h>
  28. #include <linux/irqchip/chained_irq.h>
  29. #include <linux/irqdomain.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_graph.h>
  32. #include <drm/drm_fourcc.h>
  33. #include <video/imx-ipu-v3.h>
  34. #include "ipu-prv.h"
  35. static inline u32 ipu_cm_read(struct ipu_soc *ipu, unsigned offset)
  36. {
  37. return readl(ipu->cm_reg + offset);
  38. }
  39. static inline void ipu_cm_write(struct ipu_soc *ipu, u32 value, unsigned offset)
  40. {
  41. writel(value, ipu->cm_reg + offset);
  42. }
  43. int ipu_get_num(struct ipu_soc *ipu)
  44. {
  45. return ipu->id;
  46. }
  47. EXPORT_SYMBOL_GPL(ipu_get_num);
  48. void ipu_srm_dp_sync_update(struct ipu_soc *ipu)
  49. {
  50. u32 val;
  51. val = ipu_cm_read(ipu, IPU_SRM_PRI2);
  52. val |= 0x8;
  53. ipu_cm_write(ipu, val, IPU_SRM_PRI2);
  54. }
  55. EXPORT_SYMBOL_GPL(ipu_srm_dp_sync_update);
  56. enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc)
  57. {
  58. switch (drm_fourcc) {
  59. case DRM_FORMAT_ARGB1555:
  60. case DRM_FORMAT_ABGR1555:
  61. case DRM_FORMAT_RGBA5551:
  62. case DRM_FORMAT_BGRA5551:
  63. case DRM_FORMAT_RGB565:
  64. case DRM_FORMAT_BGR565:
  65. case DRM_FORMAT_RGB888:
  66. case DRM_FORMAT_BGR888:
  67. case DRM_FORMAT_ARGB4444:
  68. case DRM_FORMAT_XRGB8888:
  69. case DRM_FORMAT_XBGR8888:
  70. case DRM_FORMAT_RGBX8888:
  71. case DRM_FORMAT_BGRX8888:
  72. case DRM_FORMAT_ARGB8888:
  73. case DRM_FORMAT_ABGR8888:
  74. case DRM_FORMAT_RGBA8888:
  75. case DRM_FORMAT_BGRA8888:
  76. return IPUV3_COLORSPACE_RGB;
  77. case DRM_FORMAT_YUYV:
  78. case DRM_FORMAT_UYVY:
  79. case DRM_FORMAT_YUV420:
  80. case DRM_FORMAT_YVU420:
  81. case DRM_FORMAT_YUV422:
  82. case DRM_FORMAT_YVU422:
  83. case DRM_FORMAT_YUV444:
  84. case DRM_FORMAT_YVU444:
  85. case DRM_FORMAT_NV12:
  86. case DRM_FORMAT_NV21:
  87. case DRM_FORMAT_NV16:
  88. case DRM_FORMAT_NV61:
  89. return IPUV3_COLORSPACE_YUV;
  90. default:
  91. return IPUV3_COLORSPACE_UNKNOWN;
  92. }
  93. }
  94. EXPORT_SYMBOL_GPL(ipu_drm_fourcc_to_colorspace);
  95. enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat)
  96. {
  97. switch (pixelformat) {
  98. case V4L2_PIX_FMT_YUV420:
  99. case V4L2_PIX_FMT_YVU420:
  100. case V4L2_PIX_FMT_YUV422P:
  101. case V4L2_PIX_FMT_UYVY:
  102. case V4L2_PIX_FMT_YUYV:
  103. case V4L2_PIX_FMT_NV12:
  104. case V4L2_PIX_FMT_NV21:
  105. case V4L2_PIX_FMT_NV16:
  106. case V4L2_PIX_FMT_NV61:
  107. return IPUV3_COLORSPACE_YUV;
  108. case V4L2_PIX_FMT_RGB32:
  109. case V4L2_PIX_FMT_BGR32:
  110. case V4L2_PIX_FMT_RGB24:
  111. case V4L2_PIX_FMT_BGR24:
  112. case V4L2_PIX_FMT_RGB565:
  113. return IPUV3_COLORSPACE_RGB;
  114. default:
  115. return IPUV3_COLORSPACE_UNKNOWN;
  116. }
  117. }
  118. EXPORT_SYMBOL_GPL(ipu_pixelformat_to_colorspace);
  119. bool ipu_pixelformat_is_planar(u32 pixelformat)
  120. {
  121. switch (pixelformat) {
  122. case V4L2_PIX_FMT_YUV420:
  123. case V4L2_PIX_FMT_YVU420:
  124. case V4L2_PIX_FMT_YUV422P:
  125. case V4L2_PIX_FMT_NV12:
  126. case V4L2_PIX_FMT_NV21:
  127. case V4L2_PIX_FMT_NV16:
  128. case V4L2_PIX_FMT_NV61:
  129. return true;
  130. }
  131. return false;
  132. }
  133. EXPORT_SYMBOL_GPL(ipu_pixelformat_is_planar);
  134. enum ipu_color_space ipu_mbus_code_to_colorspace(u32 mbus_code)
  135. {
  136. switch (mbus_code & 0xf000) {
  137. case 0x1000:
  138. return IPUV3_COLORSPACE_RGB;
  139. case 0x2000:
  140. return IPUV3_COLORSPACE_YUV;
  141. default:
  142. return IPUV3_COLORSPACE_UNKNOWN;
  143. }
  144. }
  145. EXPORT_SYMBOL_GPL(ipu_mbus_code_to_colorspace);
  146. int ipu_stride_to_bytes(u32 pixel_stride, u32 pixelformat)
  147. {
  148. switch (pixelformat) {
  149. case V4L2_PIX_FMT_YUV420:
  150. case V4L2_PIX_FMT_YVU420:
  151. case V4L2_PIX_FMT_YUV422P:
  152. case V4L2_PIX_FMT_NV12:
  153. case V4L2_PIX_FMT_NV21:
  154. case V4L2_PIX_FMT_NV16:
  155. case V4L2_PIX_FMT_NV61:
  156. /*
  157. * for the planar YUV formats, the stride passed to
  158. * cpmem must be the stride in bytes of the Y plane.
  159. * And all the planar YUV formats have an 8-bit
  160. * Y component.
  161. */
  162. return (8 * pixel_stride) >> 3;
  163. case V4L2_PIX_FMT_RGB565:
  164. case V4L2_PIX_FMT_YUYV:
  165. case V4L2_PIX_FMT_UYVY:
  166. return (16 * pixel_stride) >> 3;
  167. case V4L2_PIX_FMT_BGR24:
  168. case V4L2_PIX_FMT_RGB24:
  169. return (24 * pixel_stride) >> 3;
  170. case V4L2_PIX_FMT_BGR32:
  171. case V4L2_PIX_FMT_RGB32:
  172. return (32 * pixel_stride) >> 3;
  173. default:
  174. break;
  175. }
  176. return -EINVAL;
  177. }
  178. EXPORT_SYMBOL_GPL(ipu_stride_to_bytes);
  179. int ipu_degrees_to_rot_mode(enum ipu_rotate_mode *mode, int degrees,
  180. bool hflip, bool vflip)
  181. {
  182. u32 r90, vf, hf;
  183. switch (degrees) {
  184. case 0:
  185. vf = hf = r90 = 0;
  186. break;
  187. case 90:
  188. vf = hf = 0;
  189. r90 = 1;
  190. break;
  191. case 180:
  192. vf = hf = 1;
  193. r90 = 0;
  194. break;
  195. case 270:
  196. vf = hf = r90 = 1;
  197. break;
  198. default:
  199. return -EINVAL;
  200. }
  201. hf ^= (u32)hflip;
  202. vf ^= (u32)vflip;
  203. *mode = (enum ipu_rotate_mode)((r90 << 2) | (hf << 1) | vf);
  204. return 0;
  205. }
  206. EXPORT_SYMBOL_GPL(ipu_degrees_to_rot_mode);
  207. int ipu_rot_mode_to_degrees(int *degrees, enum ipu_rotate_mode mode,
  208. bool hflip, bool vflip)
  209. {
  210. u32 r90, vf, hf;
  211. r90 = ((u32)mode >> 2) & 0x1;
  212. hf = ((u32)mode >> 1) & 0x1;
  213. vf = ((u32)mode >> 0) & 0x1;
  214. hf ^= (u32)hflip;
  215. vf ^= (u32)vflip;
  216. switch ((enum ipu_rotate_mode)((r90 << 2) | (hf << 1) | vf)) {
  217. case IPU_ROTATE_NONE:
  218. *degrees = 0;
  219. break;
  220. case IPU_ROTATE_90_RIGHT:
  221. *degrees = 90;
  222. break;
  223. case IPU_ROTATE_180:
  224. *degrees = 180;
  225. break;
  226. case IPU_ROTATE_90_LEFT:
  227. *degrees = 270;
  228. break;
  229. default:
  230. return -EINVAL;
  231. }
  232. return 0;
  233. }
  234. EXPORT_SYMBOL_GPL(ipu_rot_mode_to_degrees);
  235. struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned num)
  236. {
  237. struct ipuv3_channel *channel;
  238. dev_dbg(ipu->dev, "%s %d\n", __func__, num);
  239. if (num > 63)
  240. return ERR_PTR(-ENODEV);
  241. mutex_lock(&ipu->channel_lock);
  242. channel = &ipu->channel[num];
  243. if (channel->busy) {
  244. channel = ERR_PTR(-EBUSY);
  245. goto out;
  246. }
  247. channel->busy = true;
  248. channel->num = num;
  249. out:
  250. mutex_unlock(&ipu->channel_lock);
  251. return channel;
  252. }
  253. EXPORT_SYMBOL_GPL(ipu_idmac_get);
  254. void ipu_idmac_put(struct ipuv3_channel *channel)
  255. {
  256. struct ipu_soc *ipu = channel->ipu;
  257. dev_dbg(ipu->dev, "%s %d\n", __func__, channel->num);
  258. mutex_lock(&ipu->channel_lock);
  259. channel->busy = false;
  260. mutex_unlock(&ipu->channel_lock);
  261. }
  262. EXPORT_SYMBOL_GPL(ipu_idmac_put);
  263. #define idma_mask(ch) (1 << ((ch) & 0x1f))
  264. /*
  265. * This is an undocumented feature, a write one to a channel bit in
  266. * IPU_CHA_CUR_BUF and IPU_CHA_TRIPLE_CUR_BUF will reset the channel's
  267. * internal current buffer pointer so that transfers start from buffer
  268. * 0 on the next channel enable (that's the theory anyway, the imx6 TRM
  269. * only says these are read-only registers). This operation is required
  270. * for channel linking to work correctly, for instance video capture
  271. * pipelines that carry out image rotations will fail after the first
  272. * streaming unless this function is called for each channel before
  273. * re-enabling the channels.
  274. */
  275. static void __ipu_idmac_reset_current_buffer(struct ipuv3_channel *channel)
  276. {
  277. struct ipu_soc *ipu = channel->ipu;
  278. unsigned int chno = channel->num;
  279. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_CUR_BUF(chno));
  280. }
  281. void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel,
  282. bool doublebuffer)
  283. {
  284. struct ipu_soc *ipu = channel->ipu;
  285. unsigned long flags;
  286. u32 reg;
  287. spin_lock_irqsave(&ipu->lock, flags);
  288. reg = ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(channel->num));
  289. if (doublebuffer)
  290. reg |= idma_mask(channel->num);
  291. else
  292. reg &= ~idma_mask(channel->num);
  293. ipu_cm_write(ipu, reg, IPU_CHA_DB_MODE_SEL(channel->num));
  294. __ipu_idmac_reset_current_buffer(channel);
  295. spin_unlock_irqrestore(&ipu->lock, flags);
  296. }
  297. EXPORT_SYMBOL_GPL(ipu_idmac_set_double_buffer);
  298. static const struct {
  299. int chnum;
  300. u32 reg;
  301. int shift;
  302. } idmac_lock_en_info[] = {
  303. { .chnum = 5, .reg = IDMAC_CH_LOCK_EN_1, .shift = 0, },
  304. { .chnum = 11, .reg = IDMAC_CH_LOCK_EN_1, .shift = 2, },
  305. { .chnum = 12, .reg = IDMAC_CH_LOCK_EN_1, .shift = 4, },
  306. { .chnum = 14, .reg = IDMAC_CH_LOCK_EN_1, .shift = 6, },
  307. { .chnum = 15, .reg = IDMAC_CH_LOCK_EN_1, .shift = 8, },
  308. { .chnum = 20, .reg = IDMAC_CH_LOCK_EN_1, .shift = 10, },
  309. { .chnum = 21, .reg = IDMAC_CH_LOCK_EN_1, .shift = 12, },
  310. { .chnum = 22, .reg = IDMAC_CH_LOCK_EN_1, .shift = 14, },
  311. { .chnum = 23, .reg = IDMAC_CH_LOCK_EN_1, .shift = 16, },
  312. { .chnum = 27, .reg = IDMAC_CH_LOCK_EN_1, .shift = 18, },
  313. { .chnum = 28, .reg = IDMAC_CH_LOCK_EN_1, .shift = 20, },
  314. { .chnum = 45, .reg = IDMAC_CH_LOCK_EN_2, .shift = 0, },
  315. { .chnum = 46, .reg = IDMAC_CH_LOCK_EN_2, .shift = 2, },
  316. { .chnum = 47, .reg = IDMAC_CH_LOCK_EN_2, .shift = 4, },
  317. { .chnum = 48, .reg = IDMAC_CH_LOCK_EN_2, .shift = 6, },
  318. { .chnum = 49, .reg = IDMAC_CH_LOCK_EN_2, .shift = 8, },
  319. { .chnum = 50, .reg = IDMAC_CH_LOCK_EN_2, .shift = 10, },
  320. };
  321. int ipu_idmac_lock_enable(struct ipuv3_channel *channel, int num_bursts)
  322. {
  323. struct ipu_soc *ipu = channel->ipu;
  324. unsigned long flags;
  325. u32 bursts, regval;
  326. int i;
  327. switch (num_bursts) {
  328. case 0:
  329. case 1:
  330. bursts = 0x00; /* locking disabled */
  331. break;
  332. case 2:
  333. bursts = 0x01;
  334. break;
  335. case 4:
  336. bursts = 0x02;
  337. break;
  338. case 8:
  339. bursts = 0x03;
  340. break;
  341. default:
  342. return -EINVAL;
  343. }
  344. for (i = 0; i < ARRAY_SIZE(idmac_lock_en_info); i++) {
  345. if (channel->num == idmac_lock_en_info[i].chnum)
  346. break;
  347. }
  348. if (i >= ARRAY_SIZE(idmac_lock_en_info))
  349. return -EINVAL;
  350. spin_lock_irqsave(&ipu->lock, flags);
  351. regval = ipu_idmac_read(ipu, idmac_lock_en_info[i].reg);
  352. regval &= ~(0x03 << idmac_lock_en_info[i].shift);
  353. regval |= (bursts << idmac_lock_en_info[i].shift);
  354. ipu_idmac_write(ipu, regval, idmac_lock_en_info[i].reg);
  355. spin_unlock_irqrestore(&ipu->lock, flags);
  356. return 0;
  357. }
  358. EXPORT_SYMBOL_GPL(ipu_idmac_lock_enable);
  359. int ipu_module_enable(struct ipu_soc *ipu, u32 mask)
  360. {
  361. unsigned long lock_flags;
  362. u32 val;
  363. spin_lock_irqsave(&ipu->lock, lock_flags);
  364. val = ipu_cm_read(ipu, IPU_DISP_GEN);
  365. if (mask & IPU_CONF_DI0_EN)
  366. val |= IPU_DI0_COUNTER_RELEASE;
  367. if (mask & IPU_CONF_DI1_EN)
  368. val |= IPU_DI1_COUNTER_RELEASE;
  369. ipu_cm_write(ipu, val, IPU_DISP_GEN);
  370. val = ipu_cm_read(ipu, IPU_CONF);
  371. val |= mask;
  372. ipu_cm_write(ipu, val, IPU_CONF);
  373. spin_unlock_irqrestore(&ipu->lock, lock_flags);
  374. return 0;
  375. }
  376. EXPORT_SYMBOL_GPL(ipu_module_enable);
  377. int ipu_module_disable(struct ipu_soc *ipu, u32 mask)
  378. {
  379. unsigned long lock_flags;
  380. u32 val;
  381. spin_lock_irqsave(&ipu->lock, lock_flags);
  382. val = ipu_cm_read(ipu, IPU_CONF);
  383. val &= ~mask;
  384. ipu_cm_write(ipu, val, IPU_CONF);
  385. val = ipu_cm_read(ipu, IPU_DISP_GEN);
  386. if (mask & IPU_CONF_DI0_EN)
  387. val &= ~IPU_DI0_COUNTER_RELEASE;
  388. if (mask & IPU_CONF_DI1_EN)
  389. val &= ~IPU_DI1_COUNTER_RELEASE;
  390. ipu_cm_write(ipu, val, IPU_DISP_GEN);
  391. spin_unlock_irqrestore(&ipu->lock, lock_flags);
  392. return 0;
  393. }
  394. EXPORT_SYMBOL_GPL(ipu_module_disable);
  395. int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel)
  396. {
  397. struct ipu_soc *ipu = channel->ipu;
  398. unsigned int chno = channel->num;
  399. return (ipu_cm_read(ipu, IPU_CHA_CUR_BUF(chno)) & idma_mask(chno)) ? 1 : 0;
  400. }
  401. EXPORT_SYMBOL_GPL(ipu_idmac_get_current_buffer);
  402. bool ipu_idmac_buffer_is_ready(struct ipuv3_channel *channel, u32 buf_num)
  403. {
  404. struct ipu_soc *ipu = channel->ipu;
  405. unsigned long flags;
  406. u32 reg = 0;
  407. spin_lock_irqsave(&ipu->lock, flags);
  408. switch (buf_num) {
  409. case 0:
  410. reg = ipu_cm_read(ipu, IPU_CHA_BUF0_RDY(channel->num));
  411. break;
  412. case 1:
  413. reg = ipu_cm_read(ipu, IPU_CHA_BUF1_RDY(channel->num));
  414. break;
  415. case 2:
  416. reg = ipu_cm_read(ipu, IPU_CHA_BUF2_RDY(channel->num));
  417. break;
  418. }
  419. spin_unlock_irqrestore(&ipu->lock, flags);
  420. return ((reg & idma_mask(channel->num)) != 0);
  421. }
  422. EXPORT_SYMBOL_GPL(ipu_idmac_buffer_is_ready);
  423. void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num)
  424. {
  425. struct ipu_soc *ipu = channel->ipu;
  426. unsigned int chno = channel->num;
  427. unsigned long flags;
  428. spin_lock_irqsave(&ipu->lock, flags);
  429. /* Mark buffer as ready. */
  430. if (buf_num == 0)
  431. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF0_RDY(chno));
  432. else
  433. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF1_RDY(chno));
  434. spin_unlock_irqrestore(&ipu->lock, flags);
  435. }
  436. EXPORT_SYMBOL_GPL(ipu_idmac_select_buffer);
  437. void ipu_idmac_clear_buffer(struct ipuv3_channel *channel, u32 buf_num)
  438. {
  439. struct ipu_soc *ipu = channel->ipu;
  440. unsigned int chno = channel->num;
  441. unsigned long flags;
  442. spin_lock_irqsave(&ipu->lock, flags);
  443. ipu_cm_write(ipu, 0xF0300000, IPU_GPR); /* write one to clear */
  444. switch (buf_num) {
  445. case 0:
  446. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF0_RDY(chno));
  447. break;
  448. case 1:
  449. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF1_RDY(chno));
  450. break;
  451. case 2:
  452. ipu_cm_write(ipu, idma_mask(chno), IPU_CHA_BUF2_RDY(chno));
  453. break;
  454. default:
  455. break;
  456. }
  457. ipu_cm_write(ipu, 0x0, IPU_GPR); /* write one to set */
  458. spin_unlock_irqrestore(&ipu->lock, flags);
  459. }
  460. EXPORT_SYMBOL_GPL(ipu_idmac_clear_buffer);
  461. int ipu_idmac_enable_channel(struct ipuv3_channel *channel)
  462. {
  463. struct ipu_soc *ipu = channel->ipu;
  464. u32 val;
  465. unsigned long flags;
  466. spin_lock_irqsave(&ipu->lock, flags);
  467. val = ipu_idmac_read(ipu, IDMAC_CHA_EN(channel->num));
  468. val |= idma_mask(channel->num);
  469. ipu_idmac_write(ipu, val, IDMAC_CHA_EN(channel->num));
  470. spin_unlock_irqrestore(&ipu->lock, flags);
  471. return 0;
  472. }
  473. EXPORT_SYMBOL_GPL(ipu_idmac_enable_channel);
  474. bool ipu_idmac_channel_busy(struct ipu_soc *ipu, unsigned int chno)
  475. {
  476. return (ipu_idmac_read(ipu, IDMAC_CHA_BUSY(chno)) & idma_mask(chno));
  477. }
  478. EXPORT_SYMBOL_GPL(ipu_idmac_channel_busy);
  479. int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms)
  480. {
  481. struct ipu_soc *ipu = channel->ipu;
  482. unsigned long timeout;
  483. timeout = jiffies + msecs_to_jiffies(ms);
  484. while (ipu_idmac_read(ipu, IDMAC_CHA_BUSY(channel->num)) &
  485. idma_mask(channel->num)) {
  486. if (time_after(jiffies, timeout))
  487. return -ETIMEDOUT;
  488. cpu_relax();
  489. }
  490. return 0;
  491. }
  492. EXPORT_SYMBOL_GPL(ipu_idmac_wait_busy);
  493. int ipu_wait_interrupt(struct ipu_soc *ipu, int irq, int ms)
  494. {
  495. unsigned long timeout;
  496. timeout = jiffies + msecs_to_jiffies(ms);
  497. ipu_cm_write(ipu, BIT(irq % 32), IPU_INT_STAT(irq / 32));
  498. while (!(ipu_cm_read(ipu, IPU_INT_STAT(irq / 32) & BIT(irq % 32)))) {
  499. if (time_after(jiffies, timeout))
  500. return -ETIMEDOUT;
  501. cpu_relax();
  502. }
  503. return 0;
  504. }
  505. EXPORT_SYMBOL_GPL(ipu_wait_interrupt);
  506. int ipu_idmac_disable_channel(struct ipuv3_channel *channel)
  507. {
  508. struct ipu_soc *ipu = channel->ipu;
  509. u32 val;
  510. unsigned long flags;
  511. spin_lock_irqsave(&ipu->lock, flags);
  512. /* Disable DMA channel(s) */
  513. val = ipu_idmac_read(ipu, IDMAC_CHA_EN(channel->num));
  514. val &= ~idma_mask(channel->num);
  515. ipu_idmac_write(ipu, val, IDMAC_CHA_EN(channel->num));
  516. __ipu_idmac_reset_current_buffer(channel);
  517. /* Set channel buffers NOT to be ready */
  518. ipu_cm_write(ipu, 0xf0000000, IPU_GPR); /* write one to clear */
  519. if (ipu_cm_read(ipu, IPU_CHA_BUF0_RDY(channel->num)) &
  520. idma_mask(channel->num)) {
  521. ipu_cm_write(ipu, idma_mask(channel->num),
  522. IPU_CHA_BUF0_RDY(channel->num));
  523. }
  524. if (ipu_cm_read(ipu, IPU_CHA_BUF1_RDY(channel->num)) &
  525. idma_mask(channel->num)) {
  526. ipu_cm_write(ipu, idma_mask(channel->num),
  527. IPU_CHA_BUF1_RDY(channel->num));
  528. }
  529. ipu_cm_write(ipu, 0x0, IPU_GPR); /* write one to set */
  530. /* Reset the double buffer */
  531. val = ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(channel->num));
  532. val &= ~idma_mask(channel->num);
  533. ipu_cm_write(ipu, val, IPU_CHA_DB_MODE_SEL(channel->num));
  534. spin_unlock_irqrestore(&ipu->lock, flags);
  535. return 0;
  536. }
  537. EXPORT_SYMBOL_GPL(ipu_idmac_disable_channel);
  538. /*
  539. * The imx6 rev. D TRM says that enabling the WM feature will increase
  540. * a channel's priority. Refer to Table 36-8 Calculated priority value.
  541. * The sub-module that is the sink or source for the channel must enable
  542. * watermark signal for this to take effect (SMFC_WM for instance).
  543. */
  544. void ipu_idmac_enable_watermark(struct ipuv3_channel *channel, bool enable)
  545. {
  546. struct ipu_soc *ipu = channel->ipu;
  547. unsigned long flags;
  548. u32 val;
  549. spin_lock_irqsave(&ipu->lock, flags);
  550. val = ipu_idmac_read(ipu, IDMAC_WM_EN(channel->num));
  551. if (enable)
  552. val |= 1 << (channel->num % 32);
  553. else
  554. val &= ~(1 << (channel->num % 32));
  555. ipu_idmac_write(ipu, val, IDMAC_WM_EN(channel->num));
  556. spin_unlock_irqrestore(&ipu->lock, flags);
  557. }
  558. EXPORT_SYMBOL_GPL(ipu_idmac_enable_watermark);
  559. static int ipu_memory_reset(struct ipu_soc *ipu)
  560. {
  561. unsigned long timeout;
  562. ipu_cm_write(ipu, 0x807FFFFF, IPU_MEM_RST);
  563. timeout = jiffies + msecs_to_jiffies(1000);
  564. while (ipu_cm_read(ipu, IPU_MEM_RST) & 0x80000000) {
  565. if (time_after(jiffies, timeout))
  566. return -ETIME;
  567. cpu_relax();
  568. }
  569. return 0;
  570. }
  571. /*
  572. * Set the source mux for the given CSI. Selects either parallel or
  573. * MIPI CSI2 sources.
  574. */
  575. void ipu_set_csi_src_mux(struct ipu_soc *ipu, int csi_id, bool mipi_csi2)
  576. {
  577. unsigned long flags;
  578. u32 val, mask;
  579. mask = (csi_id == 1) ? IPU_CONF_CSI1_DATA_SOURCE :
  580. IPU_CONF_CSI0_DATA_SOURCE;
  581. spin_lock_irqsave(&ipu->lock, flags);
  582. val = ipu_cm_read(ipu, IPU_CONF);
  583. if (mipi_csi2)
  584. val |= mask;
  585. else
  586. val &= ~mask;
  587. ipu_cm_write(ipu, val, IPU_CONF);
  588. spin_unlock_irqrestore(&ipu->lock, flags);
  589. }
  590. EXPORT_SYMBOL_GPL(ipu_set_csi_src_mux);
  591. /*
  592. * Set the source mux for the IC. Selects either CSI[01] or the VDI.
  593. */
  594. void ipu_set_ic_src_mux(struct ipu_soc *ipu, int csi_id, bool vdi)
  595. {
  596. unsigned long flags;
  597. u32 val;
  598. spin_lock_irqsave(&ipu->lock, flags);
  599. val = ipu_cm_read(ipu, IPU_CONF);
  600. if (vdi) {
  601. val |= IPU_CONF_IC_INPUT;
  602. } else {
  603. val &= ~IPU_CONF_IC_INPUT;
  604. if (csi_id == 1)
  605. val |= IPU_CONF_CSI_SEL;
  606. else
  607. val &= ~IPU_CONF_CSI_SEL;
  608. }
  609. ipu_cm_write(ipu, val, IPU_CONF);
  610. spin_unlock_irqrestore(&ipu->lock, flags);
  611. }
  612. EXPORT_SYMBOL_GPL(ipu_set_ic_src_mux);
  613. /* Frame Synchronization Unit Channel Linking */
  614. struct fsu_link_reg_info {
  615. int chno;
  616. u32 reg;
  617. u32 mask;
  618. u32 val;
  619. };
  620. struct fsu_link_info {
  621. struct fsu_link_reg_info src;
  622. struct fsu_link_reg_info sink;
  623. };
  624. static const struct fsu_link_info fsu_link_info[] = {
  625. {
  626. .src = { IPUV3_CHANNEL_IC_PRP_ENC_MEM, IPU_FS_PROC_FLOW2,
  627. FS_PRP_ENC_DEST_SEL_MASK, FS_PRP_ENC_DEST_SEL_IRT_ENC },
  628. .sink = { IPUV3_CHANNEL_MEM_ROT_ENC, IPU_FS_PROC_FLOW1,
  629. FS_PRPENC_ROT_SRC_SEL_MASK, FS_PRPENC_ROT_SRC_SEL_ENC },
  630. }, {
  631. .src = { IPUV3_CHANNEL_IC_PRP_VF_MEM, IPU_FS_PROC_FLOW2,
  632. FS_PRPVF_DEST_SEL_MASK, FS_PRPVF_DEST_SEL_IRT_VF },
  633. .sink = { IPUV3_CHANNEL_MEM_ROT_VF, IPU_FS_PROC_FLOW1,
  634. FS_PRPVF_ROT_SRC_SEL_MASK, FS_PRPVF_ROT_SRC_SEL_VF },
  635. }, {
  636. .src = { IPUV3_CHANNEL_IC_PP_MEM, IPU_FS_PROC_FLOW2,
  637. FS_PP_DEST_SEL_MASK, FS_PP_DEST_SEL_IRT_PP },
  638. .sink = { IPUV3_CHANNEL_MEM_ROT_PP, IPU_FS_PROC_FLOW1,
  639. FS_PP_ROT_SRC_SEL_MASK, FS_PP_ROT_SRC_SEL_PP },
  640. }, {
  641. .src = { IPUV3_CHANNEL_CSI_DIRECT, 0 },
  642. .sink = { IPUV3_CHANNEL_CSI_VDI_PREV, IPU_FS_PROC_FLOW1,
  643. FS_VDI_SRC_SEL_MASK, FS_VDI_SRC_SEL_CSI_DIRECT },
  644. },
  645. };
  646. static const struct fsu_link_info *find_fsu_link_info(int src, int sink)
  647. {
  648. int i;
  649. for (i = 0; i < ARRAY_SIZE(fsu_link_info); i++) {
  650. if (src == fsu_link_info[i].src.chno &&
  651. sink == fsu_link_info[i].sink.chno)
  652. return &fsu_link_info[i];
  653. }
  654. return NULL;
  655. }
  656. /*
  657. * Links a source channel to a sink channel in the FSU.
  658. */
  659. int ipu_fsu_link(struct ipu_soc *ipu, int src_ch, int sink_ch)
  660. {
  661. const struct fsu_link_info *link;
  662. u32 src_reg, sink_reg;
  663. unsigned long flags;
  664. link = find_fsu_link_info(src_ch, sink_ch);
  665. if (!link)
  666. return -EINVAL;
  667. spin_lock_irqsave(&ipu->lock, flags);
  668. if (link->src.mask) {
  669. src_reg = ipu_cm_read(ipu, link->src.reg);
  670. src_reg &= ~link->src.mask;
  671. src_reg |= link->src.val;
  672. ipu_cm_write(ipu, src_reg, link->src.reg);
  673. }
  674. if (link->sink.mask) {
  675. sink_reg = ipu_cm_read(ipu, link->sink.reg);
  676. sink_reg &= ~link->sink.mask;
  677. sink_reg |= link->sink.val;
  678. ipu_cm_write(ipu, sink_reg, link->sink.reg);
  679. }
  680. spin_unlock_irqrestore(&ipu->lock, flags);
  681. return 0;
  682. }
  683. EXPORT_SYMBOL_GPL(ipu_fsu_link);
  684. /*
  685. * Unlinks source and sink channels in the FSU.
  686. */
  687. int ipu_fsu_unlink(struct ipu_soc *ipu, int src_ch, int sink_ch)
  688. {
  689. const struct fsu_link_info *link;
  690. u32 src_reg, sink_reg;
  691. unsigned long flags;
  692. link = find_fsu_link_info(src_ch, sink_ch);
  693. if (!link)
  694. return -EINVAL;
  695. spin_lock_irqsave(&ipu->lock, flags);
  696. if (link->src.mask) {
  697. src_reg = ipu_cm_read(ipu, link->src.reg);
  698. src_reg &= ~link->src.mask;
  699. ipu_cm_write(ipu, src_reg, link->src.reg);
  700. }
  701. if (link->sink.mask) {
  702. sink_reg = ipu_cm_read(ipu, link->sink.reg);
  703. sink_reg &= ~link->sink.mask;
  704. ipu_cm_write(ipu, sink_reg, link->sink.reg);
  705. }
  706. spin_unlock_irqrestore(&ipu->lock, flags);
  707. return 0;
  708. }
  709. EXPORT_SYMBOL_GPL(ipu_fsu_unlink);
  710. /* Link IDMAC channels in the FSU */
  711. int ipu_idmac_link(struct ipuv3_channel *src, struct ipuv3_channel *sink)
  712. {
  713. return ipu_fsu_link(src->ipu, src->num, sink->num);
  714. }
  715. EXPORT_SYMBOL_GPL(ipu_idmac_link);
  716. /* Unlink IDMAC channels in the FSU */
  717. int ipu_idmac_unlink(struct ipuv3_channel *src, struct ipuv3_channel *sink)
  718. {
  719. return ipu_fsu_unlink(src->ipu, src->num, sink->num);
  720. }
  721. EXPORT_SYMBOL_GPL(ipu_idmac_unlink);
  722. struct ipu_devtype {
  723. const char *name;
  724. unsigned long cm_ofs;
  725. unsigned long cpmem_ofs;
  726. unsigned long srm_ofs;
  727. unsigned long tpm_ofs;
  728. unsigned long csi0_ofs;
  729. unsigned long csi1_ofs;
  730. unsigned long ic_ofs;
  731. unsigned long disp0_ofs;
  732. unsigned long disp1_ofs;
  733. unsigned long dc_tmpl_ofs;
  734. unsigned long vdi_ofs;
  735. enum ipuv3_type type;
  736. };
  737. static struct ipu_devtype ipu_type_imx51 = {
  738. .name = "IPUv3EX",
  739. .cm_ofs = 0x1e000000,
  740. .cpmem_ofs = 0x1f000000,
  741. .srm_ofs = 0x1f040000,
  742. .tpm_ofs = 0x1f060000,
  743. .csi0_ofs = 0x1f030000,
  744. .csi1_ofs = 0x1f038000,
  745. .ic_ofs = 0x1e020000,
  746. .disp0_ofs = 0x1e040000,
  747. .disp1_ofs = 0x1e048000,
  748. .dc_tmpl_ofs = 0x1f080000,
  749. .vdi_ofs = 0x1e068000,
  750. .type = IPUV3EX,
  751. };
  752. static struct ipu_devtype ipu_type_imx53 = {
  753. .name = "IPUv3M",
  754. .cm_ofs = 0x06000000,
  755. .cpmem_ofs = 0x07000000,
  756. .srm_ofs = 0x07040000,
  757. .tpm_ofs = 0x07060000,
  758. .csi0_ofs = 0x07030000,
  759. .csi1_ofs = 0x07038000,
  760. .ic_ofs = 0x06020000,
  761. .disp0_ofs = 0x06040000,
  762. .disp1_ofs = 0x06048000,
  763. .dc_tmpl_ofs = 0x07080000,
  764. .vdi_ofs = 0x06068000,
  765. .type = IPUV3M,
  766. };
  767. static struct ipu_devtype ipu_type_imx6q = {
  768. .name = "IPUv3H",
  769. .cm_ofs = 0x00200000,
  770. .cpmem_ofs = 0x00300000,
  771. .srm_ofs = 0x00340000,
  772. .tpm_ofs = 0x00360000,
  773. .csi0_ofs = 0x00230000,
  774. .csi1_ofs = 0x00238000,
  775. .ic_ofs = 0x00220000,
  776. .disp0_ofs = 0x00240000,
  777. .disp1_ofs = 0x00248000,
  778. .dc_tmpl_ofs = 0x00380000,
  779. .vdi_ofs = 0x00268000,
  780. .type = IPUV3H,
  781. };
  782. static const struct of_device_id imx_ipu_dt_ids[] = {
  783. { .compatible = "fsl,imx51-ipu", .data = &ipu_type_imx51, },
  784. { .compatible = "fsl,imx53-ipu", .data = &ipu_type_imx53, },
  785. { .compatible = "fsl,imx6q-ipu", .data = &ipu_type_imx6q, },
  786. { /* sentinel */ }
  787. };
  788. MODULE_DEVICE_TABLE(of, imx_ipu_dt_ids);
  789. static int ipu_submodules_init(struct ipu_soc *ipu,
  790. struct platform_device *pdev, unsigned long ipu_base,
  791. struct clk *ipu_clk)
  792. {
  793. char *unit;
  794. int ret;
  795. struct device *dev = &pdev->dev;
  796. const struct ipu_devtype *devtype = ipu->devtype;
  797. ret = ipu_cpmem_init(ipu, dev, ipu_base + devtype->cpmem_ofs);
  798. if (ret) {
  799. unit = "cpmem";
  800. goto err_cpmem;
  801. }
  802. ret = ipu_csi_init(ipu, dev, 0, ipu_base + devtype->csi0_ofs,
  803. IPU_CONF_CSI0_EN, ipu_clk);
  804. if (ret) {
  805. unit = "csi0";
  806. goto err_csi_0;
  807. }
  808. ret = ipu_csi_init(ipu, dev, 1, ipu_base + devtype->csi1_ofs,
  809. IPU_CONF_CSI1_EN, ipu_clk);
  810. if (ret) {
  811. unit = "csi1";
  812. goto err_csi_1;
  813. }
  814. ret = ipu_ic_init(ipu, dev,
  815. ipu_base + devtype->ic_ofs,
  816. ipu_base + devtype->tpm_ofs);
  817. if (ret) {
  818. unit = "ic";
  819. goto err_ic;
  820. }
  821. ret = ipu_vdi_init(ipu, dev, ipu_base + devtype->vdi_ofs,
  822. IPU_CONF_VDI_EN | IPU_CONF_ISP_EN |
  823. IPU_CONF_IC_INPUT);
  824. if (ret) {
  825. unit = "vdi";
  826. goto err_vdi;
  827. }
  828. ret = ipu_image_convert_init(ipu, dev);
  829. if (ret) {
  830. unit = "image_convert";
  831. goto err_image_convert;
  832. }
  833. ret = ipu_di_init(ipu, dev, 0, ipu_base + devtype->disp0_ofs,
  834. IPU_CONF_DI0_EN, ipu_clk);
  835. if (ret) {
  836. unit = "di0";
  837. goto err_di_0;
  838. }
  839. ret = ipu_di_init(ipu, dev, 1, ipu_base + devtype->disp1_ofs,
  840. IPU_CONF_DI1_EN, ipu_clk);
  841. if (ret) {
  842. unit = "di1";
  843. goto err_di_1;
  844. }
  845. ret = ipu_dc_init(ipu, dev, ipu_base + devtype->cm_ofs +
  846. IPU_CM_DC_REG_OFS, ipu_base + devtype->dc_tmpl_ofs);
  847. if (ret) {
  848. unit = "dc_template";
  849. goto err_dc;
  850. }
  851. ret = ipu_dmfc_init(ipu, dev, ipu_base +
  852. devtype->cm_ofs + IPU_CM_DMFC_REG_OFS, ipu_clk);
  853. if (ret) {
  854. unit = "dmfc";
  855. goto err_dmfc;
  856. }
  857. ret = ipu_dp_init(ipu, dev, ipu_base + devtype->srm_ofs);
  858. if (ret) {
  859. unit = "dp";
  860. goto err_dp;
  861. }
  862. ret = ipu_smfc_init(ipu, dev, ipu_base +
  863. devtype->cm_ofs + IPU_CM_SMFC_REG_OFS);
  864. if (ret) {
  865. unit = "smfc";
  866. goto err_smfc;
  867. }
  868. return 0;
  869. err_smfc:
  870. ipu_dp_exit(ipu);
  871. err_dp:
  872. ipu_dmfc_exit(ipu);
  873. err_dmfc:
  874. ipu_dc_exit(ipu);
  875. err_dc:
  876. ipu_di_exit(ipu, 1);
  877. err_di_1:
  878. ipu_di_exit(ipu, 0);
  879. err_di_0:
  880. ipu_image_convert_exit(ipu);
  881. err_image_convert:
  882. ipu_vdi_exit(ipu);
  883. err_vdi:
  884. ipu_ic_exit(ipu);
  885. err_ic:
  886. ipu_csi_exit(ipu, 1);
  887. err_csi_1:
  888. ipu_csi_exit(ipu, 0);
  889. err_csi_0:
  890. ipu_cpmem_exit(ipu);
  891. err_cpmem:
  892. dev_err(&pdev->dev, "init %s failed with %d\n", unit, ret);
  893. return ret;
  894. }
  895. static void ipu_irq_handle(struct ipu_soc *ipu, const int *regs, int num_regs)
  896. {
  897. unsigned long status;
  898. int i, bit, irq;
  899. for (i = 0; i < num_regs; i++) {
  900. status = ipu_cm_read(ipu, IPU_INT_STAT(regs[i]));
  901. status &= ipu_cm_read(ipu, IPU_INT_CTRL(regs[i]));
  902. for_each_set_bit(bit, &status, 32) {
  903. irq = irq_linear_revmap(ipu->domain,
  904. regs[i] * 32 + bit);
  905. if (irq)
  906. generic_handle_irq(irq);
  907. }
  908. }
  909. }
  910. static void ipu_irq_handler(struct irq_desc *desc)
  911. {
  912. struct ipu_soc *ipu = irq_desc_get_handler_data(desc);
  913. struct irq_chip *chip = irq_desc_get_chip(desc);
  914. const int int_reg[] = { 0, 1, 2, 3, 10, 11, 12, 13, 14};
  915. chained_irq_enter(chip, desc);
  916. ipu_irq_handle(ipu, int_reg, ARRAY_SIZE(int_reg));
  917. chained_irq_exit(chip, desc);
  918. }
  919. static void ipu_err_irq_handler(struct irq_desc *desc)
  920. {
  921. struct ipu_soc *ipu = irq_desc_get_handler_data(desc);
  922. struct irq_chip *chip = irq_desc_get_chip(desc);
  923. const int int_reg[] = { 4, 5, 8, 9};
  924. chained_irq_enter(chip, desc);
  925. ipu_irq_handle(ipu, int_reg, ARRAY_SIZE(int_reg));
  926. chained_irq_exit(chip, desc);
  927. }
  928. int ipu_map_irq(struct ipu_soc *ipu, int irq)
  929. {
  930. int virq;
  931. virq = irq_linear_revmap(ipu->domain, irq);
  932. if (!virq)
  933. virq = irq_create_mapping(ipu->domain, irq);
  934. return virq;
  935. }
  936. EXPORT_SYMBOL_GPL(ipu_map_irq);
  937. int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel,
  938. enum ipu_channel_irq irq_type)
  939. {
  940. return ipu_map_irq(ipu, irq_type + channel->num);
  941. }
  942. EXPORT_SYMBOL_GPL(ipu_idmac_channel_irq);
  943. static void ipu_submodules_exit(struct ipu_soc *ipu)
  944. {
  945. ipu_smfc_exit(ipu);
  946. ipu_dp_exit(ipu);
  947. ipu_dmfc_exit(ipu);
  948. ipu_dc_exit(ipu);
  949. ipu_di_exit(ipu, 1);
  950. ipu_di_exit(ipu, 0);
  951. ipu_image_convert_exit(ipu);
  952. ipu_vdi_exit(ipu);
  953. ipu_ic_exit(ipu);
  954. ipu_csi_exit(ipu, 1);
  955. ipu_csi_exit(ipu, 0);
  956. ipu_cpmem_exit(ipu);
  957. }
  958. static int platform_remove_devices_fn(struct device *dev, void *unused)
  959. {
  960. struct platform_device *pdev = to_platform_device(dev);
  961. platform_device_unregister(pdev);
  962. return 0;
  963. }
  964. static void platform_device_unregister_children(struct platform_device *pdev)
  965. {
  966. device_for_each_child(&pdev->dev, NULL, platform_remove_devices_fn);
  967. }
  968. struct ipu_platform_reg {
  969. struct ipu_client_platformdata pdata;
  970. const char *name;
  971. };
  972. /* These must be in the order of the corresponding device tree port nodes */
  973. static struct ipu_platform_reg client_reg[] = {
  974. {
  975. .pdata = {
  976. .csi = 0,
  977. .dma[0] = IPUV3_CHANNEL_CSI0,
  978. .dma[1] = -EINVAL,
  979. },
  980. .name = "imx-ipuv3-csi",
  981. }, {
  982. .pdata = {
  983. .csi = 1,
  984. .dma[0] = IPUV3_CHANNEL_CSI1,
  985. .dma[1] = -EINVAL,
  986. },
  987. .name = "imx-ipuv3-csi",
  988. }, {
  989. .pdata = {
  990. .di = 0,
  991. .dc = 5,
  992. .dp = IPU_DP_FLOW_SYNC_BG,
  993. .dma[0] = IPUV3_CHANNEL_MEM_BG_SYNC,
  994. .dma[1] = IPUV3_CHANNEL_MEM_FG_SYNC,
  995. },
  996. .name = "imx-ipuv3-crtc",
  997. }, {
  998. .pdata = {
  999. .di = 1,
  1000. .dc = 1,
  1001. .dp = -EINVAL,
  1002. .dma[0] = IPUV3_CHANNEL_MEM_DC_SYNC,
  1003. .dma[1] = -EINVAL,
  1004. },
  1005. .name = "imx-ipuv3-crtc",
  1006. },
  1007. };
  1008. static DEFINE_MUTEX(ipu_client_id_mutex);
  1009. static int ipu_client_id;
  1010. static int ipu_add_client_devices(struct ipu_soc *ipu, unsigned long ipu_base)
  1011. {
  1012. struct device *dev = ipu->dev;
  1013. unsigned i;
  1014. int id, ret;
  1015. mutex_lock(&ipu_client_id_mutex);
  1016. id = ipu_client_id;
  1017. ipu_client_id += ARRAY_SIZE(client_reg);
  1018. mutex_unlock(&ipu_client_id_mutex);
  1019. for (i = 0; i < ARRAY_SIZE(client_reg); i++) {
  1020. struct ipu_platform_reg *reg = &client_reg[i];
  1021. struct platform_device *pdev;
  1022. struct device_node *of_node;
  1023. /* Associate subdevice with the corresponding port node */
  1024. of_node = of_graph_get_port_by_id(dev->of_node, i);
  1025. if (!of_node) {
  1026. dev_info(dev,
  1027. "no port@%d node in %s, not using %s%d\n",
  1028. i, dev->of_node->full_name,
  1029. (i / 2) ? "DI" : "CSI", i % 2);
  1030. continue;
  1031. }
  1032. pdev = platform_device_alloc(reg->name, id++);
  1033. if (!pdev) {
  1034. ret = -ENOMEM;
  1035. goto err_register;
  1036. }
  1037. pdev->dev.parent = dev;
  1038. reg->pdata.of_node = of_node;
  1039. ret = platform_device_add_data(pdev, &reg->pdata,
  1040. sizeof(reg->pdata));
  1041. if (!ret)
  1042. ret = platform_device_add(pdev);
  1043. if (ret) {
  1044. platform_device_put(pdev);
  1045. goto err_register;
  1046. }
  1047. /*
  1048. * Set of_node only after calling platform_device_add. Otherwise
  1049. * the platform:imx-ipuv3-crtc modalias won't be used.
  1050. */
  1051. pdev->dev.of_node = of_node;
  1052. }
  1053. return 0;
  1054. err_register:
  1055. platform_device_unregister_children(to_platform_device(dev));
  1056. return ret;
  1057. }
  1058. static int ipu_irq_init(struct ipu_soc *ipu)
  1059. {
  1060. struct irq_chip_generic *gc;
  1061. struct irq_chip_type *ct;
  1062. unsigned long unused[IPU_NUM_IRQS / 32] = {
  1063. 0x400100d0, 0xffe000fd,
  1064. 0x400100d0, 0xffe000fd,
  1065. 0x400100d0, 0xffe000fd,
  1066. 0x4077ffff, 0xffe7e1fd,
  1067. 0x23fffffe, 0x8880fff0,
  1068. 0xf98fe7d0, 0xfff81fff,
  1069. 0x400100d0, 0xffe000fd,
  1070. 0x00000000,
  1071. };
  1072. int ret, i;
  1073. ipu->domain = irq_domain_add_linear(ipu->dev->of_node, IPU_NUM_IRQS,
  1074. &irq_generic_chip_ops, ipu);
  1075. if (!ipu->domain) {
  1076. dev_err(ipu->dev, "failed to add irq domain\n");
  1077. return -ENODEV;
  1078. }
  1079. ret = irq_alloc_domain_generic_chips(ipu->domain, 32, 1, "IPU",
  1080. handle_level_irq, 0, 0, 0);
  1081. if (ret < 0) {
  1082. dev_err(ipu->dev, "failed to alloc generic irq chips\n");
  1083. irq_domain_remove(ipu->domain);
  1084. return ret;
  1085. }
  1086. /* Mask and clear all interrupts */
  1087. for (i = 0; i < IPU_NUM_IRQS; i += 32) {
  1088. ipu_cm_write(ipu, 0, IPU_INT_CTRL(i / 32));
  1089. ipu_cm_write(ipu, ~unused[i / 32], IPU_INT_STAT(i / 32));
  1090. }
  1091. for (i = 0; i < IPU_NUM_IRQS; i += 32) {
  1092. gc = irq_get_domain_generic_chip(ipu->domain, i);
  1093. gc->reg_base = ipu->cm_reg;
  1094. gc->unused = unused[i / 32];
  1095. ct = gc->chip_types;
  1096. ct->chip.irq_ack = irq_gc_ack_set_bit;
  1097. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  1098. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  1099. ct->regs.ack = IPU_INT_STAT(i / 32);
  1100. ct->regs.mask = IPU_INT_CTRL(i / 32);
  1101. }
  1102. irq_set_chained_handler_and_data(ipu->irq_sync, ipu_irq_handler, ipu);
  1103. irq_set_chained_handler_and_data(ipu->irq_err, ipu_err_irq_handler,
  1104. ipu);
  1105. return 0;
  1106. }
  1107. static void ipu_irq_exit(struct ipu_soc *ipu)
  1108. {
  1109. int i, irq;
  1110. irq_set_chained_handler_and_data(ipu->irq_err, NULL, NULL);
  1111. irq_set_chained_handler_and_data(ipu->irq_sync, NULL, NULL);
  1112. /* TODO: remove irq_domain_generic_chips */
  1113. for (i = 0; i < IPU_NUM_IRQS; i++) {
  1114. irq = irq_linear_revmap(ipu->domain, i);
  1115. if (irq)
  1116. irq_dispose_mapping(irq);
  1117. }
  1118. irq_domain_remove(ipu->domain);
  1119. }
  1120. void ipu_dump(struct ipu_soc *ipu)
  1121. {
  1122. int i;
  1123. dev_dbg(ipu->dev, "IPU_CONF = \t0x%08X\n",
  1124. ipu_cm_read(ipu, IPU_CONF));
  1125. dev_dbg(ipu->dev, "IDMAC_CONF = \t0x%08X\n",
  1126. ipu_idmac_read(ipu, IDMAC_CONF));
  1127. dev_dbg(ipu->dev, "IDMAC_CHA_EN1 = \t0x%08X\n",
  1128. ipu_idmac_read(ipu, IDMAC_CHA_EN(0)));
  1129. dev_dbg(ipu->dev, "IDMAC_CHA_EN2 = \t0x%08X\n",
  1130. ipu_idmac_read(ipu, IDMAC_CHA_EN(32)));
  1131. dev_dbg(ipu->dev, "IDMAC_CHA_PRI1 = \t0x%08X\n",
  1132. ipu_idmac_read(ipu, IDMAC_CHA_PRI(0)));
  1133. dev_dbg(ipu->dev, "IDMAC_CHA_PRI2 = \t0x%08X\n",
  1134. ipu_idmac_read(ipu, IDMAC_CHA_PRI(32)));
  1135. dev_dbg(ipu->dev, "IDMAC_BAND_EN1 = \t0x%08X\n",
  1136. ipu_idmac_read(ipu, IDMAC_BAND_EN(0)));
  1137. dev_dbg(ipu->dev, "IDMAC_BAND_EN2 = \t0x%08X\n",
  1138. ipu_idmac_read(ipu, IDMAC_BAND_EN(32)));
  1139. dev_dbg(ipu->dev, "IPU_CHA_DB_MODE_SEL0 = \t0x%08X\n",
  1140. ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(0)));
  1141. dev_dbg(ipu->dev, "IPU_CHA_DB_MODE_SEL1 = \t0x%08X\n",
  1142. ipu_cm_read(ipu, IPU_CHA_DB_MODE_SEL(32)));
  1143. dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW1 = \t0x%08X\n",
  1144. ipu_cm_read(ipu, IPU_FS_PROC_FLOW1));
  1145. dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW2 = \t0x%08X\n",
  1146. ipu_cm_read(ipu, IPU_FS_PROC_FLOW2));
  1147. dev_dbg(ipu->dev, "IPU_FS_PROC_FLOW3 = \t0x%08X\n",
  1148. ipu_cm_read(ipu, IPU_FS_PROC_FLOW3));
  1149. dev_dbg(ipu->dev, "IPU_FS_DISP_FLOW1 = \t0x%08X\n",
  1150. ipu_cm_read(ipu, IPU_FS_DISP_FLOW1));
  1151. for (i = 0; i < 15; i++)
  1152. dev_dbg(ipu->dev, "IPU_INT_CTRL(%d) = \t%08X\n", i,
  1153. ipu_cm_read(ipu, IPU_INT_CTRL(i)));
  1154. }
  1155. EXPORT_SYMBOL_GPL(ipu_dump);
  1156. static int ipu_probe(struct platform_device *pdev)
  1157. {
  1158. struct device_node *np = pdev->dev.of_node;
  1159. struct ipu_soc *ipu;
  1160. struct resource *res;
  1161. unsigned long ipu_base;
  1162. int i, ret, irq_sync, irq_err;
  1163. const struct ipu_devtype *devtype;
  1164. devtype = of_device_get_match_data(&pdev->dev);
  1165. if (!devtype)
  1166. return -EINVAL;
  1167. irq_sync = platform_get_irq(pdev, 0);
  1168. irq_err = platform_get_irq(pdev, 1);
  1169. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1170. dev_dbg(&pdev->dev, "irq_sync: %d irq_err: %d\n",
  1171. irq_sync, irq_err);
  1172. if (!res || irq_sync < 0 || irq_err < 0)
  1173. return -ENODEV;
  1174. ipu_base = res->start;
  1175. ipu = devm_kzalloc(&pdev->dev, sizeof(*ipu), GFP_KERNEL);
  1176. if (!ipu)
  1177. return -ENODEV;
  1178. for (i = 0; i < 64; i++)
  1179. ipu->channel[i].ipu = ipu;
  1180. ipu->devtype = devtype;
  1181. ipu->ipu_type = devtype->type;
  1182. ipu->id = of_alias_get_id(np, "ipu");
  1183. spin_lock_init(&ipu->lock);
  1184. mutex_init(&ipu->channel_lock);
  1185. dev_dbg(&pdev->dev, "cm_reg: 0x%08lx\n",
  1186. ipu_base + devtype->cm_ofs);
  1187. dev_dbg(&pdev->dev, "idmac: 0x%08lx\n",
  1188. ipu_base + devtype->cm_ofs + IPU_CM_IDMAC_REG_OFS);
  1189. dev_dbg(&pdev->dev, "cpmem: 0x%08lx\n",
  1190. ipu_base + devtype->cpmem_ofs);
  1191. dev_dbg(&pdev->dev, "csi0: 0x%08lx\n",
  1192. ipu_base + devtype->csi0_ofs);
  1193. dev_dbg(&pdev->dev, "csi1: 0x%08lx\n",
  1194. ipu_base + devtype->csi1_ofs);
  1195. dev_dbg(&pdev->dev, "ic: 0x%08lx\n",
  1196. ipu_base + devtype->ic_ofs);
  1197. dev_dbg(&pdev->dev, "disp0: 0x%08lx\n",
  1198. ipu_base + devtype->disp0_ofs);
  1199. dev_dbg(&pdev->dev, "disp1: 0x%08lx\n",
  1200. ipu_base + devtype->disp1_ofs);
  1201. dev_dbg(&pdev->dev, "srm: 0x%08lx\n",
  1202. ipu_base + devtype->srm_ofs);
  1203. dev_dbg(&pdev->dev, "tpm: 0x%08lx\n",
  1204. ipu_base + devtype->tpm_ofs);
  1205. dev_dbg(&pdev->dev, "dc: 0x%08lx\n",
  1206. ipu_base + devtype->cm_ofs + IPU_CM_DC_REG_OFS);
  1207. dev_dbg(&pdev->dev, "ic: 0x%08lx\n",
  1208. ipu_base + devtype->cm_ofs + IPU_CM_IC_REG_OFS);
  1209. dev_dbg(&pdev->dev, "dmfc: 0x%08lx\n",
  1210. ipu_base + devtype->cm_ofs + IPU_CM_DMFC_REG_OFS);
  1211. dev_dbg(&pdev->dev, "vdi: 0x%08lx\n",
  1212. ipu_base + devtype->vdi_ofs);
  1213. ipu->cm_reg = devm_ioremap(&pdev->dev,
  1214. ipu_base + devtype->cm_ofs, PAGE_SIZE);
  1215. ipu->idmac_reg = devm_ioremap(&pdev->dev,
  1216. ipu_base + devtype->cm_ofs + IPU_CM_IDMAC_REG_OFS,
  1217. PAGE_SIZE);
  1218. if (!ipu->cm_reg || !ipu->idmac_reg)
  1219. return -ENOMEM;
  1220. ipu->clk = devm_clk_get(&pdev->dev, "bus");
  1221. if (IS_ERR(ipu->clk)) {
  1222. ret = PTR_ERR(ipu->clk);
  1223. dev_err(&pdev->dev, "clk_get failed with %d", ret);
  1224. return ret;
  1225. }
  1226. platform_set_drvdata(pdev, ipu);
  1227. ret = clk_prepare_enable(ipu->clk);
  1228. if (ret) {
  1229. dev_err(&pdev->dev, "clk_prepare_enable failed: %d\n", ret);
  1230. return ret;
  1231. }
  1232. ipu->dev = &pdev->dev;
  1233. ipu->irq_sync = irq_sync;
  1234. ipu->irq_err = irq_err;
  1235. ret = device_reset(&pdev->dev);
  1236. if (ret) {
  1237. dev_err(&pdev->dev, "failed to reset: %d\n", ret);
  1238. goto out_failed_reset;
  1239. }
  1240. ret = ipu_memory_reset(ipu);
  1241. if (ret)
  1242. goto out_failed_reset;
  1243. ret = ipu_irq_init(ipu);
  1244. if (ret)
  1245. goto out_failed_irq;
  1246. /* Set MCU_T to divide MCU access window into 2 */
  1247. ipu_cm_write(ipu, 0x00400000L | (IPU_MCU_T_DEFAULT << 18),
  1248. IPU_DISP_GEN);
  1249. ret = ipu_submodules_init(ipu, pdev, ipu_base, ipu->clk);
  1250. if (ret)
  1251. goto failed_submodules_init;
  1252. ret = ipu_add_client_devices(ipu, ipu_base);
  1253. if (ret) {
  1254. dev_err(&pdev->dev, "adding client devices failed with %d\n",
  1255. ret);
  1256. goto failed_add_clients;
  1257. }
  1258. dev_info(&pdev->dev, "%s probed\n", devtype->name);
  1259. return 0;
  1260. failed_add_clients:
  1261. ipu_submodules_exit(ipu);
  1262. failed_submodules_init:
  1263. ipu_irq_exit(ipu);
  1264. out_failed_irq:
  1265. out_failed_reset:
  1266. clk_disable_unprepare(ipu->clk);
  1267. return ret;
  1268. }
  1269. static int ipu_remove(struct platform_device *pdev)
  1270. {
  1271. struct ipu_soc *ipu = platform_get_drvdata(pdev);
  1272. platform_device_unregister_children(pdev);
  1273. ipu_submodules_exit(ipu);
  1274. ipu_irq_exit(ipu);
  1275. clk_disable_unprepare(ipu->clk);
  1276. return 0;
  1277. }
  1278. static struct platform_driver imx_ipu_driver = {
  1279. .driver = {
  1280. .name = "imx-ipuv3",
  1281. .of_match_table = imx_ipu_dt_ids,
  1282. },
  1283. .probe = ipu_probe,
  1284. .remove = ipu_remove,
  1285. };
  1286. module_platform_driver(imx_ipu_driver);
  1287. MODULE_ALIAS("platform:imx-ipuv3");
  1288. MODULE_DESCRIPTION("i.MX IPU v3 driver");
  1289. MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
  1290. MODULE_LICENSE("GPL");