zx_plane.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * Copyright 2016 Linaro Ltd.
  3. * Copyright 2016 ZTE Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. */
  10. #include <drm/drm_atomic.h>
  11. #include <drm/drm_atomic_helper.h>
  12. #include <drm/drm_fb_cma_helper.h>
  13. #include <drm/drm_gem_cma_helper.h>
  14. #include <drm/drm_modeset_helper_vtables.h>
  15. #include <drm/drm_plane_helper.h>
  16. #include <drm/drmP.h>
  17. #include "zx_drm_drv.h"
  18. #include "zx_plane.h"
  19. #include "zx_plane_regs.h"
  20. #include "zx_vou.h"
  21. struct zx_plane {
  22. struct drm_plane plane;
  23. void __iomem *layer;
  24. void __iomem *csc;
  25. void __iomem *hbsc;
  26. void __iomem *rsz;
  27. };
  28. #define to_zx_plane(plane) container_of(plane, struct zx_plane, plane)
  29. static const uint32_t gl_formats[] = {
  30. DRM_FORMAT_ARGB8888,
  31. DRM_FORMAT_XRGB8888,
  32. DRM_FORMAT_RGB888,
  33. DRM_FORMAT_RGB565,
  34. DRM_FORMAT_ARGB1555,
  35. DRM_FORMAT_ARGB4444,
  36. };
  37. static int zx_gl_plane_atomic_check(struct drm_plane *plane,
  38. struct drm_plane_state *plane_state)
  39. {
  40. struct drm_framebuffer *fb = plane_state->fb;
  41. struct drm_crtc *crtc = plane_state->crtc;
  42. struct drm_crtc_state *crtc_state;
  43. struct drm_rect clip;
  44. if (!crtc || !fb)
  45. return 0;
  46. crtc_state = drm_atomic_get_existing_crtc_state(plane_state->state,
  47. crtc);
  48. if (WARN_ON(!crtc_state))
  49. return -EINVAL;
  50. /* nothing to check when disabling or disabled */
  51. if (!crtc_state->enable)
  52. return 0;
  53. /* plane must be enabled */
  54. if (!plane_state->crtc)
  55. return -EINVAL;
  56. clip.x1 = 0;
  57. clip.y1 = 0;
  58. clip.x2 = crtc_state->adjusted_mode.hdisplay;
  59. clip.y2 = crtc_state->adjusted_mode.vdisplay;
  60. return drm_plane_helper_check_state(plane_state, &clip,
  61. DRM_PLANE_HELPER_NO_SCALING,
  62. DRM_PLANE_HELPER_NO_SCALING,
  63. false, true);
  64. }
  65. static int zx_gl_get_fmt(uint32_t format)
  66. {
  67. switch (format) {
  68. case DRM_FORMAT_ARGB8888:
  69. case DRM_FORMAT_XRGB8888:
  70. return GL_FMT_ARGB8888;
  71. case DRM_FORMAT_RGB888:
  72. return GL_FMT_RGB888;
  73. case DRM_FORMAT_RGB565:
  74. return GL_FMT_RGB565;
  75. case DRM_FORMAT_ARGB1555:
  76. return GL_FMT_ARGB1555;
  77. case DRM_FORMAT_ARGB4444:
  78. return GL_FMT_ARGB4444;
  79. default:
  80. WARN_ONCE(1, "invalid pixel format %d\n", format);
  81. return -EINVAL;
  82. }
  83. }
  84. static inline void zx_gl_set_update(struct zx_plane *zplane)
  85. {
  86. void __iomem *layer = zplane->layer;
  87. zx_writel_mask(layer + GL_CTRL0, GL_UPDATE, GL_UPDATE);
  88. }
  89. static inline void zx_gl_rsz_set_update(struct zx_plane *zplane)
  90. {
  91. zx_writel(zplane->rsz + RSZ_ENABLE_CFG, 1);
  92. }
  93. void zx_plane_set_update(struct drm_plane *plane)
  94. {
  95. struct zx_plane *zplane = to_zx_plane(plane);
  96. zx_gl_rsz_set_update(zplane);
  97. zx_gl_set_update(zplane);
  98. }
  99. static void zx_gl_rsz_setup(struct zx_plane *zplane, u32 src_w, u32 src_h,
  100. u32 dst_w, u32 dst_h)
  101. {
  102. void __iomem *rsz = zplane->rsz;
  103. zx_writel(rsz + RSZ_SRC_CFG, RSZ_VER(src_h - 1) | RSZ_HOR(src_w - 1));
  104. zx_writel(rsz + RSZ_DEST_CFG, RSZ_VER(dst_h - 1) | RSZ_HOR(dst_w - 1));
  105. zx_gl_rsz_set_update(zplane);
  106. }
  107. static void zx_gl_plane_atomic_update(struct drm_plane *plane,
  108. struct drm_plane_state *old_state)
  109. {
  110. struct zx_plane *zplane = to_zx_plane(plane);
  111. struct drm_framebuffer *fb = plane->state->fb;
  112. struct drm_gem_cma_object *cma_obj;
  113. void __iomem *layer = zplane->layer;
  114. void __iomem *csc = zplane->csc;
  115. void __iomem *hbsc = zplane->hbsc;
  116. u32 src_x, src_y, src_w, src_h;
  117. u32 dst_x, dst_y, dst_w, dst_h;
  118. unsigned int bpp;
  119. uint32_t format;
  120. dma_addr_t paddr;
  121. u32 stride;
  122. int fmt;
  123. if (!fb)
  124. return;
  125. format = fb->format->format;
  126. stride = fb->pitches[0];
  127. src_x = plane->state->src_x >> 16;
  128. src_y = plane->state->src_y >> 16;
  129. src_w = plane->state->src_w >> 16;
  130. src_h = plane->state->src_h >> 16;
  131. dst_x = plane->state->crtc_x;
  132. dst_y = plane->state->crtc_y;
  133. dst_w = plane->state->crtc_w;
  134. dst_h = plane->state->crtc_h;
  135. bpp = fb->format->cpp[0];
  136. cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
  137. paddr = cma_obj->paddr + fb->offsets[0];
  138. paddr += src_y * stride + src_x * bpp / 8;
  139. zx_writel(layer + GL_ADDR, paddr);
  140. /* Set up source height/width register */
  141. zx_writel(layer + GL_SRC_SIZE, GL_SRC_W(src_w) | GL_SRC_H(src_h));
  142. /* Set up start position register */
  143. zx_writel(layer + GL_POS_START, GL_POS_X(dst_x) | GL_POS_Y(dst_y));
  144. /* Set up end position register */
  145. zx_writel(layer + GL_POS_END,
  146. GL_POS_X(dst_x + dst_w) | GL_POS_Y(dst_y + dst_h));
  147. /* Set up stride register */
  148. zx_writel(layer + GL_STRIDE, stride & 0xffff);
  149. /* Set up graphic layer data format */
  150. fmt = zx_gl_get_fmt(format);
  151. if (fmt >= 0)
  152. zx_writel_mask(layer + GL_CTRL1, GL_DATA_FMT_MASK,
  153. fmt << GL_DATA_FMT_SHIFT);
  154. /* Initialize global alpha with a sane value */
  155. zx_writel_mask(layer + GL_CTRL2, GL_GLOBAL_ALPHA_MASK,
  156. 0xff << GL_GLOBAL_ALPHA_SHIFT);
  157. /* Setup CSC for the GL */
  158. if (dst_h > 720)
  159. zx_writel_mask(csc + CSC_CTRL0, CSC_COV_MODE_MASK,
  160. CSC_BT709_IMAGE_RGB2YCBCR << CSC_COV_MODE_SHIFT);
  161. else
  162. zx_writel_mask(csc + CSC_CTRL0, CSC_COV_MODE_MASK,
  163. CSC_BT601_IMAGE_RGB2YCBCR << CSC_COV_MODE_SHIFT);
  164. zx_writel_mask(csc + CSC_CTRL0, CSC_WORK_ENABLE, CSC_WORK_ENABLE);
  165. /* Always use scaler since it exists (set for not bypass) */
  166. zx_writel_mask(layer + GL_CTRL3, GL_SCALER_BYPASS_MODE,
  167. GL_SCALER_BYPASS_MODE);
  168. zx_gl_rsz_setup(zplane, src_w, src_h, dst_w, dst_h);
  169. /* Enable HBSC block */
  170. zx_writel_mask(hbsc + HBSC_CTRL0, HBSC_CTRL_EN, HBSC_CTRL_EN);
  171. zx_gl_set_update(zplane);
  172. }
  173. static const struct drm_plane_helper_funcs zx_gl_plane_helper_funcs = {
  174. .atomic_check = zx_gl_plane_atomic_check,
  175. .atomic_update = zx_gl_plane_atomic_update,
  176. };
  177. static void zx_plane_destroy(struct drm_plane *plane)
  178. {
  179. drm_plane_helper_disable(plane);
  180. drm_plane_cleanup(plane);
  181. }
  182. static const struct drm_plane_funcs zx_plane_funcs = {
  183. .update_plane = drm_atomic_helper_update_plane,
  184. .disable_plane = drm_atomic_helper_disable_plane,
  185. .destroy = zx_plane_destroy,
  186. .reset = drm_atomic_helper_plane_reset,
  187. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  188. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  189. };
  190. static void zx_plane_hbsc_init(struct zx_plane *zplane)
  191. {
  192. void __iomem *hbsc = zplane->hbsc;
  193. /*
  194. * Initialize HBSC block with a sane configuration per recommedation
  195. * from ZTE BSP code.
  196. */
  197. zx_writel(hbsc + HBSC_SATURATION, 0x200);
  198. zx_writel(hbsc + HBSC_HUE, 0x0);
  199. zx_writel(hbsc + HBSC_BRIGHT, 0x0);
  200. zx_writel(hbsc + HBSC_CONTRAST, 0x200);
  201. zx_writel(hbsc + HBSC_THRESHOLD_COL1, (0x3ac << 16) | 0x40);
  202. zx_writel(hbsc + HBSC_THRESHOLD_COL2, (0x3c0 << 16) | 0x40);
  203. zx_writel(hbsc + HBSC_THRESHOLD_COL3, (0x3c0 << 16) | 0x40);
  204. }
  205. struct drm_plane *zx_plane_init(struct drm_device *drm, struct device *dev,
  206. struct zx_layer_data *data,
  207. enum drm_plane_type type)
  208. {
  209. const struct drm_plane_helper_funcs *helper;
  210. struct zx_plane *zplane;
  211. struct drm_plane *plane;
  212. const uint32_t *formats;
  213. unsigned int format_count;
  214. int ret;
  215. zplane = devm_kzalloc(dev, sizeof(*zplane), GFP_KERNEL);
  216. if (!zplane)
  217. return ERR_PTR(-ENOMEM);
  218. plane = &zplane->plane;
  219. zplane->layer = data->layer;
  220. zplane->hbsc = data->hbsc;
  221. zplane->csc = data->csc;
  222. zplane->rsz = data->rsz;
  223. zx_plane_hbsc_init(zplane);
  224. switch (type) {
  225. case DRM_PLANE_TYPE_PRIMARY:
  226. helper = &zx_gl_plane_helper_funcs;
  227. formats = gl_formats;
  228. format_count = ARRAY_SIZE(gl_formats);
  229. break;
  230. case DRM_PLANE_TYPE_OVERLAY:
  231. /* TODO: add video layer (vl) support */
  232. break;
  233. default:
  234. return ERR_PTR(-ENODEV);
  235. }
  236. ret = drm_universal_plane_init(drm, plane, VOU_CRTC_MASK,
  237. &zx_plane_funcs, formats, format_count,
  238. type, NULL);
  239. if (ret) {
  240. DRM_DEV_ERROR(dev, "failed to init universal plane: %d\n", ret);
  241. return ERR_PTR(ret);
  242. }
  243. drm_plane_helper_add(plane, helper);
  244. return plane;
  245. }