vmwgfx_drv.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009-2016 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include "vmwgfx_drv.h"
  31. #include "vmwgfx_binding.h"
  32. #include <drm/ttm/ttm_placement.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_object.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <linux/dma_remapping.h>
  37. #define VMWGFX_DRIVER_NAME "vmwgfx"
  38. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  39. #define VMWGFX_CHIP_SVGAII 0
  40. #define VMW_FB_RESERVATION 0
  41. #define VMW_MIN_INITIAL_WIDTH 800
  42. #define VMW_MIN_INITIAL_HEIGHT 600
  43. #ifndef VMWGFX_GIT_VERSION
  44. #define VMWGFX_GIT_VERSION "Unknown"
  45. #endif
  46. #define VMWGFX_REPO "In Tree"
  47. /**
  48. * Fully encoded drm commands. Might move to vmw_drm.h
  49. */
  50. #define DRM_IOCTL_VMW_GET_PARAM \
  51. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  52. struct drm_vmw_getparam_arg)
  53. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  54. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  55. union drm_vmw_alloc_dmabuf_arg)
  56. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  57. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  58. struct drm_vmw_unref_dmabuf_arg)
  59. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  60. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  61. struct drm_vmw_cursor_bypass_arg)
  62. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  63. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  64. struct drm_vmw_control_stream_arg)
  65. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  66. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  67. struct drm_vmw_stream_arg)
  68. #define DRM_IOCTL_VMW_UNREF_STREAM \
  69. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  70. struct drm_vmw_stream_arg)
  71. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  72. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  73. struct drm_vmw_context_arg)
  74. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  75. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  76. struct drm_vmw_context_arg)
  77. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  78. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  79. union drm_vmw_surface_create_arg)
  80. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  82. struct drm_vmw_surface_arg)
  83. #define DRM_IOCTL_VMW_REF_SURFACE \
  84. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  85. union drm_vmw_surface_reference_arg)
  86. #define DRM_IOCTL_VMW_EXECBUF \
  87. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  88. struct drm_vmw_execbuf_arg)
  89. #define DRM_IOCTL_VMW_GET_3D_CAP \
  90. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  91. struct drm_vmw_get_3d_cap_arg)
  92. #define DRM_IOCTL_VMW_FENCE_WAIT \
  93. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  94. struct drm_vmw_fence_wait_arg)
  95. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  96. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  97. struct drm_vmw_fence_signaled_arg)
  98. #define DRM_IOCTL_VMW_FENCE_UNREF \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  100. struct drm_vmw_fence_arg)
  101. #define DRM_IOCTL_VMW_FENCE_EVENT \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  103. struct drm_vmw_fence_event_arg)
  104. #define DRM_IOCTL_VMW_PRESENT \
  105. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  106. struct drm_vmw_present_arg)
  107. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  108. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  109. struct drm_vmw_present_readback_arg)
  110. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  111. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  112. struct drm_vmw_update_layout_arg)
  113. #define DRM_IOCTL_VMW_CREATE_SHADER \
  114. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  115. struct drm_vmw_shader_create_arg)
  116. #define DRM_IOCTL_VMW_UNREF_SHADER \
  117. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  118. struct drm_vmw_shader_arg)
  119. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  120. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  121. union drm_vmw_gb_surface_create_arg)
  122. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  123. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  124. union drm_vmw_gb_surface_reference_arg)
  125. #define DRM_IOCTL_VMW_SYNCCPU \
  126. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  127. struct drm_vmw_synccpu_arg)
  128. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  129. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  130. struct drm_vmw_context_arg)
  131. /**
  132. * The core DRM version of this macro doesn't account for
  133. * DRM_COMMAND_BASE.
  134. */
  135. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  136. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  137. /**
  138. * Ioctl definitions.
  139. */
  140. static const struct drm_ioctl_desc vmw_ioctls[] = {
  141. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  142. DRM_AUTH | DRM_RENDER_ALLOW),
  143. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  144. DRM_AUTH | DRM_RENDER_ALLOW),
  145. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  146. DRM_RENDER_ALLOW),
  147. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  148. vmw_kms_cursor_bypass_ioctl,
  149. DRM_MASTER | DRM_CONTROL_ALLOW),
  150. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  151. DRM_MASTER | DRM_CONTROL_ALLOW),
  152. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  153. DRM_MASTER | DRM_CONTROL_ALLOW),
  154. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  155. DRM_MASTER | DRM_CONTROL_ALLOW),
  156. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  157. DRM_AUTH | DRM_RENDER_ALLOW),
  158. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  159. DRM_RENDER_ALLOW),
  160. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  161. DRM_AUTH | DRM_RENDER_ALLOW),
  162. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  163. DRM_RENDER_ALLOW),
  164. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  165. DRM_AUTH | DRM_RENDER_ALLOW),
  166. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  167. DRM_RENDER_ALLOW),
  168. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  169. DRM_RENDER_ALLOW),
  170. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  171. vmw_fence_obj_signaled_ioctl,
  172. DRM_RENDER_ALLOW),
  173. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  174. DRM_RENDER_ALLOW),
  175. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  176. DRM_AUTH | DRM_RENDER_ALLOW),
  177. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  178. DRM_AUTH | DRM_RENDER_ALLOW),
  179. /* these allow direct access to the framebuffers mark as master only */
  180. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  181. DRM_MASTER | DRM_AUTH),
  182. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  183. vmw_present_readback_ioctl,
  184. DRM_MASTER | DRM_AUTH),
  185. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  186. vmw_kms_update_layout_ioctl,
  187. DRM_MASTER | DRM_CONTROL_ALLOW),
  188. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  189. vmw_shader_define_ioctl,
  190. DRM_AUTH | DRM_RENDER_ALLOW),
  191. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  192. vmw_shader_destroy_ioctl,
  193. DRM_RENDER_ALLOW),
  194. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  195. vmw_gb_surface_define_ioctl,
  196. DRM_AUTH | DRM_RENDER_ALLOW),
  197. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  198. vmw_gb_surface_reference_ioctl,
  199. DRM_AUTH | DRM_RENDER_ALLOW),
  200. VMW_IOCTL_DEF(VMW_SYNCCPU,
  201. vmw_user_dmabuf_synccpu_ioctl,
  202. DRM_RENDER_ALLOW),
  203. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  204. vmw_extended_context_define_ioctl,
  205. DRM_AUTH | DRM_RENDER_ALLOW),
  206. };
  207. static struct pci_device_id vmw_pci_id_list[] = {
  208. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  209. {0, 0, 0}
  210. };
  211. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  212. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  213. static int vmw_force_iommu;
  214. static int vmw_restrict_iommu;
  215. static int vmw_force_coherent;
  216. static int vmw_restrict_dma_mask;
  217. static int vmw_assume_16bpp;
  218. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  219. static void vmw_master_init(struct vmw_master *);
  220. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  221. void *ptr);
  222. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  223. module_param_named(enable_fbdev, enable_fbdev, int, S_IRUSR | S_IWUSR);
  224. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  225. module_param_named(force_dma_api, vmw_force_iommu, int, S_IRUSR | S_IWUSR);
  226. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  227. module_param_named(restrict_iommu, vmw_restrict_iommu, int, S_IRUSR | S_IWUSR);
  228. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  229. module_param_named(force_coherent, vmw_force_coherent, int, S_IRUSR | S_IWUSR);
  230. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  231. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, S_IRUSR | S_IWUSR);
  232. MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
  233. module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
  234. static void vmw_print_capabilities(uint32_t capabilities)
  235. {
  236. DRM_INFO("Capabilities:\n");
  237. if (capabilities & SVGA_CAP_RECT_COPY)
  238. DRM_INFO(" Rect copy.\n");
  239. if (capabilities & SVGA_CAP_CURSOR)
  240. DRM_INFO(" Cursor.\n");
  241. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  242. DRM_INFO(" Cursor bypass.\n");
  243. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  244. DRM_INFO(" Cursor bypass 2.\n");
  245. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  246. DRM_INFO(" 8bit emulation.\n");
  247. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  248. DRM_INFO(" Alpha cursor.\n");
  249. if (capabilities & SVGA_CAP_3D)
  250. DRM_INFO(" 3D.\n");
  251. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  252. DRM_INFO(" Extended Fifo.\n");
  253. if (capabilities & SVGA_CAP_MULTIMON)
  254. DRM_INFO(" Multimon.\n");
  255. if (capabilities & SVGA_CAP_PITCHLOCK)
  256. DRM_INFO(" Pitchlock.\n");
  257. if (capabilities & SVGA_CAP_IRQMASK)
  258. DRM_INFO(" Irq mask.\n");
  259. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  260. DRM_INFO(" Display Topology.\n");
  261. if (capabilities & SVGA_CAP_GMR)
  262. DRM_INFO(" GMR.\n");
  263. if (capabilities & SVGA_CAP_TRACES)
  264. DRM_INFO(" Traces.\n");
  265. if (capabilities & SVGA_CAP_GMR2)
  266. DRM_INFO(" GMR2.\n");
  267. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  268. DRM_INFO(" Screen Object 2.\n");
  269. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  270. DRM_INFO(" Command Buffers.\n");
  271. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  272. DRM_INFO(" Command Buffers 2.\n");
  273. if (capabilities & SVGA_CAP_GBOBJECTS)
  274. DRM_INFO(" Guest Backed Resources.\n");
  275. if (capabilities & SVGA_CAP_DX)
  276. DRM_INFO(" DX Features.\n");
  277. }
  278. /**
  279. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  280. *
  281. * @dev_priv: A device private structure.
  282. *
  283. * This function creates a small buffer object that holds the query
  284. * result for dummy queries emitted as query barriers.
  285. * The function will then map the first page and initialize a pending
  286. * occlusion query result structure, Finally it will unmap the buffer.
  287. * No interruptible waits are done within this function.
  288. *
  289. * Returns an error if bo creation or initialization fails.
  290. */
  291. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  292. {
  293. int ret;
  294. struct vmw_dma_buffer *vbo;
  295. struct ttm_bo_kmap_obj map;
  296. volatile SVGA3dQueryResult *result;
  297. bool dummy;
  298. /*
  299. * Create the vbo as pinned, so that a tryreserve will
  300. * immediately succeed. This is because we're the only
  301. * user of the bo currently.
  302. */
  303. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  304. if (!vbo)
  305. return -ENOMEM;
  306. ret = vmw_dmabuf_init(dev_priv, vbo, PAGE_SIZE,
  307. &vmw_sys_ne_placement, false,
  308. &vmw_dmabuf_bo_free);
  309. if (unlikely(ret != 0))
  310. return ret;
  311. ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
  312. BUG_ON(ret != 0);
  313. vmw_bo_pin_reserved(vbo, true);
  314. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  315. if (likely(ret == 0)) {
  316. result = ttm_kmap_obj_virtual(&map, &dummy);
  317. result->totalSize = sizeof(*result);
  318. result->state = SVGA3D_QUERYSTATE_PENDING;
  319. result->result32 = 0xff;
  320. ttm_bo_kunmap(&map);
  321. }
  322. vmw_bo_pin_reserved(vbo, false);
  323. ttm_bo_unreserve(&vbo->base);
  324. if (unlikely(ret != 0)) {
  325. DRM_ERROR("Dummy query buffer map failed.\n");
  326. vmw_dmabuf_unreference(&vbo);
  327. } else
  328. dev_priv->dummy_query_bo = vbo;
  329. return ret;
  330. }
  331. /**
  332. * vmw_request_device_late - Perform late device setup
  333. *
  334. * @dev_priv: Pointer to device private.
  335. *
  336. * This function performs setup of otables and enables large command
  337. * buffer submission. These tasks are split out to a separate function
  338. * because it reverts vmw_release_device_early and is intended to be used
  339. * by an error path in the hibernation code.
  340. */
  341. static int vmw_request_device_late(struct vmw_private *dev_priv)
  342. {
  343. int ret;
  344. if (dev_priv->has_mob) {
  345. ret = vmw_otables_setup(dev_priv);
  346. if (unlikely(ret != 0)) {
  347. DRM_ERROR("Unable to initialize "
  348. "guest Memory OBjects.\n");
  349. return ret;
  350. }
  351. }
  352. if (dev_priv->cman) {
  353. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  354. 256*4096, 2*4096);
  355. if (ret) {
  356. struct vmw_cmdbuf_man *man = dev_priv->cman;
  357. dev_priv->cman = NULL;
  358. vmw_cmdbuf_man_destroy(man);
  359. }
  360. }
  361. return 0;
  362. }
  363. static int vmw_request_device(struct vmw_private *dev_priv)
  364. {
  365. int ret;
  366. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  367. if (unlikely(ret != 0)) {
  368. DRM_ERROR("Unable to initialize FIFO.\n");
  369. return ret;
  370. }
  371. vmw_fence_fifo_up(dev_priv->fman);
  372. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  373. if (IS_ERR(dev_priv->cman)) {
  374. dev_priv->cman = NULL;
  375. dev_priv->has_dx = false;
  376. }
  377. ret = vmw_request_device_late(dev_priv);
  378. if (ret)
  379. goto out_no_mob;
  380. ret = vmw_dummy_query_bo_create(dev_priv);
  381. if (unlikely(ret != 0))
  382. goto out_no_query_bo;
  383. return 0;
  384. out_no_query_bo:
  385. if (dev_priv->cman)
  386. vmw_cmdbuf_remove_pool(dev_priv->cman);
  387. if (dev_priv->has_mob) {
  388. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  389. vmw_otables_takedown(dev_priv);
  390. }
  391. if (dev_priv->cman)
  392. vmw_cmdbuf_man_destroy(dev_priv->cman);
  393. out_no_mob:
  394. vmw_fence_fifo_down(dev_priv->fman);
  395. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  396. return ret;
  397. }
  398. /**
  399. * vmw_release_device_early - Early part of fifo takedown.
  400. *
  401. * @dev_priv: Pointer to device private struct.
  402. *
  403. * This is the first part of command submission takedown, to be called before
  404. * buffer management is taken down.
  405. */
  406. static void vmw_release_device_early(struct vmw_private *dev_priv)
  407. {
  408. /*
  409. * Previous destructions should've released
  410. * the pinned bo.
  411. */
  412. BUG_ON(dev_priv->pinned_bo != NULL);
  413. vmw_dmabuf_unreference(&dev_priv->dummy_query_bo);
  414. if (dev_priv->cman)
  415. vmw_cmdbuf_remove_pool(dev_priv->cman);
  416. if (dev_priv->has_mob) {
  417. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  418. vmw_otables_takedown(dev_priv);
  419. }
  420. }
  421. /**
  422. * vmw_release_device_late - Late part of fifo takedown.
  423. *
  424. * @dev_priv: Pointer to device private struct.
  425. *
  426. * This is the last part of the command submission takedown, to be called when
  427. * command submission is no longer needed. It may wait on pending fences.
  428. */
  429. static void vmw_release_device_late(struct vmw_private *dev_priv)
  430. {
  431. vmw_fence_fifo_down(dev_priv->fman);
  432. if (dev_priv->cman)
  433. vmw_cmdbuf_man_destroy(dev_priv->cman);
  434. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  435. }
  436. /**
  437. * Sets the initial_[width|height] fields on the given vmw_private.
  438. *
  439. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  440. * clamping the value to fb_max_[width|height] fields and the
  441. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  442. * If the values appear to be invalid, set them to
  443. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  444. */
  445. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  446. {
  447. uint32_t width;
  448. uint32_t height;
  449. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  450. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  451. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  452. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  453. if (width > dev_priv->fb_max_width ||
  454. height > dev_priv->fb_max_height) {
  455. /*
  456. * This is a host error and shouldn't occur.
  457. */
  458. width = VMW_MIN_INITIAL_WIDTH;
  459. height = VMW_MIN_INITIAL_HEIGHT;
  460. }
  461. dev_priv->initial_width = width;
  462. dev_priv->initial_height = height;
  463. }
  464. /**
  465. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  466. * system.
  467. *
  468. * @dev_priv: Pointer to a struct vmw_private
  469. *
  470. * This functions tries to determine the IOMMU setup and what actions
  471. * need to be taken by the driver to make system pages visible to the
  472. * device.
  473. * If this function decides that DMA is not possible, it returns -EINVAL.
  474. * The driver may then try to disable features of the device that require
  475. * DMA.
  476. */
  477. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  478. {
  479. static const char *names[vmw_dma_map_max] = {
  480. [vmw_dma_phys] = "Using physical TTM page addresses.",
  481. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  482. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  483. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  484. #ifdef CONFIG_X86
  485. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  486. #ifdef CONFIG_INTEL_IOMMU
  487. if (intel_iommu_enabled) {
  488. dev_priv->map_mode = vmw_dma_map_populate;
  489. goto out_fixup;
  490. }
  491. #endif
  492. if (!(vmw_force_iommu || vmw_force_coherent)) {
  493. dev_priv->map_mode = vmw_dma_phys;
  494. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  495. return 0;
  496. }
  497. dev_priv->map_mode = vmw_dma_map_populate;
  498. if (dma_ops->sync_single_for_cpu)
  499. dev_priv->map_mode = vmw_dma_alloc_coherent;
  500. #ifdef CONFIG_SWIOTLB
  501. if (swiotlb_nr_tbl() == 0)
  502. dev_priv->map_mode = vmw_dma_map_populate;
  503. #endif
  504. #ifdef CONFIG_INTEL_IOMMU
  505. out_fixup:
  506. #endif
  507. if (dev_priv->map_mode == vmw_dma_map_populate &&
  508. vmw_restrict_iommu)
  509. dev_priv->map_mode = vmw_dma_map_bind;
  510. if (vmw_force_coherent)
  511. dev_priv->map_mode = vmw_dma_alloc_coherent;
  512. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  513. /*
  514. * No coherent page pool
  515. */
  516. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  517. return -EINVAL;
  518. #endif
  519. #else /* CONFIG_X86 */
  520. dev_priv->map_mode = vmw_dma_map_populate;
  521. #endif /* CONFIG_X86 */
  522. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  523. return 0;
  524. }
  525. /**
  526. * vmw_dma_masks - set required page- and dma masks
  527. *
  528. * @dev: Pointer to struct drm-device
  529. *
  530. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  531. * restriction also for 64-bit systems.
  532. */
  533. #ifdef CONFIG_INTEL_IOMMU
  534. static int vmw_dma_masks(struct vmw_private *dev_priv)
  535. {
  536. struct drm_device *dev = dev_priv->dev;
  537. if (intel_iommu_enabled &&
  538. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  539. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  540. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  541. }
  542. return 0;
  543. }
  544. #else
  545. static int vmw_dma_masks(struct vmw_private *dev_priv)
  546. {
  547. return 0;
  548. }
  549. #endif
  550. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  551. {
  552. struct vmw_private *dev_priv;
  553. int ret;
  554. uint32_t svga_id;
  555. enum vmw_res_type i;
  556. bool refuse_dma = false;
  557. char host_log[100] = {0};
  558. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  559. if (unlikely(dev_priv == NULL)) {
  560. DRM_ERROR("Failed allocating a device private struct.\n");
  561. return -ENOMEM;
  562. }
  563. pci_set_master(dev->pdev);
  564. dev_priv->dev = dev;
  565. dev_priv->vmw_chipset = chipset;
  566. dev_priv->last_read_seqno = (uint32_t) -100;
  567. mutex_init(&dev_priv->cmdbuf_mutex);
  568. mutex_init(&dev_priv->release_mutex);
  569. mutex_init(&dev_priv->binding_mutex);
  570. mutex_init(&dev_priv->global_kms_state_mutex);
  571. rwlock_init(&dev_priv->resource_lock);
  572. ttm_lock_init(&dev_priv->reservation_sem);
  573. spin_lock_init(&dev_priv->hw_lock);
  574. spin_lock_init(&dev_priv->waiter_lock);
  575. spin_lock_init(&dev_priv->cap_lock);
  576. spin_lock_init(&dev_priv->svga_lock);
  577. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  578. idr_init(&dev_priv->res_idr[i]);
  579. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  580. }
  581. mutex_init(&dev_priv->init_mutex);
  582. init_waitqueue_head(&dev_priv->fence_queue);
  583. init_waitqueue_head(&dev_priv->fifo_queue);
  584. dev_priv->fence_queue_waiters = 0;
  585. dev_priv->fifo_queue_waiters = 0;
  586. dev_priv->used_memory_size = 0;
  587. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  588. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  589. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  590. dev_priv->assume_16bpp = !!vmw_assume_16bpp;
  591. dev_priv->enable_fb = enable_fbdev;
  592. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  593. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  594. if (svga_id != SVGA_ID_2) {
  595. ret = -ENOSYS;
  596. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  597. goto out_err0;
  598. }
  599. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  600. ret = vmw_dma_select_mode(dev_priv);
  601. if (unlikely(ret != 0)) {
  602. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  603. refuse_dma = true;
  604. }
  605. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  606. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  607. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  608. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  609. vmw_get_initial_size(dev_priv);
  610. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  611. dev_priv->max_gmr_ids =
  612. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  613. dev_priv->max_gmr_pages =
  614. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  615. dev_priv->memory_size =
  616. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  617. dev_priv->memory_size -= dev_priv->vram_size;
  618. } else {
  619. /*
  620. * An arbitrary limit of 512MiB on surface
  621. * memory. But all HWV8 hardware supports GMR2.
  622. */
  623. dev_priv->memory_size = 512*1024*1024;
  624. }
  625. dev_priv->max_mob_pages = 0;
  626. dev_priv->max_mob_size = 0;
  627. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  628. uint64_t mem_size =
  629. vmw_read(dev_priv,
  630. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  631. /*
  632. * Workaround for low memory 2D VMs to compensate for the
  633. * allocation taken by fbdev
  634. */
  635. if (!(dev_priv->capabilities & SVGA_CAP_3D))
  636. mem_size *= 2;
  637. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  638. dev_priv->prim_bb_mem =
  639. vmw_read(dev_priv,
  640. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  641. dev_priv->max_mob_size =
  642. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  643. dev_priv->stdu_max_width =
  644. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  645. dev_priv->stdu_max_height =
  646. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  647. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  648. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  649. dev_priv->texture_max_width = vmw_read(dev_priv,
  650. SVGA_REG_DEV_CAP);
  651. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  652. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  653. dev_priv->texture_max_height = vmw_read(dev_priv,
  654. SVGA_REG_DEV_CAP);
  655. } else {
  656. dev_priv->texture_max_width = 8192;
  657. dev_priv->texture_max_height = 8192;
  658. dev_priv->prim_bb_mem = dev_priv->vram_size;
  659. }
  660. vmw_print_capabilities(dev_priv->capabilities);
  661. ret = vmw_dma_masks(dev_priv);
  662. if (unlikely(ret != 0))
  663. goto out_err0;
  664. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  665. DRM_INFO("Max GMR ids is %u\n",
  666. (unsigned)dev_priv->max_gmr_ids);
  667. DRM_INFO("Max number of GMR pages is %u\n",
  668. (unsigned)dev_priv->max_gmr_pages);
  669. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  670. (unsigned)dev_priv->memory_size / 1024);
  671. }
  672. DRM_INFO("Maximum display memory size is %u kiB\n",
  673. dev_priv->prim_bb_mem / 1024);
  674. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  675. dev_priv->vram_start, dev_priv->vram_size / 1024);
  676. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  677. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  678. ret = vmw_ttm_global_init(dev_priv);
  679. if (unlikely(ret != 0))
  680. goto out_err0;
  681. vmw_master_init(&dev_priv->fbdev_master);
  682. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  683. dev_priv->active_master = &dev_priv->fbdev_master;
  684. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  685. dev_priv->mmio_size, MEMREMAP_WB);
  686. if (unlikely(dev_priv->mmio_virt == NULL)) {
  687. ret = -ENOMEM;
  688. DRM_ERROR("Failed mapping MMIO.\n");
  689. goto out_err3;
  690. }
  691. /* Need mmio memory to check for fifo pitchlock cap. */
  692. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  693. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  694. !vmw_fifo_have_pitchlock(dev_priv)) {
  695. ret = -ENOSYS;
  696. DRM_ERROR("Hardware has no pitchlock\n");
  697. goto out_err4;
  698. }
  699. dev_priv->tdev = ttm_object_device_init
  700. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  701. if (unlikely(dev_priv->tdev == NULL)) {
  702. DRM_ERROR("Unable to initialize TTM object management.\n");
  703. ret = -ENOMEM;
  704. goto out_err4;
  705. }
  706. dev->dev_private = dev_priv;
  707. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  708. dev_priv->stealth = (ret != 0);
  709. if (dev_priv->stealth) {
  710. /**
  711. * Request at least the mmio PCI resource.
  712. */
  713. DRM_INFO("It appears like vesafb is loaded. "
  714. "Ignore above error if any.\n");
  715. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  716. if (unlikely(ret != 0)) {
  717. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  718. goto out_no_device;
  719. }
  720. }
  721. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  722. ret = drm_irq_install(dev, dev->pdev->irq);
  723. if (ret != 0) {
  724. DRM_ERROR("Failed installing irq: %d\n", ret);
  725. goto out_no_irq;
  726. }
  727. }
  728. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  729. if (unlikely(dev_priv->fman == NULL)) {
  730. ret = -ENOMEM;
  731. goto out_no_fman;
  732. }
  733. ret = ttm_bo_device_init(&dev_priv->bdev,
  734. dev_priv->bo_global_ref.ref.object,
  735. &vmw_bo_driver,
  736. dev->anon_inode->i_mapping,
  737. VMWGFX_FILE_PAGE_OFFSET,
  738. false);
  739. if (unlikely(ret != 0)) {
  740. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  741. goto out_no_bdev;
  742. }
  743. /*
  744. * Enable VRAM, but initially don't use it until SVGA is enabled and
  745. * unhidden.
  746. */
  747. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  748. (dev_priv->vram_size >> PAGE_SHIFT));
  749. if (unlikely(ret != 0)) {
  750. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  751. goto out_no_vram;
  752. }
  753. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  754. dev_priv->has_gmr = true;
  755. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  756. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  757. VMW_PL_GMR) != 0) {
  758. DRM_INFO("No GMR memory available. "
  759. "Graphics memory resources are very limited.\n");
  760. dev_priv->has_gmr = false;
  761. }
  762. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  763. dev_priv->has_mob = true;
  764. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  765. VMW_PL_MOB) != 0) {
  766. DRM_INFO("No MOB memory available. "
  767. "3D will be disabled.\n");
  768. dev_priv->has_mob = false;
  769. }
  770. }
  771. if (dev_priv->has_mob) {
  772. spin_lock(&dev_priv->cap_lock);
  773. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DX);
  774. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  775. spin_unlock(&dev_priv->cap_lock);
  776. }
  777. ret = vmw_kms_init(dev_priv);
  778. if (unlikely(ret != 0))
  779. goto out_no_kms;
  780. vmw_overlay_init(dev_priv);
  781. ret = vmw_request_device(dev_priv);
  782. if (ret)
  783. goto out_no_fifo;
  784. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  785. snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
  786. VMWGFX_REPO, VMWGFX_GIT_VERSION);
  787. vmw_host_log(host_log);
  788. memset(host_log, 0, sizeof(host_log));
  789. snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
  790. VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
  791. VMWGFX_DRIVER_PATCHLEVEL);
  792. vmw_host_log(host_log);
  793. if (dev_priv->enable_fb) {
  794. vmw_fifo_resource_inc(dev_priv);
  795. vmw_svga_enable(dev_priv);
  796. vmw_fb_init(dev_priv);
  797. }
  798. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  799. register_pm_notifier(&dev_priv->pm_nb);
  800. return 0;
  801. out_no_fifo:
  802. vmw_overlay_close(dev_priv);
  803. vmw_kms_close(dev_priv);
  804. out_no_kms:
  805. if (dev_priv->has_mob)
  806. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  807. if (dev_priv->has_gmr)
  808. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  809. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  810. out_no_vram:
  811. (void)ttm_bo_device_release(&dev_priv->bdev);
  812. out_no_bdev:
  813. vmw_fence_manager_takedown(dev_priv->fman);
  814. out_no_fman:
  815. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  816. drm_irq_uninstall(dev_priv->dev);
  817. out_no_irq:
  818. if (dev_priv->stealth)
  819. pci_release_region(dev->pdev, 2);
  820. else
  821. pci_release_regions(dev->pdev);
  822. out_no_device:
  823. ttm_object_device_release(&dev_priv->tdev);
  824. out_err4:
  825. memunmap(dev_priv->mmio_virt);
  826. out_err3:
  827. vmw_ttm_global_release(dev_priv);
  828. out_err0:
  829. for (i = vmw_res_context; i < vmw_res_max; ++i)
  830. idr_destroy(&dev_priv->res_idr[i]);
  831. if (dev_priv->ctx.staged_bindings)
  832. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  833. kfree(dev_priv);
  834. return ret;
  835. }
  836. static void vmw_driver_unload(struct drm_device *dev)
  837. {
  838. struct vmw_private *dev_priv = vmw_priv(dev);
  839. enum vmw_res_type i;
  840. unregister_pm_notifier(&dev_priv->pm_nb);
  841. if (dev_priv->ctx.res_ht_initialized)
  842. drm_ht_remove(&dev_priv->ctx.res_ht);
  843. vfree(dev_priv->ctx.cmd_bounce);
  844. if (dev_priv->enable_fb) {
  845. vmw_fb_off(dev_priv);
  846. vmw_fb_close(dev_priv);
  847. vmw_fifo_resource_dec(dev_priv);
  848. vmw_svga_disable(dev_priv);
  849. }
  850. vmw_kms_close(dev_priv);
  851. vmw_overlay_close(dev_priv);
  852. if (dev_priv->has_gmr)
  853. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  854. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  855. vmw_release_device_early(dev_priv);
  856. if (dev_priv->has_mob)
  857. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  858. (void) ttm_bo_device_release(&dev_priv->bdev);
  859. vmw_release_device_late(dev_priv);
  860. vmw_fence_manager_takedown(dev_priv->fman);
  861. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  862. drm_irq_uninstall(dev_priv->dev);
  863. if (dev_priv->stealth)
  864. pci_release_region(dev->pdev, 2);
  865. else
  866. pci_release_regions(dev->pdev);
  867. ttm_object_device_release(&dev_priv->tdev);
  868. memunmap(dev_priv->mmio_virt);
  869. if (dev_priv->ctx.staged_bindings)
  870. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  871. vmw_ttm_global_release(dev_priv);
  872. for (i = vmw_res_context; i < vmw_res_max; ++i)
  873. idr_destroy(&dev_priv->res_idr[i]);
  874. kfree(dev_priv);
  875. }
  876. static void vmw_postclose(struct drm_device *dev,
  877. struct drm_file *file_priv)
  878. {
  879. struct vmw_fpriv *vmw_fp;
  880. vmw_fp = vmw_fpriv(file_priv);
  881. if (vmw_fp->locked_master) {
  882. struct vmw_master *vmaster =
  883. vmw_master(vmw_fp->locked_master);
  884. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  885. ttm_vt_unlock(&vmaster->lock);
  886. drm_master_put(&vmw_fp->locked_master);
  887. }
  888. ttm_object_file_release(&vmw_fp->tfile);
  889. kfree(vmw_fp);
  890. }
  891. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  892. {
  893. struct vmw_private *dev_priv = vmw_priv(dev);
  894. struct vmw_fpriv *vmw_fp;
  895. int ret = -ENOMEM;
  896. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  897. if (unlikely(vmw_fp == NULL))
  898. return ret;
  899. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  900. if (unlikely(vmw_fp->tfile == NULL))
  901. goto out_no_tfile;
  902. file_priv->driver_priv = vmw_fp;
  903. return 0;
  904. out_no_tfile:
  905. kfree(vmw_fp);
  906. return ret;
  907. }
  908. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  909. struct drm_file *file_priv,
  910. unsigned int flags)
  911. {
  912. int ret;
  913. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  914. struct vmw_master *vmaster;
  915. if (!drm_is_primary_client(file_priv) || !(flags & DRM_AUTH))
  916. return NULL;
  917. ret = mutex_lock_interruptible(&dev->master_mutex);
  918. if (unlikely(ret != 0))
  919. return ERR_PTR(-ERESTARTSYS);
  920. if (drm_is_current_master(file_priv)) {
  921. mutex_unlock(&dev->master_mutex);
  922. return NULL;
  923. }
  924. /*
  925. * Check if we were previously master, but now dropped. In that
  926. * case, allow at least render node functionality.
  927. */
  928. if (vmw_fp->locked_master) {
  929. mutex_unlock(&dev->master_mutex);
  930. if (flags & DRM_RENDER_ALLOW)
  931. return NULL;
  932. DRM_ERROR("Dropped master trying to access ioctl that "
  933. "requires authentication.\n");
  934. return ERR_PTR(-EACCES);
  935. }
  936. mutex_unlock(&dev->master_mutex);
  937. /*
  938. * Take the TTM lock. Possibly sleep waiting for the authenticating
  939. * master to become master again, or for a SIGTERM if the
  940. * authenticating master exits.
  941. */
  942. vmaster = vmw_master(file_priv->master);
  943. ret = ttm_read_lock(&vmaster->lock, true);
  944. if (unlikely(ret != 0))
  945. vmaster = ERR_PTR(ret);
  946. return vmaster;
  947. }
  948. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  949. unsigned long arg,
  950. long (*ioctl_func)(struct file *, unsigned int,
  951. unsigned long))
  952. {
  953. struct drm_file *file_priv = filp->private_data;
  954. struct drm_device *dev = file_priv->minor->dev;
  955. unsigned int nr = DRM_IOCTL_NR(cmd);
  956. struct vmw_master *vmaster;
  957. unsigned int flags;
  958. long ret;
  959. /*
  960. * Do extra checking on driver private ioctls.
  961. */
  962. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  963. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  964. const struct drm_ioctl_desc *ioctl =
  965. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  966. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  967. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  968. if (unlikely(ret != 0))
  969. return ret;
  970. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  971. goto out_io_encoding;
  972. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  973. _IOC_SIZE(cmd));
  974. }
  975. if (unlikely(ioctl->cmd != cmd))
  976. goto out_io_encoding;
  977. flags = ioctl->flags;
  978. } else if (!drm_ioctl_flags(nr, &flags))
  979. return -EINVAL;
  980. vmaster = vmw_master_check(dev, file_priv, flags);
  981. if (IS_ERR(vmaster)) {
  982. ret = PTR_ERR(vmaster);
  983. if (ret != -ERESTARTSYS)
  984. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  985. nr, ret);
  986. return ret;
  987. }
  988. ret = ioctl_func(filp, cmd, arg);
  989. if (vmaster)
  990. ttm_read_unlock(&vmaster->lock);
  991. return ret;
  992. out_io_encoding:
  993. DRM_ERROR("Invalid command format, ioctl %d\n",
  994. nr - DRM_COMMAND_BASE);
  995. return -EINVAL;
  996. }
  997. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  998. unsigned long arg)
  999. {
  1000. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  1001. }
  1002. #ifdef CONFIG_COMPAT
  1003. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  1004. unsigned long arg)
  1005. {
  1006. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  1007. }
  1008. #endif
  1009. static void vmw_lastclose(struct drm_device *dev)
  1010. {
  1011. }
  1012. static void vmw_master_init(struct vmw_master *vmaster)
  1013. {
  1014. ttm_lock_init(&vmaster->lock);
  1015. }
  1016. static int vmw_master_create(struct drm_device *dev,
  1017. struct drm_master *master)
  1018. {
  1019. struct vmw_master *vmaster;
  1020. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  1021. if (unlikely(vmaster == NULL))
  1022. return -ENOMEM;
  1023. vmw_master_init(vmaster);
  1024. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1025. master->driver_priv = vmaster;
  1026. return 0;
  1027. }
  1028. static void vmw_master_destroy(struct drm_device *dev,
  1029. struct drm_master *master)
  1030. {
  1031. struct vmw_master *vmaster = vmw_master(master);
  1032. master->driver_priv = NULL;
  1033. kfree(vmaster);
  1034. }
  1035. static int vmw_master_set(struct drm_device *dev,
  1036. struct drm_file *file_priv,
  1037. bool from_open)
  1038. {
  1039. struct vmw_private *dev_priv = vmw_priv(dev);
  1040. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1041. struct vmw_master *active = dev_priv->active_master;
  1042. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1043. int ret = 0;
  1044. if (active) {
  1045. BUG_ON(active != &dev_priv->fbdev_master);
  1046. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1047. if (unlikely(ret != 0))
  1048. return ret;
  1049. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1050. dev_priv->active_master = NULL;
  1051. }
  1052. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1053. if (!from_open) {
  1054. ttm_vt_unlock(&vmaster->lock);
  1055. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1056. drm_master_put(&vmw_fp->locked_master);
  1057. }
  1058. dev_priv->active_master = vmaster;
  1059. drm_sysfs_hotplug_event(dev);
  1060. return 0;
  1061. }
  1062. static void vmw_master_drop(struct drm_device *dev,
  1063. struct drm_file *file_priv)
  1064. {
  1065. struct vmw_private *dev_priv = vmw_priv(dev);
  1066. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1067. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1068. int ret;
  1069. /**
  1070. * Make sure the master doesn't disappear while we have
  1071. * it locked.
  1072. */
  1073. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1074. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1075. vmw_kms_legacy_hotspot_clear(dev_priv);
  1076. if (unlikely((ret != 0))) {
  1077. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1078. drm_master_put(&vmw_fp->locked_master);
  1079. }
  1080. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1081. if (!dev_priv->enable_fb)
  1082. vmw_svga_disable(dev_priv);
  1083. dev_priv->active_master = &dev_priv->fbdev_master;
  1084. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1085. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1086. if (dev_priv->enable_fb)
  1087. vmw_fb_on(dev_priv);
  1088. }
  1089. /**
  1090. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1091. *
  1092. * @dev_priv: Pointer to device private struct.
  1093. * Needs the reservation sem to be held in non-exclusive mode.
  1094. */
  1095. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1096. {
  1097. spin_lock(&dev_priv->svga_lock);
  1098. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1099. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1100. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1101. }
  1102. spin_unlock(&dev_priv->svga_lock);
  1103. }
  1104. /**
  1105. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1106. *
  1107. * @dev_priv: Pointer to device private struct.
  1108. */
  1109. void vmw_svga_enable(struct vmw_private *dev_priv)
  1110. {
  1111. ttm_read_lock(&dev_priv->reservation_sem, false);
  1112. __vmw_svga_enable(dev_priv);
  1113. ttm_read_unlock(&dev_priv->reservation_sem);
  1114. }
  1115. /**
  1116. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1117. *
  1118. * @dev_priv: Pointer to device private struct.
  1119. * Needs the reservation sem to be held in exclusive mode.
  1120. * Will not empty VRAM. VRAM must be emptied by caller.
  1121. */
  1122. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1123. {
  1124. spin_lock(&dev_priv->svga_lock);
  1125. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1126. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1127. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1128. SVGA_REG_ENABLE_HIDE |
  1129. SVGA_REG_ENABLE_ENABLE);
  1130. }
  1131. spin_unlock(&dev_priv->svga_lock);
  1132. }
  1133. /**
  1134. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1135. * running.
  1136. *
  1137. * @dev_priv: Pointer to device private struct.
  1138. * Will empty VRAM.
  1139. */
  1140. void vmw_svga_disable(struct vmw_private *dev_priv)
  1141. {
  1142. ttm_write_lock(&dev_priv->reservation_sem, false);
  1143. spin_lock(&dev_priv->svga_lock);
  1144. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1145. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1146. spin_unlock(&dev_priv->svga_lock);
  1147. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1148. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1149. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1150. SVGA_REG_ENABLE_HIDE |
  1151. SVGA_REG_ENABLE_ENABLE);
  1152. } else
  1153. spin_unlock(&dev_priv->svga_lock);
  1154. ttm_write_unlock(&dev_priv->reservation_sem);
  1155. }
  1156. static void vmw_remove(struct pci_dev *pdev)
  1157. {
  1158. struct drm_device *dev = pci_get_drvdata(pdev);
  1159. pci_disable_device(pdev);
  1160. drm_put_dev(dev);
  1161. }
  1162. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1163. void *ptr)
  1164. {
  1165. struct vmw_private *dev_priv =
  1166. container_of(nb, struct vmw_private, pm_nb);
  1167. switch (val) {
  1168. case PM_HIBERNATION_PREPARE:
  1169. if (dev_priv->enable_fb)
  1170. vmw_fb_off(dev_priv);
  1171. ttm_suspend_lock(&dev_priv->reservation_sem);
  1172. /*
  1173. * This empties VRAM and unbinds all GMR bindings.
  1174. * Buffer contents is moved to swappable memory.
  1175. */
  1176. vmw_execbuf_release_pinned_bo(dev_priv);
  1177. vmw_resource_evict_all(dev_priv);
  1178. vmw_release_device_early(dev_priv);
  1179. ttm_bo_swapout_all(&dev_priv->bdev);
  1180. vmw_fence_fifo_down(dev_priv->fman);
  1181. break;
  1182. case PM_POST_HIBERNATION:
  1183. case PM_POST_RESTORE:
  1184. vmw_fence_fifo_up(dev_priv->fman);
  1185. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1186. if (dev_priv->enable_fb)
  1187. vmw_fb_on(dev_priv);
  1188. break;
  1189. case PM_RESTORE_PREPARE:
  1190. break;
  1191. default:
  1192. break;
  1193. }
  1194. return 0;
  1195. }
  1196. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1197. {
  1198. struct drm_device *dev = pci_get_drvdata(pdev);
  1199. struct vmw_private *dev_priv = vmw_priv(dev);
  1200. if (dev_priv->refuse_hibernation)
  1201. return -EBUSY;
  1202. pci_save_state(pdev);
  1203. pci_disable_device(pdev);
  1204. pci_set_power_state(pdev, PCI_D3hot);
  1205. return 0;
  1206. }
  1207. static int vmw_pci_resume(struct pci_dev *pdev)
  1208. {
  1209. pci_set_power_state(pdev, PCI_D0);
  1210. pci_restore_state(pdev);
  1211. return pci_enable_device(pdev);
  1212. }
  1213. static int vmw_pm_suspend(struct device *kdev)
  1214. {
  1215. struct pci_dev *pdev = to_pci_dev(kdev);
  1216. struct pm_message dummy;
  1217. dummy.event = 0;
  1218. return vmw_pci_suspend(pdev, dummy);
  1219. }
  1220. static int vmw_pm_resume(struct device *kdev)
  1221. {
  1222. struct pci_dev *pdev = to_pci_dev(kdev);
  1223. return vmw_pci_resume(pdev);
  1224. }
  1225. static int vmw_pm_freeze(struct device *kdev)
  1226. {
  1227. struct pci_dev *pdev = to_pci_dev(kdev);
  1228. struct drm_device *dev = pci_get_drvdata(pdev);
  1229. struct vmw_private *dev_priv = vmw_priv(dev);
  1230. dev_priv->suspended = true;
  1231. if (dev_priv->enable_fb)
  1232. vmw_fifo_resource_dec(dev_priv);
  1233. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1234. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1235. if (dev_priv->enable_fb)
  1236. vmw_fifo_resource_inc(dev_priv);
  1237. WARN_ON(vmw_request_device_late(dev_priv));
  1238. dev_priv->suspended = false;
  1239. return -EBUSY;
  1240. }
  1241. if (dev_priv->enable_fb)
  1242. __vmw_svga_disable(dev_priv);
  1243. vmw_release_device_late(dev_priv);
  1244. return 0;
  1245. }
  1246. static int vmw_pm_restore(struct device *kdev)
  1247. {
  1248. struct pci_dev *pdev = to_pci_dev(kdev);
  1249. struct drm_device *dev = pci_get_drvdata(pdev);
  1250. struct vmw_private *dev_priv = vmw_priv(dev);
  1251. int ret;
  1252. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1253. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1254. if (dev_priv->enable_fb)
  1255. vmw_fifo_resource_inc(dev_priv);
  1256. ret = vmw_request_device(dev_priv);
  1257. if (ret)
  1258. return ret;
  1259. if (dev_priv->enable_fb)
  1260. __vmw_svga_enable(dev_priv);
  1261. dev_priv->suspended = false;
  1262. return 0;
  1263. }
  1264. static const struct dev_pm_ops vmw_pm_ops = {
  1265. .freeze = vmw_pm_freeze,
  1266. .thaw = vmw_pm_restore,
  1267. .restore = vmw_pm_restore,
  1268. .suspend = vmw_pm_suspend,
  1269. .resume = vmw_pm_resume,
  1270. };
  1271. static const struct file_operations vmwgfx_driver_fops = {
  1272. .owner = THIS_MODULE,
  1273. .open = drm_open,
  1274. .release = drm_release,
  1275. .unlocked_ioctl = vmw_unlocked_ioctl,
  1276. .mmap = vmw_mmap,
  1277. .poll = vmw_fops_poll,
  1278. .read = vmw_fops_read,
  1279. #if defined(CONFIG_COMPAT)
  1280. .compat_ioctl = vmw_compat_ioctl,
  1281. #endif
  1282. .llseek = noop_llseek,
  1283. };
  1284. static struct drm_driver driver = {
  1285. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1286. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
  1287. .load = vmw_driver_load,
  1288. .unload = vmw_driver_unload,
  1289. .lastclose = vmw_lastclose,
  1290. .irq_preinstall = vmw_irq_preinstall,
  1291. .irq_postinstall = vmw_irq_postinstall,
  1292. .irq_uninstall = vmw_irq_uninstall,
  1293. .irq_handler = vmw_irq_handler,
  1294. .get_vblank_counter = vmw_get_vblank_counter,
  1295. .enable_vblank = vmw_enable_vblank,
  1296. .disable_vblank = vmw_disable_vblank,
  1297. .ioctls = vmw_ioctls,
  1298. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1299. .master_create = vmw_master_create,
  1300. .master_destroy = vmw_master_destroy,
  1301. .master_set = vmw_master_set,
  1302. .master_drop = vmw_master_drop,
  1303. .open = vmw_driver_open,
  1304. .postclose = vmw_postclose,
  1305. .set_busid = drm_pci_set_busid,
  1306. .dumb_create = vmw_dumb_create,
  1307. .dumb_map_offset = vmw_dumb_map_offset,
  1308. .dumb_destroy = vmw_dumb_destroy,
  1309. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1310. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1311. .fops = &vmwgfx_driver_fops,
  1312. .name = VMWGFX_DRIVER_NAME,
  1313. .desc = VMWGFX_DRIVER_DESC,
  1314. .date = VMWGFX_DRIVER_DATE,
  1315. .major = VMWGFX_DRIVER_MAJOR,
  1316. .minor = VMWGFX_DRIVER_MINOR,
  1317. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1318. };
  1319. static struct pci_driver vmw_pci_driver = {
  1320. .name = VMWGFX_DRIVER_NAME,
  1321. .id_table = vmw_pci_id_list,
  1322. .probe = vmw_probe,
  1323. .remove = vmw_remove,
  1324. .driver = {
  1325. .pm = &vmw_pm_ops
  1326. }
  1327. };
  1328. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1329. {
  1330. return drm_get_pci_dev(pdev, ent, &driver);
  1331. }
  1332. static int __init vmwgfx_init(void)
  1333. {
  1334. int ret;
  1335. if (vgacon_text_force())
  1336. return -EINVAL;
  1337. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1338. if (ret)
  1339. DRM_ERROR("Failed initializing DRM.\n");
  1340. return ret;
  1341. }
  1342. static void __exit vmwgfx_exit(void)
  1343. {
  1344. drm_pci_exit(&driver, &vmw_pci_driver);
  1345. }
  1346. module_init(vmwgfx_init);
  1347. module_exit(vmwgfx_exit);
  1348. MODULE_AUTHOR("VMware Inc. and others");
  1349. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1350. MODULE_LICENSE("GPL and additional rights");
  1351. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1352. __stringify(VMWGFX_DRIVER_MINOR) "."
  1353. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1354. "0");