12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777 |
- /*
- * Copyright (C) 2013 NVIDIA Corporation
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #include <linux/clk.h>
- #include <linux/clk-provider.h>
- #include <linux/debugfs.h>
- #include <linux/gpio.h>
- #include <linux/io.h>
- #include <linux/of_device.h>
- #include <linux/platform_device.h>
- #include <linux/pm_runtime.h>
- #include <linux/regulator/consumer.h>
- #include <linux/reset.h>
- #include <soc/tegra/pmc.h>
- #include <drm/drm_atomic_helper.h>
- #include <drm/drm_dp_helper.h>
- #include <drm/drm_panel.h>
- #include "dc.h"
- #include "drm.h"
- #include "sor.h"
- #define SOR_REKEY 0x38
- struct tegra_sor_hdmi_settings {
- unsigned long frequency;
- u8 vcocap;
- u8 ichpmp;
- u8 loadadj;
- u8 termadj;
- u8 tx_pu;
- u8 bg_vref;
- u8 drive_current[4];
- u8 preemphasis[4];
- };
- #if 1
- static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
- {
- .frequency = 54000000,
- .vcocap = 0x0,
- .ichpmp = 0x1,
- .loadadj = 0x3,
- .termadj = 0x9,
- .tx_pu = 0x10,
- .bg_vref = 0x8,
- .drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
- .preemphasis = { 0x00, 0x00, 0x00, 0x00 },
- }, {
- .frequency = 75000000,
- .vcocap = 0x3,
- .ichpmp = 0x1,
- .loadadj = 0x3,
- .termadj = 0x9,
- .tx_pu = 0x40,
- .bg_vref = 0x8,
- .drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
- .preemphasis = { 0x00, 0x00, 0x00, 0x00 },
- }, {
- .frequency = 150000000,
- .vcocap = 0x3,
- .ichpmp = 0x1,
- .loadadj = 0x3,
- .termadj = 0x9,
- .tx_pu = 0x66,
- .bg_vref = 0x8,
- .drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
- .preemphasis = { 0x00, 0x00, 0x00, 0x00 },
- }, {
- .frequency = 300000000,
- .vcocap = 0x3,
- .ichpmp = 0x1,
- .loadadj = 0x3,
- .termadj = 0x9,
- .tx_pu = 0x66,
- .bg_vref = 0xa,
- .drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
- .preemphasis = { 0x00, 0x17, 0x17, 0x17 },
- }, {
- .frequency = 600000000,
- .vcocap = 0x3,
- .ichpmp = 0x1,
- .loadadj = 0x3,
- .termadj = 0x9,
- .tx_pu = 0x66,
- .bg_vref = 0x8,
- .drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
- .preemphasis = { 0x00, 0x00, 0x00, 0x00 },
- },
- };
- #else
- static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
- {
- .frequency = 75000000,
- .vcocap = 0x3,
- .ichpmp = 0x1,
- .loadadj = 0x3,
- .termadj = 0x9,
- .tx_pu = 0x40,
- .bg_vref = 0x8,
- .drive_current = { 0x29, 0x29, 0x29, 0x29 },
- .preemphasis = { 0x00, 0x00, 0x00, 0x00 },
- }, {
- .frequency = 150000000,
- .vcocap = 0x3,
- .ichpmp = 0x1,
- .loadadj = 0x3,
- .termadj = 0x9,
- .tx_pu = 0x66,
- .bg_vref = 0x8,
- .drive_current = { 0x30, 0x37, 0x37, 0x37 },
- .preemphasis = { 0x01, 0x02, 0x02, 0x02 },
- }, {
- .frequency = 300000000,
- .vcocap = 0x3,
- .ichpmp = 0x6,
- .loadadj = 0x3,
- .termadj = 0x9,
- .tx_pu = 0x66,
- .bg_vref = 0xf,
- .drive_current = { 0x30, 0x37, 0x37, 0x37 },
- .preemphasis = { 0x10, 0x3e, 0x3e, 0x3e },
- }, {
- .frequency = 600000000,
- .vcocap = 0x3,
- .ichpmp = 0xa,
- .loadadj = 0x3,
- .termadj = 0xb,
- .tx_pu = 0x66,
- .bg_vref = 0xe,
- .drive_current = { 0x35, 0x3e, 0x3e, 0x3e },
- .preemphasis = { 0x02, 0x3f, 0x3f, 0x3f },
- },
- };
- #endif
- struct tegra_sor_soc {
- bool supports_edp;
- bool supports_lvds;
- bool supports_hdmi;
- bool supports_dp;
- const struct tegra_sor_hdmi_settings *settings;
- unsigned int num_settings;
- const u8 *xbar_cfg;
- };
- struct tegra_sor;
- struct tegra_sor_ops {
- const char *name;
- int (*probe)(struct tegra_sor *sor);
- int (*remove)(struct tegra_sor *sor);
- };
- struct tegra_sor {
- struct host1x_client client;
- struct tegra_output output;
- struct device *dev;
- const struct tegra_sor_soc *soc;
- void __iomem *regs;
- struct reset_control *rst;
- struct clk *clk_parent;
- struct clk *clk_brick;
- struct clk *clk_safe;
- struct clk *clk_src;
- struct clk *clk_dp;
- struct clk *clk;
- struct drm_dp_aux *aux;
- struct drm_info_list *debugfs_files;
- struct drm_minor *minor;
- struct dentry *debugfs;
- const struct tegra_sor_ops *ops;
- /* for HDMI 2.0 */
- struct tegra_sor_hdmi_settings *settings;
- unsigned int num_settings;
- struct regulator *avdd_io_supply;
- struct regulator *vdd_pll_supply;
- struct regulator *hdmi_supply;
- };
- struct tegra_sor_state {
- struct drm_connector_state base;
- unsigned int bpc;
- };
- static inline struct tegra_sor_state *
- to_sor_state(struct drm_connector_state *state)
- {
- return container_of(state, struct tegra_sor_state, base);
- }
- struct tegra_sor_config {
- u32 bits_per_pixel;
- u32 active_polarity;
- u32 active_count;
- u32 tu_size;
- u32 active_frac;
- u32 watermark;
- u32 hblank_symbols;
- u32 vblank_symbols;
- };
- static inline struct tegra_sor *
- host1x_client_to_sor(struct host1x_client *client)
- {
- return container_of(client, struct tegra_sor, client);
- }
- static inline struct tegra_sor *to_sor(struct tegra_output *output)
- {
- return container_of(output, struct tegra_sor, output);
- }
- static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned long offset)
- {
- return readl(sor->regs + (offset << 2));
- }
- static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
- unsigned long offset)
- {
- writel(value, sor->regs + (offset << 2));
- }
- static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent)
- {
- int err;
- clk_disable_unprepare(sor->clk);
- err = clk_set_parent(sor->clk, parent);
- if (err < 0)
- return err;
- err = clk_prepare_enable(sor->clk);
- if (err < 0)
- return err;
- return 0;
- }
- struct tegra_clk_sor_brick {
- struct clk_hw hw;
- struct tegra_sor *sor;
- };
- static inline struct tegra_clk_sor_brick *to_brick(struct clk_hw *hw)
- {
- return container_of(hw, struct tegra_clk_sor_brick, hw);
- }
- static const char * const tegra_clk_sor_brick_parents[] = {
- "pll_d2_out0", "pll_dp"
- };
- static int tegra_clk_sor_brick_set_parent(struct clk_hw *hw, u8 index)
- {
- struct tegra_clk_sor_brick *brick = to_brick(hw);
- struct tegra_sor *sor = brick->sor;
- u32 value;
- value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
- value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
- switch (index) {
- case 0:
- value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
- break;
- case 1:
- value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
- break;
- }
- tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
- return 0;
- }
- static u8 tegra_clk_sor_brick_get_parent(struct clk_hw *hw)
- {
- struct tegra_clk_sor_brick *brick = to_brick(hw);
- struct tegra_sor *sor = brick->sor;
- u8 parent = U8_MAX;
- u32 value;
- value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
- switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) {
- case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK:
- case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK:
- parent = 0;
- break;
- case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK:
- case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK:
- parent = 1;
- break;
- }
- return parent;
- }
- static const struct clk_ops tegra_clk_sor_brick_ops = {
- .set_parent = tegra_clk_sor_brick_set_parent,
- .get_parent = tegra_clk_sor_brick_get_parent,
- };
- static struct clk *tegra_clk_sor_brick_register(struct tegra_sor *sor,
- const char *name)
- {
- struct tegra_clk_sor_brick *brick;
- struct clk_init_data init;
- struct clk *clk;
- brick = devm_kzalloc(sor->dev, sizeof(*brick), GFP_KERNEL);
- if (!brick)
- return ERR_PTR(-ENOMEM);
- brick->sor = sor;
- init.name = name;
- init.flags = 0;
- init.parent_names = tegra_clk_sor_brick_parents;
- init.num_parents = ARRAY_SIZE(tegra_clk_sor_brick_parents);
- init.ops = &tegra_clk_sor_brick_ops;
- brick->hw.init = &init;
- clk = devm_clk_register(sor->dev, &brick->hw);
- return clk;
- }
- static int tegra_sor_dp_train_fast(struct tegra_sor *sor,
- struct drm_dp_link *link)
- {
- unsigned int i;
- u8 pattern;
- u32 value;
- int err;
- /* setup lane parameters */
- value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) |
- SOR_LANE_DRIVE_CURRENT_LANE2(0x40) |
- SOR_LANE_DRIVE_CURRENT_LANE1(0x40) |
- SOR_LANE_DRIVE_CURRENT_LANE0(0x40);
- tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
- value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) |
- SOR_LANE_PREEMPHASIS_LANE2(0x0f) |
- SOR_LANE_PREEMPHASIS_LANE1(0x0f) |
- SOR_LANE_PREEMPHASIS_LANE0(0x0f);
- tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
- value = SOR_LANE_POSTCURSOR_LANE3(0x00) |
- SOR_LANE_POSTCURSOR_LANE2(0x00) |
- SOR_LANE_POSTCURSOR_LANE1(0x00) |
- SOR_LANE_POSTCURSOR_LANE0(0x00);
- tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0);
- /* disable LVDS mode */
- tegra_sor_writel(sor, 0, SOR_LVDS);
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value |= SOR_DP_PADCTL_TX_PU_ENABLE;
- value &= ~SOR_DP_PADCTL_TX_PU_MASK;
- value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
- SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- usleep_range(10, 100);
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
- SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B);
- if (err < 0)
- return err;
- for (i = 0, value = 0; i < link->num_lanes; i++) {
- unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
- SOR_DP_TPG_SCRAMBLER_NONE |
- SOR_DP_TPG_PATTERN_TRAIN1;
- value = (value << 8) | lane;
- }
- tegra_sor_writel(sor, value, SOR_DP_TPG);
- pattern = DP_TRAINING_PATTERN_1;
- err = drm_dp_aux_train(sor->aux, link, pattern);
- if (err < 0)
- return err;
- value = tegra_sor_readl(sor, SOR_DP_SPARE0);
- value |= SOR_DP_SPARE_SEQ_ENABLE;
- value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
- value |= SOR_DP_SPARE_MACRO_SOR_CLK;
- tegra_sor_writel(sor, value, SOR_DP_SPARE0);
- for (i = 0, value = 0; i < link->num_lanes; i++) {
- unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
- SOR_DP_TPG_SCRAMBLER_NONE |
- SOR_DP_TPG_PATTERN_TRAIN2;
- value = (value << 8) | lane;
- }
- tegra_sor_writel(sor, value, SOR_DP_TPG);
- pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2;
- err = drm_dp_aux_train(sor->aux, link, pattern);
- if (err < 0)
- return err;
- for (i = 0, value = 0; i < link->num_lanes; i++) {
- unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
- SOR_DP_TPG_SCRAMBLER_GALIOS |
- SOR_DP_TPG_PATTERN_NONE;
- value = (value << 8) | lane;
- }
- tegra_sor_writel(sor, value, SOR_DP_TPG);
- pattern = DP_TRAINING_PATTERN_DISABLE;
- err = drm_dp_aux_train(sor->aux, link, pattern);
- if (err < 0)
- return err;
- return 0;
- }
- static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor)
- {
- u32 mask = 0x08, adj = 0, value;
- /* enable pad calibration logic */
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- value = tegra_sor_readl(sor, SOR_PLL1);
- value |= SOR_PLL1_TMDS_TERM;
- tegra_sor_writel(sor, value, SOR_PLL1);
- while (mask) {
- adj |= mask;
- value = tegra_sor_readl(sor, SOR_PLL1);
- value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
- value |= SOR_PLL1_TMDS_TERMADJ(adj);
- tegra_sor_writel(sor, value, SOR_PLL1);
- usleep_range(100, 200);
- value = tegra_sor_readl(sor, SOR_PLL1);
- if (value & SOR_PLL1_TERM_COMPOUT)
- adj &= ~mask;
- mask >>= 1;
- }
- value = tegra_sor_readl(sor, SOR_PLL1);
- value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
- value |= SOR_PLL1_TMDS_TERMADJ(adj);
- tegra_sor_writel(sor, value, SOR_PLL1);
- /* disable pad calibration logic */
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value |= SOR_DP_PADCTL_PAD_CAL_PD;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- }
- static void tegra_sor_super_update(struct tegra_sor *sor)
- {
- tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
- tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
- tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
- }
- static void tegra_sor_update(struct tegra_sor *sor)
- {
- tegra_sor_writel(sor, 0, SOR_STATE0);
- tegra_sor_writel(sor, 1, SOR_STATE0);
- tegra_sor_writel(sor, 0, SOR_STATE0);
- }
- static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
- {
- u32 value;
- value = tegra_sor_readl(sor, SOR_PWM_DIV);
- value &= ~SOR_PWM_DIV_MASK;
- value |= 0x400; /* period */
- tegra_sor_writel(sor, value, SOR_PWM_DIV);
- value = tegra_sor_readl(sor, SOR_PWM_CTL);
- value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
- value |= 0x400; /* duty cycle */
- value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
- value |= SOR_PWM_CTL_TRIGGER;
- tegra_sor_writel(sor, value, SOR_PWM_CTL);
- timeout = jiffies + msecs_to_jiffies(timeout);
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_PWM_CTL);
- if ((value & SOR_PWM_CTL_TRIGGER) == 0)
- return 0;
- usleep_range(25, 100);
- }
- return -ETIMEDOUT;
- }
- static int tegra_sor_attach(struct tegra_sor *sor)
- {
- unsigned long value, timeout;
- /* wake up in normal mode */
- value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
- value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
- value |= SOR_SUPER_STATE_MODE_NORMAL;
- tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
- tegra_sor_super_update(sor);
- /* attach */
- value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
- value |= SOR_SUPER_STATE_ATTACHED;
- tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
- tegra_sor_super_update(sor);
- timeout = jiffies + msecs_to_jiffies(250);
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_TEST);
- if ((value & SOR_TEST_ATTACHED) != 0)
- return 0;
- usleep_range(25, 100);
- }
- return -ETIMEDOUT;
- }
- static int tegra_sor_wakeup(struct tegra_sor *sor)
- {
- unsigned long value, timeout;
- timeout = jiffies + msecs_to_jiffies(250);
- /* wait for head to wake up */
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_TEST);
- value &= SOR_TEST_HEAD_MODE_MASK;
- if (value == SOR_TEST_HEAD_MODE_AWAKE)
- return 0;
- usleep_range(25, 100);
- }
- return -ETIMEDOUT;
- }
- static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
- {
- u32 value;
- value = tegra_sor_readl(sor, SOR_PWR);
- value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
- tegra_sor_writel(sor, value, SOR_PWR);
- timeout = jiffies + msecs_to_jiffies(timeout);
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_PWR);
- if ((value & SOR_PWR_TRIGGER) == 0)
- return 0;
- usleep_range(25, 100);
- }
- return -ETIMEDOUT;
- }
- struct tegra_sor_params {
- /* number of link clocks per line */
- unsigned int num_clocks;
- /* ratio between input and output */
- u64 ratio;
- /* precision factor */
- u64 precision;
- unsigned int active_polarity;
- unsigned int active_count;
- unsigned int active_frac;
- unsigned int tu_size;
- unsigned int error;
- };
- static int tegra_sor_compute_params(struct tegra_sor *sor,
- struct tegra_sor_params *params,
- unsigned int tu_size)
- {
- u64 active_sym, active_count, frac, approx;
- u32 active_polarity, active_frac = 0;
- const u64 f = params->precision;
- s64 error;
- active_sym = params->ratio * tu_size;
- active_count = div_u64(active_sym, f) * f;
- frac = active_sym - active_count;
- /* fraction < 0.5 */
- if (frac >= (f / 2)) {
- active_polarity = 1;
- frac = f - frac;
- } else {
- active_polarity = 0;
- }
- if (frac != 0) {
- frac = div_u64(f * f, frac); /* 1/fraction */
- if (frac <= (15 * f)) {
- active_frac = div_u64(frac, f);
- /* round up */
- if (active_polarity)
- active_frac++;
- } else {
- active_frac = active_polarity ? 1 : 15;
- }
- }
- if (active_frac == 1)
- active_polarity = 0;
- if (active_polarity == 1) {
- if (active_frac) {
- approx = active_count + (active_frac * (f - 1)) * f;
- approx = div_u64(approx, active_frac * f);
- } else {
- approx = active_count + f;
- }
- } else {
- if (active_frac)
- approx = active_count + div_u64(f, active_frac);
- else
- approx = active_count;
- }
- error = div_s64(active_sym - approx, tu_size);
- error *= params->num_clocks;
- if (error <= 0 && abs(error) < params->error) {
- params->active_count = div_u64(active_count, f);
- params->active_polarity = active_polarity;
- params->active_frac = active_frac;
- params->error = abs(error);
- params->tu_size = tu_size;
- if (error == 0)
- return true;
- }
- return false;
- }
- static int tegra_sor_compute_config(struct tegra_sor *sor,
- const struct drm_display_mode *mode,
- struct tegra_sor_config *config,
- struct drm_dp_link *link)
- {
- const u64 f = 100000, link_rate = link->rate * 1000;
- const u64 pclk = mode->clock * 1000;
- u64 input, output, watermark, num;
- struct tegra_sor_params params;
- u32 num_syms_per_line;
- unsigned int i;
- if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel)
- return -EINVAL;
- output = link_rate * 8 * link->num_lanes;
- input = pclk * config->bits_per_pixel;
- if (input >= output)
- return -ERANGE;
- memset(¶ms, 0, sizeof(params));
- params.ratio = div64_u64(input * f, output);
- params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
- params.precision = f;
- params.error = 64 * f;
- params.tu_size = 64;
- for (i = params.tu_size; i >= 32; i--)
- if (tegra_sor_compute_params(sor, ¶ms, i))
- break;
- if (params.active_frac == 0) {
- config->active_polarity = 0;
- config->active_count = params.active_count;
- if (!params.active_polarity)
- config->active_count--;
- config->tu_size = params.tu_size;
- config->active_frac = 1;
- } else {
- config->active_polarity = params.active_polarity;
- config->active_count = params.active_count;
- config->active_frac = params.active_frac;
- config->tu_size = params.tu_size;
- }
- dev_dbg(sor->dev,
- "polarity: %d active count: %d tu size: %d active frac: %d\n",
- config->active_polarity, config->active_count,
- config->tu_size, config->active_frac);
- watermark = params.ratio * config->tu_size * (f - params.ratio);
- watermark = div_u64(watermark, f);
- watermark = div_u64(watermark + params.error, f);
- config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
- num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
- (link->num_lanes * 8);
- if (config->watermark > 30) {
- config->watermark = 30;
- dev_err(sor->dev,
- "unable to compute TU size, forcing watermark to %u\n",
- config->watermark);
- } else if (config->watermark > num_syms_per_line) {
- config->watermark = num_syms_per_line;
- dev_err(sor->dev, "watermark too high, forcing to %u\n",
- config->watermark);
- }
- /* compute the number of symbols per horizontal blanking interval */
- num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
- config->hblank_symbols = div_u64(num, pclk);
- if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
- config->hblank_symbols -= 3;
- config->hblank_symbols -= 12 / link->num_lanes;
- /* compute the number of symbols per vertical blanking interval */
- num = (mode->hdisplay - 25) * link_rate;
- config->vblank_symbols = div_u64(num, pclk);
- config->vblank_symbols -= 36 / link->num_lanes + 4;
- dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
- config->vblank_symbols);
- return 0;
- }
- static void tegra_sor_apply_config(struct tegra_sor *sor,
- const struct tegra_sor_config *config)
- {
- u32 value;
- value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
- value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
- value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size);
- tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
- value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
- value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
- value |= SOR_DP_CONFIG_WATERMARK(config->watermark);
- value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
- value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count);
- value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
- value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac);
- if (config->active_polarity)
- value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
- else
- value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
- value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
- value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
- tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
- value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
- value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
- value |= config->hblank_symbols & 0xffff;
- tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
- value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
- value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
- value |= config->vblank_symbols & 0xffff;
- tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
- }
- static void tegra_sor_mode_set(struct tegra_sor *sor,
- const struct drm_display_mode *mode,
- struct tegra_sor_state *state)
- {
- struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc);
- unsigned int vbe, vse, hbe, hse, vbs, hbs;
- u32 value;
- value = tegra_sor_readl(sor, SOR_STATE1);
- value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK;
- value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
- value &= ~SOR_STATE_ASY_OWNER_MASK;
- value |= SOR_STATE_ASY_CRC_MODE_COMPLETE |
- SOR_STATE_ASY_OWNER(dc->pipe + 1);
- if (mode->flags & DRM_MODE_FLAG_PHSYNC)
- value &= ~SOR_STATE_ASY_HSYNCPOL;
- if (mode->flags & DRM_MODE_FLAG_NHSYNC)
- value |= SOR_STATE_ASY_HSYNCPOL;
- if (mode->flags & DRM_MODE_FLAG_PVSYNC)
- value &= ~SOR_STATE_ASY_VSYNCPOL;
- if (mode->flags & DRM_MODE_FLAG_NVSYNC)
- value |= SOR_STATE_ASY_VSYNCPOL;
- switch (state->bpc) {
- case 16:
- value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444;
- break;
- case 12:
- value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444;
- break;
- case 10:
- value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444;
- break;
- case 8:
- value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
- break;
- case 6:
- value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
- break;
- default:
- value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
- break;
- }
- tegra_sor_writel(sor, value, SOR_STATE1);
- /*
- * TODO: The video timing programming below doesn't seem to match the
- * register definitions.
- */
- value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
- tegra_sor_writel(sor, value, SOR_HEAD_STATE1(dc->pipe));
- /* sync end = sync width - 1 */
- vse = mode->vsync_end - mode->vsync_start - 1;
- hse = mode->hsync_end - mode->hsync_start - 1;
- value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
- tegra_sor_writel(sor, value, SOR_HEAD_STATE2(dc->pipe));
- /* blank end = sync end + back porch */
- vbe = vse + (mode->vtotal - mode->vsync_end);
- hbe = hse + (mode->htotal - mode->hsync_end);
- value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
- tegra_sor_writel(sor, value, SOR_HEAD_STATE3(dc->pipe));
- /* blank start = blank end + active */
- vbs = vbe + mode->vdisplay;
- hbs = hbe + mode->hdisplay;
- value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
- tegra_sor_writel(sor, value, SOR_HEAD_STATE4(dc->pipe));
- /* XXX interlacing support */
- tegra_sor_writel(sor, 0x001, SOR_HEAD_STATE5(dc->pipe));
- }
- static int tegra_sor_detach(struct tegra_sor *sor)
- {
- unsigned long value, timeout;
- /* switch to safe mode */
- value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
- value &= ~SOR_SUPER_STATE_MODE_NORMAL;
- tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
- tegra_sor_super_update(sor);
- timeout = jiffies + msecs_to_jiffies(250);
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_PWR);
- if (value & SOR_PWR_MODE_SAFE)
- break;
- }
- if ((value & SOR_PWR_MODE_SAFE) == 0)
- return -ETIMEDOUT;
- /* go to sleep */
- value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
- value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
- tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
- tegra_sor_super_update(sor);
- /* detach */
- value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
- value &= ~SOR_SUPER_STATE_ATTACHED;
- tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
- tegra_sor_super_update(sor);
- timeout = jiffies + msecs_to_jiffies(250);
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_TEST);
- if ((value & SOR_TEST_ATTACHED) == 0)
- break;
- usleep_range(25, 100);
- }
- if ((value & SOR_TEST_ATTACHED) != 0)
- return -ETIMEDOUT;
- return 0;
- }
- static int tegra_sor_power_down(struct tegra_sor *sor)
- {
- unsigned long value, timeout;
- int err;
- value = tegra_sor_readl(sor, SOR_PWR);
- value &= ~SOR_PWR_NORMAL_STATE_PU;
- value |= SOR_PWR_TRIGGER;
- tegra_sor_writel(sor, value, SOR_PWR);
- timeout = jiffies + msecs_to_jiffies(250);
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_PWR);
- if ((value & SOR_PWR_TRIGGER) == 0)
- return 0;
- usleep_range(25, 100);
- }
- if ((value & SOR_PWR_TRIGGER) != 0)
- return -ETIMEDOUT;
- /* switch to safe parent clock */
- err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
- if (err < 0)
- dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
- SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- /* stop lane sequencer */
- value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
- SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
- tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
- timeout = jiffies + msecs_to_jiffies(250);
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
- if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
- break;
- usleep_range(25, 100);
- }
- if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
- return -ETIMEDOUT;
- value = tegra_sor_readl(sor, SOR_PLL2);
- value |= SOR_PLL2_PORT_POWERDOWN;
- tegra_sor_writel(sor, value, SOR_PLL2);
- usleep_range(20, 100);
- value = tegra_sor_readl(sor, SOR_PLL0);
- value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
- tegra_sor_writel(sor, value, SOR_PLL0);
- value = tegra_sor_readl(sor, SOR_PLL2);
- value |= SOR_PLL2_SEQ_PLLCAPPD;
- value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
- tegra_sor_writel(sor, value, SOR_PLL2);
- usleep_range(20, 100);
- return 0;
- }
- static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
- {
- u32 value;
- timeout = jiffies + msecs_to_jiffies(timeout);
- while (time_before(jiffies, timeout)) {
- value = tegra_sor_readl(sor, SOR_CRCA);
- if (value & SOR_CRCA_VALID)
- return 0;
- usleep_range(100, 200);
- }
- return -ETIMEDOUT;
- }
- static int tegra_sor_show_crc(struct seq_file *s, void *data)
- {
- struct drm_info_node *node = s->private;
- struct tegra_sor *sor = node->info_ent->data;
- struct drm_crtc *crtc = sor->output.encoder.crtc;
- struct drm_device *drm = node->minor->dev;
- int err = 0;
- u32 value;
- drm_modeset_lock_all(drm);
- if (!crtc || !crtc->state->active) {
- err = -EBUSY;
- goto unlock;
- }
- value = tegra_sor_readl(sor, SOR_STATE1);
- value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
- tegra_sor_writel(sor, value, SOR_STATE1);
- value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
- value |= SOR_CRC_CNTRL_ENABLE;
- tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
- value = tegra_sor_readl(sor, SOR_TEST);
- value &= ~SOR_TEST_CRC_POST_SERIALIZE;
- tegra_sor_writel(sor, value, SOR_TEST);
- err = tegra_sor_crc_wait(sor, 100);
- if (err < 0)
- goto unlock;
- tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
- value = tegra_sor_readl(sor, SOR_CRCB);
- seq_printf(s, "%08x\n", value);
- unlock:
- drm_modeset_unlock_all(drm);
- return err;
- }
- static int tegra_sor_show_regs(struct seq_file *s, void *data)
- {
- struct drm_info_node *node = s->private;
- struct tegra_sor *sor = node->info_ent->data;
- struct drm_crtc *crtc = sor->output.encoder.crtc;
- struct drm_device *drm = node->minor->dev;
- int err = 0;
- drm_modeset_lock_all(drm);
- if (!crtc || !crtc->state->active) {
- err = -EBUSY;
- goto unlock;
- }
- #define DUMP_REG(name) \
- seq_printf(s, "%-38s %#05x %08x\n", #name, name, \
- tegra_sor_readl(sor, name))
- DUMP_REG(SOR_CTXSW);
- DUMP_REG(SOR_SUPER_STATE0);
- DUMP_REG(SOR_SUPER_STATE1);
- DUMP_REG(SOR_STATE0);
- DUMP_REG(SOR_STATE1);
- DUMP_REG(SOR_HEAD_STATE0(0));
- DUMP_REG(SOR_HEAD_STATE0(1));
- DUMP_REG(SOR_HEAD_STATE1(0));
- DUMP_REG(SOR_HEAD_STATE1(1));
- DUMP_REG(SOR_HEAD_STATE2(0));
- DUMP_REG(SOR_HEAD_STATE2(1));
- DUMP_REG(SOR_HEAD_STATE3(0));
- DUMP_REG(SOR_HEAD_STATE3(1));
- DUMP_REG(SOR_HEAD_STATE4(0));
- DUMP_REG(SOR_HEAD_STATE4(1));
- DUMP_REG(SOR_HEAD_STATE5(0));
- DUMP_REG(SOR_HEAD_STATE5(1));
- DUMP_REG(SOR_CRC_CNTRL);
- DUMP_REG(SOR_DP_DEBUG_MVID);
- DUMP_REG(SOR_CLK_CNTRL);
- DUMP_REG(SOR_CAP);
- DUMP_REG(SOR_PWR);
- DUMP_REG(SOR_TEST);
- DUMP_REG(SOR_PLL0);
- DUMP_REG(SOR_PLL1);
- DUMP_REG(SOR_PLL2);
- DUMP_REG(SOR_PLL3);
- DUMP_REG(SOR_CSTM);
- DUMP_REG(SOR_LVDS);
- DUMP_REG(SOR_CRCA);
- DUMP_REG(SOR_CRCB);
- DUMP_REG(SOR_BLANK);
- DUMP_REG(SOR_SEQ_CTL);
- DUMP_REG(SOR_LANE_SEQ_CTL);
- DUMP_REG(SOR_SEQ_INST(0));
- DUMP_REG(SOR_SEQ_INST(1));
- DUMP_REG(SOR_SEQ_INST(2));
- DUMP_REG(SOR_SEQ_INST(3));
- DUMP_REG(SOR_SEQ_INST(4));
- DUMP_REG(SOR_SEQ_INST(5));
- DUMP_REG(SOR_SEQ_INST(6));
- DUMP_REG(SOR_SEQ_INST(7));
- DUMP_REG(SOR_SEQ_INST(8));
- DUMP_REG(SOR_SEQ_INST(9));
- DUMP_REG(SOR_SEQ_INST(10));
- DUMP_REG(SOR_SEQ_INST(11));
- DUMP_REG(SOR_SEQ_INST(12));
- DUMP_REG(SOR_SEQ_INST(13));
- DUMP_REG(SOR_SEQ_INST(14));
- DUMP_REG(SOR_SEQ_INST(15));
- DUMP_REG(SOR_PWM_DIV);
- DUMP_REG(SOR_PWM_CTL);
- DUMP_REG(SOR_VCRC_A0);
- DUMP_REG(SOR_VCRC_A1);
- DUMP_REG(SOR_VCRC_B0);
- DUMP_REG(SOR_VCRC_B1);
- DUMP_REG(SOR_CCRC_A0);
- DUMP_REG(SOR_CCRC_A1);
- DUMP_REG(SOR_CCRC_B0);
- DUMP_REG(SOR_CCRC_B1);
- DUMP_REG(SOR_EDATA_A0);
- DUMP_REG(SOR_EDATA_A1);
- DUMP_REG(SOR_EDATA_B0);
- DUMP_REG(SOR_EDATA_B1);
- DUMP_REG(SOR_COUNT_A0);
- DUMP_REG(SOR_COUNT_A1);
- DUMP_REG(SOR_COUNT_B0);
- DUMP_REG(SOR_COUNT_B1);
- DUMP_REG(SOR_DEBUG_A0);
- DUMP_REG(SOR_DEBUG_A1);
- DUMP_REG(SOR_DEBUG_B0);
- DUMP_REG(SOR_DEBUG_B1);
- DUMP_REG(SOR_TRIG);
- DUMP_REG(SOR_MSCHECK);
- DUMP_REG(SOR_XBAR_CTRL);
- DUMP_REG(SOR_XBAR_POL);
- DUMP_REG(SOR_DP_LINKCTL0);
- DUMP_REG(SOR_DP_LINKCTL1);
- DUMP_REG(SOR_LANE_DRIVE_CURRENT0);
- DUMP_REG(SOR_LANE_DRIVE_CURRENT1);
- DUMP_REG(SOR_LANE4_DRIVE_CURRENT0);
- DUMP_REG(SOR_LANE4_DRIVE_CURRENT1);
- DUMP_REG(SOR_LANE_PREEMPHASIS0);
- DUMP_REG(SOR_LANE_PREEMPHASIS1);
- DUMP_REG(SOR_LANE4_PREEMPHASIS0);
- DUMP_REG(SOR_LANE4_PREEMPHASIS1);
- DUMP_REG(SOR_LANE_POSTCURSOR0);
- DUMP_REG(SOR_LANE_POSTCURSOR1);
- DUMP_REG(SOR_DP_CONFIG0);
- DUMP_REG(SOR_DP_CONFIG1);
- DUMP_REG(SOR_DP_MN0);
- DUMP_REG(SOR_DP_MN1);
- DUMP_REG(SOR_DP_PADCTL0);
- DUMP_REG(SOR_DP_PADCTL1);
- DUMP_REG(SOR_DP_DEBUG0);
- DUMP_REG(SOR_DP_DEBUG1);
- DUMP_REG(SOR_DP_SPARE0);
- DUMP_REG(SOR_DP_SPARE1);
- DUMP_REG(SOR_DP_AUDIO_CTRL);
- DUMP_REG(SOR_DP_AUDIO_HBLANK_SYMBOLS);
- DUMP_REG(SOR_DP_AUDIO_VBLANK_SYMBOLS);
- DUMP_REG(SOR_DP_GENERIC_INFOFRAME_HEADER);
- DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK0);
- DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK1);
- DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK2);
- DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK3);
- DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK4);
- DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK5);
- DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK6);
- DUMP_REG(SOR_DP_TPG);
- DUMP_REG(SOR_DP_TPG_CONFIG);
- DUMP_REG(SOR_DP_LQ_CSTM0);
- DUMP_REG(SOR_DP_LQ_CSTM1);
- DUMP_REG(SOR_DP_LQ_CSTM2);
- #undef DUMP_REG
- unlock:
- drm_modeset_unlock_all(drm);
- return err;
- }
- static const struct drm_info_list debugfs_files[] = {
- { "crc", tegra_sor_show_crc, 0, NULL },
- { "regs", tegra_sor_show_regs, 0, NULL },
- };
- static int tegra_sor_debugfs_init(struct tegra_sor *sor,
- struct drm_minor *minor)
- {
- const char *name = sor->soc->supports_dp ? "sor1" : "sor";
- unsigned int i;
- int err;
- sor->debugfs = debugfs_create_dir(name, minor->debugfs_root);
- if (!sor->debugfs)
- return -ENOMEM;
- sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
- GFP_KERNEL);
- if (!sor->debugfs_files) {
- err = -ENOMEM;
- goto remove;
- }
- for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
- sor->debugfs_files[i].data = sor;
- err = drm_debugfs_create_files(sor->debugfs_files,
- ARRAY_SIZE(debugfs_files),
- sor->debugfs, minor);
- if (err < 0)
- goto free;
- sor->minor = minor;
- return 0;
- free:
- kfree(sor->debugfs_files);
- sor->debugfs_files = NULL;
- remove:
- debugfs_remove_recursive(sor->debugfs);
- sor->debugfs = NULL;
- return err;
- }
- static void tegra_sor_debugfs_exit(struct tegra_sor *sor)
- {
- drm_debugfs_remove_files(sor->debugfs_files, ARRAY_SIZE(debugfs_files),
- sor->minor);
- sor->minor = NULL;
- kfree(sor->debugfs_files);
- sor->debugfs_files = NULL;
- debugfs_remove_recursive(sor->debugfs);
- sor->debugfs = NULL;
- }
- static void tegra_sor_connector_reset(struct drm_connector *connector)
- {
- struct tegra_sor_state *state;
- state = kzalloc(sizeof(*state), GFP_KERNEL);
- if (!state)
- return;
- if (connector->state) {
- __drm_atomic_helper_connector_destroy_state(connector->state);
- kfree(connector->state);
- }
- __drm_atomic_helper_connector_reset(connector, &state->base);
- }
- static enum drm_connector_status
- tegra_sor_connector_detect(struct drm_connector *connector, bool force)
- {
- struct tegra_output *output = connector_to_output(connector);
- struct tegra_sor *sor = to_sor(output);
- if (sor->aux)
- return drm_dp_aux_detect(sor->aux);
- return tegra_output_connector_detect(connector, force);
- }
- static struct drm_connector_state *
- tegra_sor_connector_duplicate_state(struct drm_connector *connector)
- {
- struct tegra_sor_state *state = to_sor_state(connector->state);
- struct tegra_sor_state *copy;
- copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
- if (!copy)
- return NULL;
- __drm_atomic_helper_connector_duplicate_state(connector, ©->base);
- return ©->base;
- }
- static const struct drm_connector_funcs tegra_sor_connector_funcs = {
- .dpms = drm_atomic_helper_connector_dpms,
- .reset = tegra_sor_connector_reset,
- .detect = tegra_sor_connector_detect,
- .fill_modes = drm_helper_probe_single_connector_modes,
- .destroy = tegra_output_connector_destroy,
- .atomic_duplicate_state = tegra_sor_connector_duplicate_state,
- .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
- };
- static int tegra_sor_connector_get_modes(struct drm_connector *connector)
- {
- struct tegra_output *output = connector_to_output(connector);
- struct tegra_sor *sor = to_sor(output);
- int err;
- if (sor->aux)
- drm_dp_aux_enable(sor->aux);
- err = tegra_output_connector_get_modes(connector);
- if (sor->aux)
- drm_dp_aux_disable(sor->aux);
- return err;
- }
- static enum drm_mode_status
- tegra_sor_connector_mode_valid(struct drm_connector *connector,
- struct drm_display_mode *mode)
- {
- /* HDMI 2.0 modes are not yet supported */
- if (mode->clock > 340000)
- return MODE_NOCLOCK;
- return MODE_OK;
- }
- static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
- .get_modes = tegra_sor_connector_get_modes,
- .mode_valid = tegra_sor_connector_mode_valid,
- };
- static const struct drm_encoder_funcs tegra_sor_encoder_funcs = {
- .destroy = tegra_output_encoder_destroy,
- };
- static void tegra_sor_edp_disable(struct drm_encoder *encoder)
- {
- struct tegra_output *output = encoder_to_output(encoder);
- struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
- struct tegra_sor *sor = to_sor(output);
- u32 value;
- int err;
- if (output->panel)
- drm_panel_disable(output->panel);
- err = tegra_sor_detach(sor);
- if (err < 0)
- dev_err(sor->dev, "failed to detach SOR: %d\n", err);
- tegra_sor_writel(sor, 0, SOR_STATE1);
- tegra_sor_update(sor);
- /*
- * The following accesses registers of the display controller, so make
- * sure it's only executed when the output is attached to one.
- */
- if (dc) {
- value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
- value &= ~SOR_ENABLE;
- tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
- tegra_dc_commit(dc);
- }
- err = tegra_sor_power_down(sor);
- if (err < 0)
- dev_err(sor->dev, "failed to power down SOR: %d\n", err);
- if (sor->aux) {
- err = drm_dp_aux_disable(sor->aux);
- if (err < 0)
- dev_err(sor->dev, "failed to disable DP: %d\n", err);
- }
- err = tegra_io_rail_power_off(TEGRA_IO_RAIL_LVDS);
- if (err < 0)
- dev_err(sor->dev, "failed to power off I/O rail: %d\n", err);
- if (output->panel)
- drm_panel_unprepare(output->panel);
- pm_runtime_put(sor->dev);
- }
- #if 0
- static int calc_h_ref_to_sync(const struct drm_display_mode *mode,
- unsigned int *value)
- {
- unsigned int hfp, hsw, hbp, a = 0, b;
- hfp = mode->hsync_start - mode->hdisplay;
- hsw = mode->hsync_end - mode->hsync_start;
- hbp = mode->htotal - mode->hsync_end;
- pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp);
- b = hfp - 1;
- pr_info("a: %u, b: %u\n", a, b);
- pr_info("a + hsw + hbp = %u\n", a + hsw + hbp);
- if (a + hsw + hbp <= 11) {
- a = 1 + 11 - hsw - hbp;
- pr_info("a: %u\n", a);
- }
- if (a > b)
- return -EINVAL;
- if (hsw < 1)
- return -EINVAL;
- if (mode->hdisplay < 16)
- return -EINVAL;
- if (value) {
- if (b > a && a % 2)
- *value = a + 1;
- else
- *value = a;
- }
- return 0;
- }
- #endif
- static void tegra_sor_edp_enable(struct drm_encoder *encoder)
- {
- struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
- struct tegra_output *output = encoder_to_output(encoder);
- struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
- struct tegra_sor *sor = to_sor(output);
- struct tegra_sor_config config;
- struct tegra_sor_state *state;
- struct drm_dp_link link;
- u8 rate, lanes;
- unsigned int i;
- int err = 0;
- u32 value;
- state = to_sor_state(output->connector.state);
- pm_runtime_get_sync(sor->dev);
- if (output->panel)
- drm_panel_prepare(output->panel);
- err = drm_dp_aux_enable(sor->aux);
- if (err < 0)
- dev_err(sor->dev, "failed to enable DP: %d\n", err);
- err = drm_dp_link_probe(sor->aux, &link);
- if (err < 0) {
- dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
- return;
- }
- /* switch to safe parent clock */
- err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
- if (err < 0)
- dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
- memset(&config, 0, sizeof(config));
- config.bits_per_pixel = state->bpc * 3;
- err = tegra_sor_compute_config(sor, mode, &config, &link);
- if (err < 0)
- dev_err(sor->dev, "failed to compute configuration: %d\n", err);
- value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
- value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
- value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
- tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
- value = tegra_sor_readl(sor, SOR_PLL2);
- value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
- tegra_sor_writel(sor, value, SOR_PLL2);
- usleep_range(20, 100);
- value = tegra_sor_readl(sor, SOR_PLL3);
- value |= SOR_PLL3_PLL_VDD_MODE_3V3;
- tegra_sor_writel(sor, value, SOR_PLL3);
- value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST |
- SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT;
- tegra_sor_writel(sor, value, SOR_PLL0);
- value = tegra_sor_readl(sor, SOR_PLL2);
- value |= SOR_PLL2_SEQ_PLLCAPPD;
- value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
- value |= SOR_PLL2_LVDS_ENABLE;
- tegra_sor_writel(sor, value, SOR_PLL2);
- value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM;
- tegra_sor_writel(sor, value, SOR_PLL1);
- while (true) {
- value = tegra_sor_readl(sor, SOR_PLL2);
- if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0)
- break;
- usleep_range(250, 1000);
- }
- value = tegra_sor_readl(sor, SOR_PLL2);
- value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
- value &= ~SOR_PLL2_PORT_POWERDOWN;
- tegra_sor_writel(sor, value, SOR_PLL2);
- /*
- * power up
- */
- /* set safe link bandwidth (1.62 Gbps) */
- value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
- value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
- value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62;
- tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
- /* step 1 */
- value = tegra_sor_readl(sor, SOR_PLL2);
- value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN |
- SOR_PLL2_BANDGAP_POWERDOWN;
- tegra_sor_writel(sor, value, SOR_PLL2);
- value = tegra_sor_readl(sor, SOR_PLL0);
- value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
- tegra_sor_writel(sor, value, SOR_PLL0);
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- /* step 2 */
- err = tegra_io_rail_power_on(TEGRA_IO_RAIL_LVDS);
- if (err < 0)
- dev_err(sor->dev, "failed to power on I/O rail: %d\n", err);
- usleep_range(5, 100);
- /* step 3 */
- value = tegra_sor_readl(sor, SOR_PLL2);
- value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
- tegra_sor_writel(sor, value, SOR_PLL2);
- usleep_range(20, 100);
- /* step 4 */
- value = tegra_sor_readl(sor, SOR_PLL0);
- value &= ~SOR_PLL0_VCOPD;
- value &= ~SOR_PLL0_PWR;
- tegra_sor_writel(sor, value, SOR_PLL0);
- value = tegra_sor_readl(sor, SOR_PLL2);
- value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
- tegra_sor_writel(sor, value, SOR_PLL2);
- usleep_range(200, 1000);
- /* step 5 */
- value = tegra_sor_readl(sor, SOR_PLL2);
- value &= ~SOR_PLL2_PORT_POWERDOWN;
- tegra_sor_writel(sor, value, SOR_PLL2);
- /* XXX not in TRM */
- for (value = 0, i = 0; i < 5; i++)
- value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
- SOR_XBAR_CTRL_LINK1_XSEL(i, i);
- tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
- tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
- /* switch to DP parent clock */
- err = tegra_sor_set_parent_clock(sor, sor->clk_dp);
- if (err < 0)
- dev_err(sor->dev, "failed to set parent clock: %d\n", err);
- /* power DP lanes */
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- if (link.num_lanes <= 2)
- value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2);
- else
- value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2;
- if (link.num_lanes <= 1)
- value &= ~SOR_DP_PADCTL_PD_TXD_1;
- else
- value |= SOR_DP_PADCTL_PD_TXD_1;
- if (link.num_lanes == 0)
- value &= ~SOR_DP_PADCTL_PD_TXD_0;
- else
- value |= SOR_DP_PADCTL_PD_TXD_0;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
- value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
- value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes);
- tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
- /* start lane sequencer */
- value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
- SOR_LANE_SEQ_CTL_POWER_STATE_UP;
- tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
- while (true) {
- value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
- if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
- break;
- usleep_range(250, 1000);
- }
- /* set link bandwidth */
- value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
- value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
- value |= drm_dp_link_rate_to_bw_code(link.rate) << 2;
- tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
- tegra_sor_apply_config(sor, &config);
- /* enable link */
- value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
- value |= SOR_DP_LINKCTL_ENABLE;
- value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
- tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
- for (i = 0, value = 0; i < 4; i++) {
- unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
- SOR_DP_TPG_SCRAMBLER_GALIOS |
- SOR_DP_TPG_PATTERN_NONE;
- value = (value << 8) | lane;
- }
- tegra_sor_writel(sor, value, SOR_DP_TPG);
- /* enable pad calibration logic */
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value |= SOR_DP_PADCTL_PAD_CAL_PD;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- err = drm_dp_link_probe(sor->aux, &link);
- if (err < 0)
- dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
- err = drm_dp_link_power_up(sor->aux, &link);
- if (err < 0)
- dev_err(sor->dev, "failed to power up eDP link: %d\n", err);
- err = drm_dp_link_configure(sor->aux, &link);
- if (err < 0)
- dev_err(sor->dev, "failed to configure eDP link: %d\n", err);
- rate = drm_dp_link_rate_to_bw_code(link.rate);
- lanes = link.num_lanes;
- value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
- value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
- value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
- tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
- value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
- value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
- value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
- if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
- value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
- tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
- /* disable training pattern generator */
- for (i = 0; i < link.num_lanes; i++) {
- unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
- SOR_DP_TPG_SCRAMBLER_GALIOS |
- SOR_DP_TPG_PATTERN_NONE;
- value = (value << 8) | lane;
- }
- tegra_sor_writel(sor, value, SOR_DP_TPG);
- err = tegra_sor_dp_train_fast(sor, &link);
- if (err < 0)
- dev_err(sor->dev, "DP fast link training failed: %d\n", err);
- dev_dbg(sor->dev, "fast link training succeeded\n");
- err = tegra_sor_power_up(sor, 250);
- if (err < 0)
- dev_err(sor->dev, "failed to power up SOR: %d\n", err);
- /* CSTM (LVDS, link A/B, upper) */
- value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
- SOR_CSTM_UPPER;
- tegra_sor_writel(sor, value, SOR_CSTM);
- /* use DP-A protocol */
- value = tegra_sor_readl(sor, SOR_STATE1);
- value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
- value |= SOR_STATE_ASY_PROTOCOL_DP_A;
- tegra_sor_writel(sor, value, SOR_STATE1);
- tegra_sor_mode_set(sor, mode, state);
- /* PWM setup */
- err = tegra_sor_setup_pwm(sor, 250);
- if (err < 0)
- dev_err(sor->dev, "failed to setup PWM: %d\n", err);
- tegra_sor_update(sor);
- value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
- value |= SOR_ENABLE;
- tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
- tegra_dc_commit(dc);
- err = tegra_sor_attach(sor);
- if (err < 0)
- dev_err(sor->dev, "failed to attach SOR: %d\n", err);
- err = tegra_sor_wakeup(sor);
- if (err < 0)
- dev_err(sor->dev, "failed to enable DC: %d\n", err);
- if (output->panel)
- drm_panel_enable(output->panel);
- }
- static int
- tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
- struct drm_crtc_state *crtc_state,
- struct drm_connector_state *conn_state)
- {
- struct tegra_output *output = encoder_to_output(encoder);
- struct tegra_sor_state *state = to_sor_state(conn_state);
- struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
- unsigned long pclk = crtc_state->mode.clock * 1000;
- struct tegra_sor *sor = to_sor(output);
- struct drm_display_info *info;
- int err;
- info = &output->connector.display_info;
- err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
- pclk, 0);
- if (err < 0) {
- dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
- return err;
- }
- switch (info->bpc) {
- case 8:
- case 6:
- state->bpc = info->bpc;
- break;
- default:
- DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc);
- state->bpc = 8;
- break;
- }
- return 0;
- }
- static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = {
- .disable = tegra_sor_edp_disable,
- .enable = tegra_sor_edp_enable,
- .atomic_check = tegra_sor_encoder_atomic_check,
- };
- static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size)
- {
- u32 value = 0;
- size_t i;
- for (i = size; i > 0; i--)
- value = (value << 8) | ptr[i - 1];
- return value;
- }
- static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor,
- const void *data, size_t size)
- {
- const u8 *ptr = data;
- unsigned long offset;
- size_t i, j;
- u32 value;
- switch (ptr[0]) {
- case HDMI_INFOFRAME_TYPE_AVI:
- offset = SOR_HDMI_AVI_INFOFRAME_HEADER;
- break;
- case HDMI_INFOFRAME_TYPE_AUDIO:
- offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER;
- break;
- case HDMI_INFOFRAME_TYPE_VENDOR:
- offset = SOR_HDMI_VSI_INFOFRAME_HEADER;
- break;
- default:
- dev_err(sor->dev, "unsupported infoframe type: %02x\n",
- ptr[0]);
- return;
- }
- value = INFOFRAME_HEADER_TYPE(ptr[0]) |
- INFOFRAME_HEADER_VERSION(ptr[1]) |
- INFOFRAME_HEADER_LEN(ptr[2]);
- tegra_sor_writel(sor, value, offset);
- offset++;
- /*
- * Each subpack contains 7 bytes, divided into:
- * - subpack_low: bytes 0 - 3
- * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
- */
- for (i = 3, j = 0; i < size; i += 7, j += 8) {
- size_t rem = size - i, num = min_t(size_t, rem, 4);
- value = tegra_sor_hdmi_subpack(&ptr[i], num);
- tegra_sor_writel(sor, value, offset++);
- num = min_t(size_t, rem - num, 3);
- value = tegra_sor_hdmi_subpack(&ptr[i + 4], num);
- tegra_sor_writel(sor, value, offset++);
- }
- }
- static int
- tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor,
- const struct drm_display_mode *mode)
- {
- u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
- struct hdmi_avi_infoframe frame;
- u32 value;
- int err;
- /* disable AVI infoframe */
- value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
- value &= ~INFOFRAME_CTRL_SINGLE;
- value &= ~INFOFRAME_CTRL_OTHER;
- value &= ~INFOFRAME_CTRL_ENABLE;
- tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
- err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
- if (err < 0) {
- dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
- return err;
- }
- err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
- if (err < 0) {
- dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err);
- return err;
- }
- tegra_sor_hdmi_write_infopack(sor, buffer, err);
- /* enable AVI infoframe */
- value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
- value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
- value |= INFOFRAME_CTRL_ENABLE;
- tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
- return 0;
- }
- static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor)
- {
- u32 value;
- value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
- value &= ~INFOFRAME_CTRL_ENABLE;
- tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
- }
- static struct tegra_sor_hdmi_settings *
- tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency)
- {
- unsigned int i;
- for (i = 0; i < sor->num_settings; i++)
- if (frequency <= sor->settings[i].frequency)
- return &sor->settings[i];
- return NULL;
- }
- static void tegra_sor_hdmi_disable(struct drm_encoder *encoder)
- {
- struct tegra_output *output = encoder_to_output(encoder);
- struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
- struct tegra_sor *sor = to_sor(output);
- u32 value;
- int err;
- err = tegra_sor_detach(sor);
- if (err < 0)
- dev_err(sor->dev, "failed to detach SOR: %d\n", err);
- tegra_sor_writel(sor, 0, SOR_STATE1);
- tegra_sor_update(sor);
- /* disable display to SOR clock */
- value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
- value &= ~SOR1_TIMING_CYA;
- value &= ~SOR1_ENABLE;
- tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
- tegra_dc_commit(dc);
- err = tegra_sor_power_down(sor);
- if (err < 0)
- dev_err(sor->dev, "failed to power down SOR: %d\n", err);
- err = tegra_io_rail_power_off(TEGRA_IO_RAIL_HDMI);
- if (err < 0)
- dev_err(sor->dev, "failed to power off HDMI rail: %d\n", err);
- pm_runtime_put(sor->dev);
- }
- static void tegra_sor_hdmi_enable(struct drm_encoder *encoder)
- {
- struct tegra_output *output = encoder_to_output(encoder);
- unsigned int h_ref_to_sync = 1, pulse_start, max_ac;
- struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
- struct tegra_sor_hdmi_settings *settings;
- struct tegra_sor *sor = to_sor(output);
- struct tegra_sor_state *state;
- struct drm_display_mode *mode;
- unsigned int div, i;
- u32 value;
- int err;
- state = to_sor_state(output->connector.state);
- mode = &encoder->crtc->state->adjusted_mode;
- pm_runtime_get_sync(sor->dev);
- /* switch to safe parent clock */
- err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
- if (err < 0)
- dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
- div = clk_get_rate(sor->clk) / 1000000 * 4;
- err = tegra_io_rail_power_on(TEGRA_IO_RAIL_HDMI);
- if (err < 0)
- dev_err(sor->dev, "failed to power on HDMI rail: %d\n", err);
- usleep_range(20, 100);
- value = tegra_sor_readl(sor, SOR_PLL2);
- value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
- tegra_sor_writel(sor, value, SOR_PLL2);
- usleep_range(20, 100);
- value = tegra_sor_readl(sor, SOR_PLL3);
- value &= ~SOR_PLL3_PLL_VDD_MODE_3V3;
- tegra_sor_writel(sor, value, SOR_PLL3);
- value = tegra_sor_readl(sor, SOR_PLL0);
- value &= ~SOR_PLL0_VCOPD;
- value &= ~SOR_PLL0_PWR;
- tegra_sor_writel(sor, value, SOR_PLL0);
- value = tegra_sor_readl(sor, SOR_PLL2);
- value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
- tegra_sor_writel(sor, value, SOR_PLL2);
- usleep_range(200, 400);
- value = tegra_sor_readl(sor, SOR_PLL2);
- value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
- value &= ~SOR_PLL2_PORT_POWERDOWN;
- tegra_sor_writel(sor, value, SOR_PLL2);
- usleep_range(20, 100);
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
- SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- while (true) {
- value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
- if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0)
- break;
- usleep_range(250, 1000);
- }
- value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
- SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5);
- tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
- while (true) {
- value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
- if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
- break;
- usleep_range(250, 1000);
- }
- value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
- value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
- value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
- if (mode->clock < 340000)
- value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70;
- else
- value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40;
- value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
- tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
- value = tegra_sor_readl(sor, SOR_DP_SPARE0);
- value |= SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
- value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
- value |= SOR_DP_SPARE_SEQ_ENABLE;
- tegra_sor_writel(sor, value, SOR_DP_SPARE0);
- value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) |
- SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8);
- tegra_sor_writel(sor, value, SOR_SEQ_CTL);
- value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT |
- SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1);
- tegra_sor_writel(sor, value, SOR_SEQ_INST(0));
- tegra_sor_writel(sor, value, SOR_SEQ_INST(8));
- /* program the reference clock */
- value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div);
- tegra_sor_writel(sor, value, SOR_REFCLK);
- /* XXX not in TRM */
- for (value = 0, i = 0; i < 5; i++)
- value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
- SOR_XBAR_CTRL_LINK1_XSEL(i, i);
- tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
- tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
- /* switch to parent clock */
- err = clk_set_parent(sor->clk_src, sor->clk_parent);
- if (err < 0)
- dev_err(sor->dev, "failed to set source clock: %d\n", err);
- err = tegra_sor_set_parent_clock(sor, sor->clk_src);
- if (err < 0)
- dev_err(sor->dev, "failed to set parent clock: %d\n", err);
- value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe);
- /* XXX is this the proper check? */
- if (mode->clock < 75000)
- value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED;
- tegra_sor_writel(sor, value, SOR_INPUT_CONTROL);
- max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32;
- value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) |
- SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY);
- tegra_sor_writel(sor, value, SOR_HDMI_CTRL);
- /* H_PULSE2 setup */
- pulse_start = h_ref_to_sync + (mode->hsync_end - mode->hsync_start) +
- (mode->htotal - mode->hsync_end) - 10;
- value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE |
- PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL;
- tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
- value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start);
- tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
- value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0);
- value |= H_PULSE2_ENABLE;
- tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0);
- /* infoframe setup */
- err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode);
- if (err < 0)
- dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
- /* XXX HDMI audio support not implemented yet */
- tegra_sor_hdmi_disable_audio_infoframe(sor);
- /* use single TMDS protocol */
- value = tegra_sor_readl(sor, SOR_STATE1);
- value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
- value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A;
- tegra_sor_writel(sor, value, SOR_STATE1);
- /* power up pad calibration */
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- /* production settings */
- settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000);
- if (!settings) {
- dev_err(sor->dev, "no settings for pixel clock %d Hz\n",
- mode->clock * 1000);
- return;
- }
- value = tegra_sor_readl(sor, SOR_PLL0);
- value &= ~SOR_PLL0_ICHPMP_MASK;
- value &= ~SOR_PLL0_VCOCAP_MASK;
- value |= SOR_PLL0_ICHPMP(settings->ichpmp);
- value |= SOR_PLL0_VCOCAP(settings->vcocap);
- tegra_sor_writel(sor, value, SOR_PLL0);
- tegra_sor_dp_term_calibrate(sor);
- value = tegra_sor_readl(sor, SOR_PLL1);
- value &= ~SOR_PLL1_LOADADJ_MASK;
- value |= SOR_PLL1_LOADADJ(settings->loadadj);
- tegra_sor_writel(sor, value, SOR_PLL1);
- value = tegra_sor_readl(sor, SOR_PLL3);
- value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK;
- value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref);
- tegra_sor_writel(sor, value, SOR_PLL3);
- value = settings->drive_current[0] << 24 |
- settings->drive_current[1] << 16 |
- settings->drive_current[2] << 8 |
- settings->drive_current[3] << 0;
- tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
- value = settings->preemphasis[0] << 24 |
- settings->preemphasis[1] << 16 |
- settings->preemphasis[2] << 8 |
- settings->preemphasis[3] << 0;
- tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value &= ~SOR_DP_PADCTL_TX_PU_MASK;
- value |= SOR_DP_PADCTL_TX_PU_ENABLE;
- value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu);
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- /* power down pad calibration */
- value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
- value |= SOR_DP_PADCTL_PAD_CAL_PD;
- tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
- /* miscellaneous display controller settings */
- value = VSYNC_H_POSITION(1);
- tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS);
- value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL);
- value &= ~DITHER_CONTROL_MASK;
- value &= ~BASE_COLOR_SIZE_MASK;
- switch (state->bpc) {
- case 6:
- value |= BASE_COLOR_SIZE_666;
- break;
- case 8:
- value |= BASE_COLOR_SIZE_888;
- break;
- default:
- WARN(1, "%u bits-per-color not supported\n", state->bpc);
- value |= BASE_COLOR_SIZE_888;
- break;
- }
- tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL);
- err = tegra_sor_power_up(sor, 250);
- if (err < 0)
- dev_err(sor->dev, "failed to power up SOR: %d\n", err);
- /* configure dynamic range of output */
- value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe));
- value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK;
- value &= ~SOR_HEAD_STATE_DYNRANGE_MASK;
- tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe));
- /* configure colorspace */
- value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe));
- value &= ~SOR_HEAD_STATE_COLORSPACE_MASK;
- value |= SOR_HEAD_STATE_COLORSPACE_RGB;
- tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe));
- tegra_sor_mode_set(sor, mode, state);
- tegra_sor_update(sor);
- err = tegra_sor_attach(sor);
- if (err < 0)
- dev_err(sor->dev, "failed to attach SOR: %d\n", err);
- /* enable display to SOR clock and generate HDMI preamble */
- value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
- value |= SOR1_ENABLE | SOR1_TIMING_CYA;
- tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
- tegra_dc_commit(dc);
- err = tegra_sor_wakeup(sor);
- if (err < 0)
- dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
- }
- static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = {
- .disable = tegra_sor_hdmi_disable,
- .enable = tegra_sor_hdmi_enable,
- .atomic_check = tegra_sor_encoder_atomic_check,
- };
- static int tegra_sor_init(struct host1x_client *client)
- {
- struct drm_device *drm = dev_get_drvdata(client->parent);
- const struct drm_encoder_helper_funcs *helpers = NULL;
- struct tegra_sor *sor = host1x_client_to_sor(client);
- int connector = DRM_MODE_CONNECTOR_Unknown;
- int encoder = DRM_MODE_ENCODER_NONE;
- int err;
- if (!sor->aux) {
- if (sor->soc->supports_hdmi) {
- connector = DRM_MODE_CONNECTOR_HDMIA;
- encoder = DRM_MODE_ENCODER_TMDS;
- helpers = &tegra_sor_hdmi_helpers;
- } else if (sor->soc->supports_lvds) {
- connector = DRM_MODE_CONNECTOR_LVDS;
- encoder = DRM_MODE_ENCODER_LVDS;
- }
- } else {
- if (sor->soc->supports_edp) {
- connector = DRM_MODE_CONNECTOR_eDP;
- encoder = DRM_MODE_ENCODER_TMDS;
- helpers = &tegra_sor_edp_helpers;
- } else if (sor->soc->supports_dp) {
- connector = DRM_MODE_CONNECTOR_DisplayPort;
- encoder = DRM_MODE_ENCODER_TMDS;
- }
- }
- sor->output.dev = sor->dev;
- drm_connector_init(drm, &sor->output.connector,
- &tegra_sor_connector_funcs,
- connector);
- drm_connector_helper_add(&sor->output.connector,
- &tegra_sor_connector_helper_funcs);
- sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
- drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs,
- encoder, NULL);
- drm_encoder_helper_add(&sor->output.encoder, helpers);
- drm_mode_connector_attach_encoder(&sor->output.connector,
- &sor->output.encoder);
- drm_connector_register(&sor->output.connector);
- err = tegra_output_init(drm, &sor->output);
- if (err < 0) {
- dev_err(client->dev, "failed to initialize output: %d\n", err);
- return err;
- }
- sor->output.encoder.possible_crtcs = 0x3;
- if (IS_ENABLED(CONFIG_DEBUG_FS)) {
- err = tegra_sor_debugfs_init(sor, drm->primary);
- if (err < 0)
- dev_err(sor->dev, "debugfs setup failed: %d\n", err);
- }
- if (sor->aux) {
- err = drm_dp_aux_attach(sor->aux, &sor->output);
- if (err < 0) {
- dev_err(sor->dev, "failed to attach DP: %d\n", err);
- return err;
- }
- }
- /*
- * XXX: Remove this reset once proper hand-over from firmware to
- * kernel is possible.
- */
- if (sor->rst) {
- err = reset_control_assert(sor->rst);
- if (err < 0) {
- dev_err(sor->dev, "failed to assert SOR reset: %d\n",
- err);
- return err;
- }
- }
- err = clk_prepare_enable(sor->clk);
- if (err < 0) {
- dev_err(sor->dev, "failed to enable clock: %d\n", err);
- return err;
- }
- usleep_range(1000, 3000);
- if (sor->rst) {
- err = reset_control_deassert(sor->rst);
- if (err < 0) {
- dev_err(sor->dev, "failed to deassert SOR reset: %d\n",
- err);
- return err;
- }
- }
- err = clk_prepare_enable(sor->clk_safe);
- if (err < 0)
- return err;
- err = clk_prepare_enable(sor->clk_dp);
- if (err < 0)
- return err;
- return 0;
- }
- static int tegra_sor_exit(struct host1x_client *client)
- {
- struct tegra_sor *sor = host1x_client_to_sor(client);
- int err;
- tegra_output_exit(&sor->output);
- if (sor->aux) {
- err = drm_dp_aux_detach(sor->aux);
- if (err < 0) {
- dev_err(sor->dev, "failed to detach DP: %d\n", err);
- return err;
- }
- }
- clk_disable_unprepare(sor->clk_safe);
- clk_disable_unprepare(sor->clk_dp);
- clk_disable_unprepare(sor->clk);
- if (IS_ENABLED(CONFIG_DEBUG_FS))
- tegra_sor_debugfs_exit(sor);
- return 0;
- }
- static const struct host1x_client_ops sor_client_ops = {
- .init = tegra_sor_init,
- .exit = tegra_sor_exit,
- };
- static const struct tegra_sor_ops tegra_sor_edp_ops = {
- .name = "eDP",
- };
- static int tegra_sor_hdmi_probe(struct tegra_sor *sor)
- {
- int err;
- sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io");
- if (IS_ERR(sor->avdd_io_supply)) {
- dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n",
- PTR_ERR(sor->avdd_io_supply));
- return PTR_ERR(sor->avdd_io_supply);
- }
- err = regulator_enable(sor->avdd_io_supply);
- if (err < 0) {
- dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n",
- err);
- return err;
- }
- sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll");
- if (IS_ERR(sor->vdd_pll_supply)) {
- dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n",
- PTR_ERR(sor->vdd_pll_supply));
- return PTR_ERR(sor->vdd_pll_supply);
- }
- err = regulator_enable(sor->vdd_pll_supply);
- if (err < 0) {
- dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n",
- err);
- return err;
- }
- sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi");
- if (IS_ERR(sor->hdmi_supply)) {
- dev_err(sor->dev, "cannot get HDMI supply: %ld\n",
- PTR_ERR(sor->hdmi_supply));
- return PTR_ERR(sor->hdmi_supply);
- }
- err = regulator_enable(sor->hdmi_supply);
- if (err < 0) {
- dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err);
- return err;
- }
- return 0;
- }
- static int tegra_sor_hdmi_remove(struct tegra_sor *sor)
- {
- regulator_disable(sor->hdmi_supply);
- regulator_disable(sor->vdd_pll_supply);
- regulator_disable(sor->avdd_io_supply);
- return 0;
- }
- static const struct tegra_sor_ops tegra_sor_hdmi_ops = {
- .name = "HDMI",
- .probe = tegra_sor_hdmi_probe,
- .remove = tegra_sor_hdmi_remove,
- };
- static const u8 tegra124_sor_xbar_cfg[5] = {
- 0, 1, 2, 3, 4
- };
- static const struct tegra_sor_soc tegra124_sor = {
- .supports_edp = true,
- .supports_lvds = true,
- .supports_hdmi = false,
- .supports_dp = false,
- .xbar_cfg = tegra124_sor_xbar_cfg,
- };
- static const struct tegra_sor_soc tegra210_sor = {
- .supports_edp = true,
- .supports_lvds = false,
- .supports_hdmi = false,
- .supports_dp = false,
- .xbar_cfg = tegra124_sor_xbar_cfg,
- };
- static const u8 tegra210_sor_xbar_cfg[5] = {
- 2, 1, 0, 3, 4
- };
- static const struct tegra_sor_soc tegra210_sor1 = {
- .supports_edp = false,
- .supports_lvds = false,
- .supports_hdmi = true,
- .supports_dp = true,
- .num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults),
- .settings = tegra210_sor_hdmi_defaults,
- .xbar_cfg = tegra210_sor_xbar_cfg,
- };
- static const struct of_device_id tegra_sor_of_match[] = {
- { .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 },
- { .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor },
- { .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor },
- { },
- };
- MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
- static int tegra_sor_probe(struct platform_device *pdev)
- {
- const struct of_device_id *match;
- struct device_node *np;
- struct tegra_sor *sor;
- struct resource *regs;
- int err;
- match = of_match_device(tegra_sor_of_match, &pdev->dev);
- sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
- if (!sor)
- return -ENOMEM;
- sor->output.dev = sor->dev = &pdev->dev;
- sor->soc = match->data;
- sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings,
- sor->soc->num_settings *
- sizeof(*sor->settings),
- GFP_KERNEL);
- if (!sor->settings)
- return -ENOMEM;
- sor->num_settings = sor->soc->num_settings;
- np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
- if (np) {
- sor->aux = drm_dp_aux_find_by_of_node(np);
- of_node_put(np);
- if (!sor->aux)
- return -EPROBE_DEFER;
- }
- if (!sor->aux) {
- if (sor->soc->supports_hdmi) {
- sor->ops = &tegra_sor_hdmi_ops;
- } else if (sor->soc->supports_lvds) {
- dev_err(&pdev->dev, "LVDS not supported yet\n");
- return -ENODEV;
- } else {
- dev_err(&pdev->dev, "unknown (non-DP) support\n");
- return -ENODEV;
- }
- } else {
- if (sor->soc->supports_edp) {
- sor->ops = &tegra_sor_edp_ops;
- } else if (sor->soc->supports_dp) {
- dev_err(&pdev->dev, "DisplayPort not supported yet\n");
- return -ENODEV;
- } else {
- dev_err(&pdev->dev, "unknown (DP) support\n");
- return -ENODEV;
- }
- }
- err = tegra_output_probe(&sor->output);
- if (err < 0) {
- dev_err(&pdev->dev, "failed to probe output: %d\n", err);
- return err;
- }
- if (sor->ops && sor->ops->probe) {
- err = sor->ops->probe(sor);
- if (err < 0) {
- dev_err(&pdev->dev, "failed to probe %s: %d\n",
- sor->ops->name, err);
- goto output;
- }
- }
- regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- sor->regs = devm_ioremap_resource(&pdev->dev, regs);
- if (IS_ERR(sor->regs)) {
- err = PTR_ERR(sor->regs);
- goto remove;
- }
- if (!pdev->dev.pm_domain) {
- sor->rst = devm_reset_control_get(&pdev->dev, "sor");
- if (IS_ERR(sor->rst)) {
- err = PTR_ERR(sor->rst);
- dev_err(&pdev->dev, "failed to get reset control: %d\n",
- err);
- goto remove;
- }
- }
- sor->clk = devm_clk_get(&pdev->dev, NULL);
- if (IS_ERR(sor->clk)) {
- err = PTR_ERR(sor->clk);
- dev_err(&pdev->dev, "failed to get module clock: %d\n", err);
- goto remove;
- }
- if (sor->soc->supports_hdmi || sor->soc->supports_dp) {
- sor->clk_src = devm_clk_get(&pdev->dev, "source");
- if (IS_ERR(sor->clk_src)) {
- err = PTR_ERR(sor->clk_src);
- dev_err(sor->dev, "failed to get source clock: %d\n",
- err);
- goto remove;
- }
- }
- sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
- if (IS_ERR(sor->clk_parent)) {
- err = PTR_ERR(sor->clk_parent);
- dev_err(&pdev->dev, "failed to get parent clock: %d\n", err);
- goto remove;
- }
- sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
- if (IS_ERR(sor->clk_safe)) {
- err = PTR_ERR(sor->clk_safe);
- dev_err(&pdev->dev, "failed to get safe clock: %d\n", err);
- goto remove;
- }
- sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
- if (IS_ERR(sor->clk_dp)) {
- err = PTR_ERR(sor->clk_dp);
- dev_err(&pdev->dev, "failed to get DP clock: %d\n", err);
- goto remove;
- }
- platform_set_drvdata(pdev, sor);
- pm_runtime_enable(&pdev->dev);
- pm_runtime_get_sync(&pdev->dev);
- sor->clk_brick = tegra_clk_sor_brick_register(sor, "sor1_brick");
- pm_runtime_put(&pdev->dev);
- if (IS_ERR(sor->clk_brick)) {
- err = PTR_ERR(sor->clk_brick);
- dev_err(&pdev->dev, "failed to register SOR clock: %d\n", err);
- goto remove;
- }
- INIT_LIST_HEAD(&sor->client.list);
- sor->client.ops = &sor_client_ops;
- sor->client.dev = &pdev->dev;
- err = host1x_client_register(&sor->client);
- if (err < 0) {
- dev_err(&pdev->dev, "failed to register host1x client: %d\n",
- err);
- goto remove;
- }
- return 0;
- remove:
- if (sor->ops && sor->ops->remove)
- sor->ops->remove(sor);
- output:
- tegra_output_remove(&sor->output);
- return err;
- }
- static int tegra_sor_remove(struct platform_device *pdev)
- {
- struct tegra_sor *sor = platform_get_drvdata(pdev);
- int err;
- pm_runtime_disable(&pdev->dev);
- err = host1x_client_unregister(&sor->client);
- if (err < 0) {
- dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
- err);
- return err;
- }
- if (sor->ops && sor->ops->remove) {
- err = sor->ops->remove(sor);
- if (err < 0)
- dev_err(&pdev->dev, "failed to remove SOR: %d\n", err);
- }
- tegra_output_remove(&sor->output);
- return 0;
- }
- #ifdef CONFIG_PM
- static int tegra_sor_suspend(struct device *dev)
- {
- struct tegra_sor *sor = dev_get_drvdata(dev);
- int err;
- if (sor->rst) {
- err = reset_control_assert(sor->rst);
- if (err < 0) {
- dev_err(dev, "failed to assert reset: %d\n", err);
- return err;
- }
- }
- usleep_range(1000, 2000);
- clk_disable_unprepare(sor->clk);
- return 0;
- }
- static int tegra_sor_resume(struct device *dev)
- {
- struct tegra_sor *sor = dev_get_drvdata(dev);
- int err;
- err = clk_prepare_enable(sor->clk);
- if (err < 0) {
- dev_err(dev, "failed to enable clock: %d\n", err);
- return err;
- }
- usleep_range(1000, 2000);
- if (sor->rst) {
- err = reset_control_deassert(sor->rst);
- if (err < 0) {
- dev_err(dev, "failed to deassert reset: %d\n", err);
- clk_disable_unprepare(sor->clk);
- return err;
- }
- }
- return 0;
- }
- #endif
- static const struct dev_pm_ops tegra_sor_pm_ops = {
- SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL)
- };
- struct platform_driver tegra_sor_driver = {
- .driver = {
- .name = "tegra-sor",
- .of_match_table = tegra_sor_of_match,
- .pm = &tegra_sor_pm_ops,
- },
- .probe = tegra_sor_probe,
- .remove = tegra_sor_remove,
- };
|