sti_gdp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
  4. * Fabien Dessenne <fabien.dessenne@st.com>
  5. * for STMicroelectronics.
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #include <linux/seq_file.h>
  9. #include <drm/drm_atomic.h>
  10. #include <drm/drm_fb_cma_helper.h>
  11. #include <drm/drm_gem_cma_helper.h>
  12. #include "sti_compositor.h"
  13. #include "sti_gdp.h"
  14. #include "sti_plane.h"
  15. #include "sti_vtg.h"
  16. #define ALPHASWITCH BIT(6)
  17. #define ENA_COLOR_FILL BIT(8)
  18. #define BIGNOTLITTLE BIT(23)
  19. #define WAIT_NEXT_VSYNC BIT(31)
  20. /* GDP color formats */
  21. #define GDP_RGB565 0x00
  22. #define GDP_RGB888 0x01
  23. #define GDP_RGB888_32 0x02
  24. #define GDP_XBGR8888 (GDP_RGB888_32 | BIGNOTLITTLE | ALPHASWITCH)
  25. #define GDP_ARGB8565 0x04
  26. #define GDP_ARGB8888 0x05
  27. #define GDP_ABGR8888 (GDP_ARGB8888 | BIGNOTLITTLE | ALPHASWITCH)
  28. #define GDP_ARGB1555 0x06
  29. #define GDP_ARGB4444 0x07
  30. #define GDP2STR(fmt) { GDP_ ## fmt, #fmt }
  31. static struct gdp_format_to_str {
  32. int format;
  33. char name[20];
  34. } gdp_format_to_str[] = {
  35. GDP2STR(RGB565),
  36. GDP2STR(RGB888),
  37. GDP2STR(RGB888_32),
  38. GDP2STR(XBGR8888),
  39. GDP2STR(ARGB8565),
  40. GDP2STR(ARGB8888),
  41. GDP2STR(ABGR8888),
  42. GDP2STR(ARGB1555),
  43. GDP2STR(ARGB4444)
  44. };
  45. #define GAM_GDP_CTL_OFFSET 0x00
  46. #define GAM_GDP_AGC_OFFSET 0x04
  47. #define GAM_GDP_VPO_OFFSET 0x0C
  48. #define GAM_GDP_VPS_OFFSET 0x10
  49. #define GAM_GDP_PML_OFFSET 0x14
  50. #define GAM_GDP_PMP_OFFSET 0x18
  51. #define GAM_GDP_SIZE_OFFSET 0x1C
  52. #define GAM_GDP_NVN_OFFSET 0x24
  53. #define GAM_GDP_KEY1_OFFSET 0x28
  54. #define GAM_GDP_KEY2_OFFSET 0x2C
  55. #define GAM_GDP_PPT_OFFSET 0x34
  56. #define GAM_GDP_CML_OFFSET 0x3C
  57. #define GAM_GDP_MST_OFFSET 0x68
  58. #define GAM_GDP_ALPHARANGE_255 BIT(5)
  59. #define GAM_GDP_AGC_FULL_RANGE 0x00808080
  60. #define GAM_GDP_PPT_IGNORE (BIT(1) | BIT(0))
  61. #define GAM_GDP_SIZE_MAX 0x7FF
  62. #define GDP_NODE_NB_BANK 2
  63. #define GDP_NODE_PER_FIELD 2
  64. struct sti_gdp_node {
  65. u32 gam_gdp_ctl;
  66. u32 gam_gdp_agc;
  67. u32 reserved1;
  68. u32 gam_gdp_vpo;
  69. u32 gam_gdp_vps;
  70. u32 gam_gdp_pml;
  71. u32 gam_gdp_pmp;
  72. u32 gam_gdp_size;
  73. u32 reserved2;
  74. u32 gam_gdp_nvn;
  75. u32 gam_gdp_key1;
  76. u32 gam_gdp_key2;
  77. u32 reserved3;
  78. u32 gam_gdp_ppt;
  79. u32 reserved4;
  80. u32 gam_gdp_cml;
  81. };
  82. struct sti_gdp_node_list {
  83. struct sti_gdp_node *top_field;
  84. dma_addr_t top_field_paddr;
  85. struct sti_gdp_node *btm_field;
  86. dma_addr_t btm_field_paddr;
  87. };
  88. /**
  89. * STI GDP structure
  90. *
  91. * @sti_plane: sti_plane structure
  92. * @dev: driver device
  93. * @regs: gdp registers
  94. * @clk_pix: pixel clock for the current gdp
  95. * @clk_main_parent: gdp parent clock if main path used
  96. * @clk_aux_parent: gdp parent clock if aux path used
  97. * @vtg_field_nb: callback for VTG FIELD (top or bottom) notification
  98. * @is_curr_top: true if the current node processed is the top field
  99. * @node_list: array of node list
  100. * @vtg: registered vtg
  101. */
  102. struct sti_gdp {
  103. struct sti_plane plane;
  104. struct device *dev;
  105. void __iomem *regs;
  106. struct clk *clk_pix;
  107. struct clk *clk_main_parent;
  108. struct clk *clk_aux_parent;
  109. struct notifier_block vtg_field_nb;
  110. bool is_curr_top;
  111. struct sti_gdp_node_list node_list[GDP_NODE_NB_BANK];
  112. struct sti_vtg *vtg;
  113. };
  114. #define to_sti_gdp(x) container_of(x, struct sti_gdp, plane)
  115. static const uint32_t gdp_supported_formats[] = {
  116. DRM_FORMAT_XRGB8888,
  117. DRM_FORMAT_XBGR8888,
  118. DRM_FORMAT_ARGB8888,
  119. DRM_FORMAT_ABGR8888,
  120. DRM_FORMAT_ARGB4444,
  121. DRM_FORMAT_ARGB1555,
  122. DRM_FORMAT_RGB565,
  123. DRM_FORMAT_RGB888,
  124. };
  125. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  126. readl(gdp->regs + reg ## _OFFSET))
  127. static void gdp_dbg_ctl(struct seq_file *s, int val)
  128. {
  129. int i;
  130. seq_puts(s, "\tColor:");
  131. for (i = 0; i < ARRAY_SIZE(gdp_format_to_str); i++) {
  132. if (gdp_format_to_str[i].format == (val & 0x1F)) {
  133. seq_printf(s, gdp_format_to_str[i].name);
  134. break;
  135. }
  136. }
  137. if (i == ARRAY_SIZE(gdp_format_to_str))
  138. seq_puts(s, "<UNKNOWN>");
  139. seq_printf(s, "\tWaitNextVsync:%d", val & WAIT_NEXT_VSYNC ? 1 : 0);
  140. }
  141. static void gdp_dbg_vpo(struct seq_file *s, int val)
  142. {
  143. seq_printf(s, "\txdo:%4d\tydo:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  144. }
  145. static void gdp_dbg_vps(struct seq_file *s, int val)
  146. {
  147. seq_printf(s, "\txds:%4d\tyds:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  148. }
  149. static void gdp_dbg_size(struct seq_file *s, int val)
  150. {
  151. seq_printf(s, "\t%d x %d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  152. }
  153. static void gdp_dbg_nvn(struct seq_file *s, struct sti_gdp *gdp, int val)
  154. {
  155. void *base = NULL;
  156. unsigned int i;
  157. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  158. if (gdp->node_list[i].top_field_paddr == val) {
  159. base = gdp->node_list[i].top_field;
  160. break;
  161. }
  162. if (gdp->node_list[i].btm_field_paddr == val) {
  163. base = gdp->node_list[i].btm_field;
  164. break;
  165. }
  166. }
  167. if (base)
  168. seq_printf(s, "\tVirt @: %p", base);
  169. }
  170. static void gdp_dbg_ppt(struct seq_file *s, int val)
  171. {
  172. if (val & GAM_GDP_PPT_IGNORE)
  173. seq_puts(s, "\tNot displayed on mixer!");
  174. }
  175. static void gdp_dbg_mst(struct seq_file *s, int val)
  176. {
  177. if (val & 1)
  178. seq_puts(s, "\tBUFFER UNDERFLOW!");
  179. }
  180. static int gdp_dbg_show(struct seq_file *s, void *data)
  181. {
  182. struct drm_info_node *node = s->private;
  183. struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
  184. struct drm_plane *drm_plane = &gdp->plane.drm_plane;
  185. struct drm_crtc *crtc = drm_plane->crtc;
  186. seq_printf(s, "%s: (vaddr = 0x%p)",
  187. sti_plane_to_str(&gdp->plane), gdp->regs);
  188. DBGFS_DUMP(GAM_GDP_CTL);
  189. gdp_dbg_ctl(s, readl(gdp->regs + GAM_GDP_CTL_OFFSET));
  190. DBGFS_DUMP(GAM_GDP_AGC);
  191. DBGFS_DUMP(GAM_GDP_VPO);
  192. gdp_dbg_vpo(s, readl(gdp->regs + GAM_GDP_VPO_OFFSET));
  193. DBGFS_DUMP(GAM_GDP_VPS);
  194. gdp_dbg_vps(s, readl(gdp->regs + GAM_GDP_VPS_OFFSET));
  195. DBGFS_DUMP(GAM_GDP_PML);
  196. DBGFS_DUMP(GAM_GDP_PMP);
  197. DBGFS_DUMP(GAM_GDP_SIZE);
  198. gdp_dbg_size(s, readl(gdp->regs + GAM_GDP_SIZE_OFFSET));
  199. DBGFS_DUMP(GAM_GDP_NVN);
  200. gdp_dbg_nvn(s, gdp, readl(gdp->regs + GAM_GDP_NVN_OFFSET));
  201. DBGFS_DUMP(GAM_GDP_KEY1);
  202. DBGFS_DUMP(GAM_GDP_KEY2);
  203. DBGFS_DUMP(GAM_GDP_PPT);
  204. gdp_dbg_ppt(s, readl(gdp->regs + GAM_GDP_PPT_OFFSET));
  205. DBGFS_DUMP(GAM_GDP_CML);
  206. DBGFS_DUMP(GAM_GDP_MST);
  207. gdp_dbg_mst(s, readl(gdp->regs + GAM_GDP_MST_OFFSET));
  208. seq_puts(s, "\n\n");
  209. if (!crtc)
  210. seq_puts(s, " Not connected to any DRM CRTC\n");
  211. else
  212. seq_printf(s, " Connected to DRM CRTC #%d (%s)\n",
  213. crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)));
  214. return 0;
  215. }
  216. static void gdp_node_dump_node(struct seq_file *s, struct sti_gdp_node *node)
  217. {
  218. seq_printf(s, "\t@:0x%p", node);
  219. seq_printf(s, "\n\tCTL 0x%08X", node->gam_gdp_ctl);
  220. gdp_dbg_ctl(s, node->gam_gdp_ctl);
  221. seq_printf(s, "\n\tAGC 0x%08X", node->gam_gdp_agc);
  222. seq_printf(s, "\n\tVPO 0x%08X", node->gam_gdp_vpo);
  223. gdp_dbg_vpo(s, node->gam_gdp_vpo);
  224. seq_printf(s, "\n\tVPS 0x%08X", node->gam_gdp_vps);
  225. gdp_dbg_vps(s, node->gam_gdp_vps);
  226. seq_printf(s, "\n\tPML 0x%08X", node->gam_gdp_pml);
  227. seq_printf(s, "\n\tPMP 0x%08X", node->gam_gdp_pmp);
  228. seq_printf(s, "\n\tSIZE 0x%08X", node->gam_gdp_size);
  229. gdp_dbg_size(s, node->gam_gdp_size);
  230. seq_printf(s, "\n\tNVN 0x%08X", node->gam_gdp_nvn);
  231. seq_printf(s, "\n\tKEY1 0x%08X", node->gam_gdp_key1);
  232. seq_printf(s, "\n\tKEY2 0x%08X", node->gam_gdp_key2);
  233. seq_printf(s, "\n\tPPT 0x%08X", node->gam_gdp_ppt);
  234. gdp_dbg_ppt(s, node->gam_gdp_ppt);
  235. seq_printf(s, "\n\tCML 0x%08X", node->gam_gdp_cml);
  236. seq_puts(s, "\n");
  237. }
  238. static int gdp_node_dbg_show(struct seq_file *s, void *arg)
  239. {
  240. struct drm_info_node *node = s->private;
  241. struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
  242. unsigned int b;
  243. for (b = 0; b < GDP_NODE_NB_BANK; b++) {
  244. seq_printf(s, "\n%s[%d].top", sti_plane_to_str(&gdp->plane), b);
  245. gdp_node_dump_node(s, gdp->node_list[b].top_field);
  246. seq_printf(s, "\n%s[%d].btm", sti_plane_to_str(&gdp->plane), b);
  247. gdp_node_dump_node(s, gdp->node_list[b].btm_field);
  248. }
  249. return 0;
  250. }
  251. static struct drm_info_list gdp0_debugfs_files[] = {
  252. { "gdp0", gdp_dbg_show, 0, NULL },
  253. { "gdp0_node", gdp_node_dbg_show, 0, NULL },
  254. };
  255. static struct drm_info_list gdp1_debugfs_files[] = {
  256. { "gdp1", gdp_dbg_show, 0, NULL },
  257. { "gdp1_node", gdp_node_dbg_show, 0, NULL },
  258. };
  259. static struct drm_info_list gdp2_debugfs_files[] = {
  260. { "gdp2", gdp_dbg_show, 0, NULL },
  261. { "gdp2_node", gdp_node_dbg_show, 0, NULL },
  262. };
  263. static struct drm_info_list gdp3_debugfs_files[] = {
  264. { "gdp3", gdp_dbg_show, 0, NULL },
  265. { "gdp3_node", gdp_node_dbg_show, 0, NULL },
  266. };
  267. static int gdp_debugfs_init(struct sti_gdp *gdp, struct drm_minor *minor)
  268. {
  269. unsigned int i;
  270. struct drm_info_list *gdp_debugfs_files;
  271. int nb_files;
  272. switch (gdp->plane.desc) {
  273. case STI_GDP_0:
  274. gdp_debugfs_files = gdp0_debugfs_files;
  275. nb_files = ARRAY_SIZE(gdp0_debugfs_files);
  276. break;
  277. case STI_GDP_1:
  278. gdp_debugfs_files = gdp1_debugfs_files;
  279. nb_files = ARRAY_SIZE(gdp1_debugfs_files);
  280. break;
  281. case STI_GDP_2:
  282. gdp_debugfs_files = gdp2_debugfs_files;
  283. nb_files = ARRAY_SIZE(gdp2_debugfs_files);
  284. break;
  285. case STI_GDP_3:
  286. gdp_debugfs_files = gdp3_debugfs_files;
  287. nb_files = ARRAY_SIZE(gdp3_debugfs_files);
  288. break;
  289. default:
  290. return -EINVAL;
  291. }
  292. for (i = 0; i < nb_files; i++)
  293. gdp_debugfs_files[i].data = gdp;
  294. return drm_debugfs_create_files(gdp_debugfs_files,
  295. nb_files,
  296. minor->debugfs_root, minor);
  297. }
  298. static int sti_gdp_fourcc2format(int fourcc)
  299. {
  300. switch (fourcc) {
  301. case DRM_FORMAT_XRGB8888:
  302. return GDP_RGB888_32;
  303. case DRM_FORMAT_XBGR8888:
  304. return GDP_XBGR8888;
  305. case DRM_FORMAT_ARGB8888:
  306. return GDP_ARGB8888;
  307. case DRM_FORMAT_ABGR8888:
  308. return GDP_ABGR8888;
  309. case DRM_FORMAT_ARGB4444:
  310. return GDP_ARGB4444;
  311. case DRM_FORMAT_ARGB1555:
  312. return GDP_ARGB1555;
  313. case DRM_FORMAT_RGB565:
  314. return GDP_RGB565;
  315. case DRM_FORMAT_RGB888:
  316. return GDP_RGB888;
  317. }
  318. return -1;
  319. }
  320. static int sti_gdp_get_alpharange(int format)
  321. {
  322. switch (format) {
  323. case GDP_ARGB8565:
  324. case GDP_ARGB8888:
  325. case GDP_ABGR8888:
  326. return GAM_GDP_ALPHARANGE_255;
  327. }
  328. return 0;
  329. }
  330. /**
  331. * sti_gdp_get_free_nodes
  332. * @gdp: gdp pointer
  333. *
  334. * Look for a GDP node list that is not currently read by the HW.
  335. *
  336. * RETURNS:
  337. * Pointer to the free GDP node list
  338. */
  339. static struct sti_gdp_node_list *sti_gdp_get_free_nodes(struct sti_gdp *gdp)
  340. {
  341. int hw_nvn;
  342. unsigned int i;
  343. hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
  344. if (!hw_nvn)
  345. goto end;
  346. for (i = 0; i < GDP_NODE_NB_BANK; i++)
  347. if ((hw_nvn != gdp->node_list[i].btm_field_paddr) &&
  348. (hw_nvn != gdp->node_list[i].top_field_paddr))
  349. return &gdp->node_list[i];
  350. /* in hazardious cases restart with the first node */
  351. DRM_ERROR("inconsistent NVN for %s: 0x%08X\n",
  352. sti_plane_to_str(&gdp->plane), hw_nvn);
  353. end:
  354. return &gdp->node_list[0];
  355. }
  356. /**
  357. * sti_gdp_get_current_nodes
  358. * @gdp: gdp pointer
  359. *
  360. * Look for GDP nodes that are currently read by the HW.
  361. *
  362. * RETURNS:
  363. * Pointer to the current GDP node list
  364. */
  365. static
  366. struct sti_gdp_node_list *sti_gdp_get_current_nodes(struct sti_gdp *gdp)
  367. {
  368. int hw_nvn;
  369. unsigned int i;
  370. hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
  371. if (!hw_nvn)
  372. goto end;
  373. for (i = 0; i < GDP_NODE_NB_BANK; i++)
  374. if ((hw_nvn == gdp->node_list[i].btm_field_paddr) ||
  375. (hw_nvn == gdp->node_list[i].top_field_paddr))
  376. return &gdp->node_list[i];
  377. end:
  378. DRM_DEBUG_DRIVER("Warning, NVN 0x%08X for %s does not match any node\n",
  379. hw_nvn, sti_plane_to_str(&gdp->plane));
  380. return NULL;
  381. }
  382. /**
  383. * sti_gdp_disable
  384. * @gdp: gdp pointer
  385. *
  386. * Disable a GDP.
  387. */
  388. static void sti_gdp_disable(struct sti_gdp *gdp)
  389. {
  390. unsigned int i;
  391. DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&gdp->plane));
  392. /* Set the nodes as 'to be ignored on mixer' */
  393. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  394. gdp->node_list[i].top_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
  395. gdp->node_list[i].btm_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
  396. }
  397. if (sti_vtg_unregister_client(gdp->vtg, &gdp->vtg_field_nb))
  398. DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
  399. if (gdp->clk_pix)
  400. clk_disable_unprepare(gdp->clk_pix);
  401. gdp->plane.status = STI_PLANE_DISABLED;
  402. gdp->vtg = NULL;
  403. }
  404. /**
  405. * sti_gdp_field_cb
  406. * @nb: notifier block
  407. * @event: event message
  408. * @data: private data
  409. *
  410. * Handle VTG top field and bottom field event.
  411. *
  412. * RETURNS:
  413. * 0 on success.
  414. */
  415. static int sti_gdp_field_cb(struct notifier_block *nb,
  416. unsigned long event, void *data)
  417. {
  418. struct sti_gdp *gdp = container_of(nb, struct sti_gdp, vtg_field_nb);
  419. if (gdp->plane.status == STI_PLANE_FLUSHING) {
  420. /* disable need to be synchronize on vsync event */
  421. DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
  422. sti_plane_to_str(&gdp->plane));
  423. sti_gdp_disable(gdp);
  424. }
  425. switch (event) {
  426. case VTG_TOP_FIELD_EVENT:
  427. gdp->is_curr_top = true;
  428. break;
  429. case VTG_BOTTOM_FIELD_EVENT:
  430. gdp->is_curr_top = false;
  431. break;
  432. default:
  433. DRM_ERROR("unsupported event: %lu\n", event);
  434. break;
  435. }
  436. return 0;
  437. }
  438. static void sti_gdp_init(struct sti_gdp *gdp)
  439. {
  440. struct device_node *np = gdp->dev->of_node;
  441. dma_addr_t dma_addr;
  442. void *base;
  443. unsigned int i, size;
  444. /* Allocate all the nodes within a single memory page */
  445. size = sizeof(struct sti_gdp_node) *
  446. GDP_NODE_PER_FIELD * GDP_NODE_NB_BANK;
  447. base = dma_alloc_wc(gdp->dev, size, &dma_addr, GFP_KERNEL | GFP_DMA);
  448. if (!base) {
  449. DRM_ERROR("Failed to allocate memory for GDP node\n");
  450. return;
  451. }
  452. memset(base, 0, size);
  453. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  454. if (dma_addr & 0xF) {
  455. DRM_ERROR("Mem alignment failed\n");
  456. return;
  457. }
  458. gdp->node_list[i].top_field = base;
  459. gdp->node_list[i].top_field_paddr = dma_addr;
  460. DRM_DEBUG_DRIVER("node[%d].top_field=%p\n", i, base);
  461. base += sizeof(struct sti_gdp_node);
  462. dma_addr += sizeof(struct sti_gdp_node);
  463. if (dma_addr & 0xF) {
  464. DRM_ERROR("Mem alignment failed\n");
  465. return;
  466. }
  467. gdp->node_list[i].btm_field = base;
  468. gdp->node_list[i].btm_field_paddr = dma_addr;
  469. DRM_DEBUG_DRIVER("node[%d].btm_field=%p\n", i, base);
  470. base += sizeof(struct sti_gdp_node);
  471. dma_addr += sizeof(struct sti_gdp_node);
  472. }
  473. if (of_device_is_compatible(np, "st,stih407-compositor")) {
  474. /* GDP of STiH407 chip have its own pixel clock */
  475. char *clk_name;
  476. switch (gdp->plane.desc) {
  477. case STI_GDP_0:
  478. clk_name = "pix_gdp1";
  479. break;
  480. case STI_GDP_1:
  481. clk_name = "pix_gdp2";
  482. break;
  483. case STI_GDP_2:
  484. clk_name = "pix_gdp3";
  485. break;
  486. case STI_GDP_3:
  487. clk_name = "pix_gdp4";
  488. break;
  489. default:
  490. DRM_ERROR("GDP id not recognized\n");
  491. return;
  492. }
  493. gdp->clk_pix = devm_clk_get(gdp->dev, clk_name);
  494. if (IS_ERR(gdp->clk_pix))
  495. DRM_ERROR("Cannot get %s clock\n", clk_name);
  496. gdp->clk_main_parent = devm_clk_get(gdp->dev, "main_parent");
  497. if (IS_ERR(gdp->clk_main_parent))
  498. DRM_ERROR("Cannot get main_parent clock\n");
  499. gdp->clk_aux_parent = devm_clk_get(gdp->dev, "aux_parent");
  500. if (IS_ERR(gdp->clk_aux_parent))
  501. DRM_ERROR("Cannot get aux_parent clock\n");
  502. }
  503. }
  504. /**
  505. * sti_gdp_get_dst
  506. * @dev: device
  507. * @dst: requested destination size
  508. * @src: source size
  509. *
  510. * Return the cropped / clamped destination size
  511. *
  512. * RETURNS:
  513. * cropped / clamped destination size
  514. */
  515. static int sti_gdp_get_dst(struct device *dev, int dst, int src)
  516. {
  517. if (dst == src)
  518. return dst;
  519. if (dst < src) {
  520. dev_dbg(dev, "WARNING: GDP scale not supported, will crop\n");
  521. return dst;
  522. }
  523. dev_dbg(dev, "WARNING: GDP scale not supported, will clamp\n");
  524. return src;
  525. }
  526. static int sti_gdp_atomic_check(struct drm_plane *drm_plane,
  527. struct drm_plane_state *state)
  528. {
  529. struct sti_plane *plane = to_sti_plane(drm_plane);
  530. struct sti_gdp *gdp = to_sti_gdp(plane);
  531. struct drm_crtc *crtc = state->crtc;
  532. struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
  533. struct drm_framebuffer *fb = state->fb;
  534. struct drm_crtc_state *crtc_state;
  535. struct sti_mixer *mixer;
  536. struct drm_display_mode *mode;
  537. int dst_x, dst_y, dst_w, dst_h;
  538. int src_x, src_y, src_w, src_h;
  539. int format;
  540. /* no need for further checks if the plane is being disabled */
  541. if (!crtc || !fb)
  542. return 0;
  543. mixer = to_sti_mixer(crtc);
  544. crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
  545. mode = &crtc_state->mode;
  546. dst_x = state->crtc_x;
  547. dst_y = state->crtc_y;
  548. dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
  549. dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
  550. /* src_x are in 16.16 format */
  551. src_x = state->src_x >> 16;
  552. src_y = state->src_y >> 16;
  553. src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX);
  554. src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX);
  555. format = sti_gdp_fourcc2format(fb->format->format);
  556. if (format == -1) {
  557. DRM_ERROR("Format not supported by GDP %.4s\n",
  558. (char *)&fb->format->format);
  559. return -EINVAL;
  560. }
  561. if (!drm_fb_cma_get_gem_obj(fb, 0)) {
  562. DRM_ERROR("Can't get CMA GEM object for fb\n");
  563. return -EINVAL;
  564. }
  565. if (!gdp->vtg) {
  566. /* Register gdp callback */
  567. gdp->vtg = compo->vtg[mixer->id];
  568. if (sti_vtg_register_client(gdp->vtg,
  569. &gdp->vtg_field_nb, crtc)) {
  570. DRM_ERROR("Cannot register VTG notifier\n");
  571. return -EINVAL;
  572. }
  573. /* Set and enable gdp clock */
  574. if (gdp->clk_pix) {
  575. struct clk *clkp;
  576. int rate = mode->clock * 1000;
  577. int res;
  578. /*
  579. * According to the mixer used, the gdp pixel clock
  580. * should have a different parent clock.
  581. */
  582. if (mixer->id == STI_MIXER_MAIN)
  583. clkp = gdp->clk_main_parent;
  584. else
  585. clkp = gdp->clk_aux_parent;
  586. if (clkp)
  587. clk_set_parent(gdp->clk_pix, clkp);
  588. res = clk_set_rate(gdp->clk_pix, rate);
  589. if (res < 0) {
  590. DRM_ERROR("Cannot set rate (%dHz) for gdp\n",
  591. rate);
  592. return -EINVAL;
  593. }
  594. if (clk_prepare_enable(gdp->clk_pix)) {
  595. DRM_ERROR("Failed to prepare/enable gdp\n");
  596. return -EINVAL;
  597. }
  598. }
  599. }
  600. DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
  601. crtc->base.id, sti_mixer_to_str(mixer),
  602. drm_plane->base.id, sti_plane_to_str(plane));
  603. DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
  604. sti_plane_to_str(plane),
  605. dst_w, dst_h, dst_x, dst_y,
  606. src_w, src_h, src_x, src_y);
  607. return 0;
  608. }
  609. static void sti_gdp_atomic_update(struct drm_plane *drm_plane,
  610. struct drm_plane_state *oldstate)
  611. {
  612. struct drm_plane_state *state = drm_plane->state;
  613. struct sti_plane *plane = to_sti_plane(drm_plane);
  614. struct sti_gdp *gdp = to_sti_gdp(plane);
  615. struct drm_crtc *crtc = state->crtc;
  616. struct drm_framebuffer *fb = state->fb;
  617. struct drm_display_mode *mode;
  618. int dst_x, dst_y, dst_w, dst_h;
  619. int src_x, src_y, src_w, src_h;
  620. struct drm_gem_cma_object *cma_obj;
  621. struct sti_gdp_node_list *list;
  622. struct sti_gdp_node_list *curr_list;
  623. struct sti_gdp_node *top_field, *btm_field;
  624. u32 dma_updated_top;
  625. u32 dma_updated_btm;
  626. int format;
  627. unsigned int bpp;
  628. u32 ydo, xdo, yds, xds;
  629. if (!crtc || !fb)
  630. return;
  631. mode = &crtc->mode;
  632. dst_x = state->crtc_x;
  633. dst_y = state->crtc_y;
  634. dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
  635. dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
  636. /* src_x are in 16.16 format */
  637. src_x = state->src_x >> 16;
  638. src_y = state->src_y >> 16;
  639. src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX);
  640. src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX);
  641. list = sti_gdp_get_free_nodes(gdp);
  642. top_field = list->top_field;
  643. btm_field = list->btm_field;
  644. dev_dbg(gdp->dev, "%s %s top_node:0x%p btm_node:0x%p\n", __func__,
  645. sti_plane_to_str(plane), top_field, btm_field);
  646. /* build the top field */
  647. top_field->gam_gdp_agc = GAM_GDP_AGC_FULL_RANGE;
  648. top_field->gam_gdp_ctl = WAIT_NEXT_VSYNC;
  649. format = sti_gdp_fourcc2format(fb->format->format);
  650. top_field->gam_gdp_ctl |= format;
  651. top_field->gam_gdp_ctl |= sti_gdp_get_alpharange(format);
  652. top_field->gam_gdp_ppt &= ~GAM_GDP_PPT_IGNORE;
  653. cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
  654. DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
  655. (char *)&fb->format->format,
  656. (unsigned long)cma_obj->paddr);
  657. /* pixel memory location */
  658. bpp = fb->format->cpp[0];
  659. top_field->gam_gdp_pml = (u32)cma_obj->paddr + fb->offsets[0];
  660. top_field->gam_gdp_pml += src_x * bpp;
  661. top_field->gam_gdp_pml += src_y * fb->pitches[0];
  662. /* output parameters (clamped / cropped) */
  663. dst_w = sti_gdp_get_dst(gdp->dev, dst_w, src_w);
  664. dst_h = sti_gdp_get_dst(gdp->dev, dst_h, src_h);
  665. ydo = sti_vtg_get_line_number(*mode, dst_y);
  666. yds = sti_vtg_get_line_number(*mode, dst_y + dst_h - 1);
  667. xdo = sti_vtg_get_pixel_number(*mode, dst_x);
  668. xds = sti_vtg_get_pixel_number(*mode, dst_x + dst_w - 1);
  669. top_field->gam_gdp_vpo = (ydo << 16) | xdo;
  670. top_field->gam_gdp_vps = (yds << 16) | xds;
  671. /* input parameters */
  672. src_w = dst_w;
  673. top_field->gam_gdp_pmp = fb->pitches[0];
  674. top_field->gam_gdp_size = src_h << 16 | src_w;
  675. /* Same content and chained together */
  676. memcpy(btm_field, top_field, sizeof(*btm_field));
  677. top_field->gam_gdp_nvn = list->btm_field_paddr;
  678. btm_field->gam_gdp_nvn = list->top_field_paddr;
  679. /* Interlaced mode */
  680. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  681. btm_field->gam_gdp_pml = top_field->gam_gdp_pml +
  682. fb->pitches[0];
  683. /* Update the NVN field of the 'right' field of the current GDP node
  684. * (being used by the HW) with the address of the updated ('free') top
  685. * field GDP node.
  686. * - In interlaced mode the 'right' field is the bottom field as we
  687. * update frames starting from their top field
  688. * - In progressive mode, we update both bottom and top fields which
  689. * are equal nodes.
  690. * At the next VSYNC, the updated node list will be used by the HW.
  691. */
  692. curr_list = sti_gdp_get_current_nodes(gdp);
  693. dma_updated_top = list->top_field_paddr;
  694. dma_updated_btm = list->btm_field_paddr;
  695. dev_dbg(gdp->dev, "Current NVN:0x%X\n",
  696. readl(gdp->regs + GAM_GDP_NVN_OFFSET));
  697. dev_dbg(gdp->dev, "Posted buff: %lx current buff: %x\n",
  698. (unsigned long)cma_obj->paddr,
  699. readl(gdp->regs + GAM_GDP_PML_OFFSET));
  700. if (!curr_list) {
  701. /* First update or invalid node should directly write in the
  702. * hw register */
  703. DRM_DEBUG_DRIVER("%s first update (or invalid node)\n",
  704. sti_plane_to_str(plane));
  705. writel(gdp->is_curr_top ?
  706. dma_updated_btm : dma_updated_top,
  707. gdp->regs + GAM_GDP_NVN_OFFSET);
  708. goto end;
  709. }
  710. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  711. if (gdp->is_curr_top) {
  712. /* Do not update in the middle of the frame, but
  713. * postpone the update after the bottom field has
  714. * been displayed */
  715. curr_list->btm_field->gam_gdp_nvn = dma_updated_top;
  716. } else {
  717. /* Direct update to avoid one frame delay */
  718. writel(dma_updated_top,
  719. gdp->regs + GAM_GDP_NVN_OFFSET);
  720. }
  721. } else {
  722. /* Direct update for progressive to avoid one frame delay */
  723. writel(dma_updated_top, gdp->regs + GAM_GDP_NVN_OFFSET);
  724. }
  725. end:
  726. sti_plane_update_fps(plane, true, false);
  727. plane->status = STI_PLANE_UPDATED;
  728. }
  729. static void sti_gdp_atomic_disable(struct drm_plane *drm_plane,
  730. struct drm_plane_state *oldstate)
  731. {
  732. struct sti_plane *plane = to_sti_plane(drm_plane);
  733. if (!oldstate->crtc) {
  734. DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
  735. drm_plane->base.id);
  736. return;
  737. }
  738. DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
  739. oldstate->crtc->base.id,
  740. sti_mixer_to_str(to_sti_mixer(oldstate->crtc)),
  741. drm_plane->base.id, sti_plane_to_str(plane));
  742. plane->status = STI_PLANE_DISABLING;
  743. }
  744. static const struct drm_plane_helper_funcs sti_gdp_helpers_funcs = {
  745. .atomic_check = sti_gdp_atomic_check,
  746. .atomic_update = sti_gdp_atomic_update,
  747. .atomic_disable = sti_gdp_atomic_disable,
  748. };
  749. static void sti_gdp_destroy(struct drm_plane *drm_plane)
  750. {
  751. DRM_DEBUG_DRIVER("\n");
  752. drm_plane_helper_disable(drm_plane);
  753. drm_plane_cleanup(drm_plane);
  754. }
  755. static int sti_gdp_late_register(struct drm_plane *drm_plane)
  756. {
  757. struct sti_plane *plane = to_sti_plane(drm_plane);
  758. struct sti_gdp *gdp = to_sti_gdp(plane);
  759. return gdp_debugfs_init(gdp, drm_plane->dev->primary);
  760. }
  761. static const struct drm_plane_funcs sti_gdp_plane_helpers_funcs = {
  762. .update_plane = drm_atomic_helper_update_plane,
  763. .disable_plane = drm_atomic_helper_disable_plane,
  764. .destroy = sti_gdp_destroy,
  765. .set_property = drm_atomic_helper_plane_set_property,
  766. .reset = sti_plane_reset,
  767. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  768. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  769. .late_register = sti_gdp_late_register,
  770. };
  771. struct drm_plane *sti_gdp_create(struct drm_device *drm_dev,
  772. struct device *dev, int desc,
  773. void __iomem *baseaddr,
  774. unsigned int possible_crtcs,
  775. enum drm_plane_type type)
  776. {
  777. struct sti_gdp *gdp;
  778. int res;
  779. gdp = devm_kzalloc(dev, sizeof(*gdp), GFP_KERNEL);
  780. if (!gdp) {
  781. DRM_ERROR("Failed to allocate memory for GDP\n");
  782. return NULL;
  783. }
  784. gdp->dev = dev;
  785. gdp->regs = baseaddr;
  786. gdp->plane.desc = desc;
  787. gdp->plane.status = STI_PLANE_DISABLED;
  788. gdp->vtg_field_nb.notifier_call = sti_gdp_field_cb;
  789. sti_gdp_init(gdp);
  790. res = drm_universal_plane_init(drm_dev, &gdp->plane.drm_plane,
  791. possible_crtcs,
  792. &sti_gdp_plane_helpers_funcs,
  793. gdp_supported_formats,
  794. ARRAY_SIZE(gdp_supported_formats),
  795. type, NULL);
  796. if (res) {
  797. DRM_ERROR("Failed to initialize universal plane\n");
  798. goto err;
  799. }
  800. drm_plane_helper_add(&gdp->plane.drm_plane, &sti_gdp_helpers_funcs);
  801. sti_plane_init_property(&gdp->plane, type);
  802. return &gdp->plane.drm_plane;
  803. err:
  804. devm_kfree(dev, gdp);
  805. return NULL;
  806. }