rockchip_vop_reg.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3. * Author:Mark Yao <mark.yao@rock-chips.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/component.h>
  17. #include "rockchip_drm_vop.h"
  18. #include "rockchip_vop_reg.h"
  19. #define VOP_REG(off, _mask, s) \
  20. {.offset = off, \
  21. .mask = _mask, \
  22. .shift = s, \
  23. .write_mask = false,}
  24. #define VOP_REG_MASK(off, _mask, s) \
  25. {.offset = off, \
  26. .mask = _mask, \
  27. .shift = s, \
  28. .write_mask = true,}
  29. static const uint32_t formats_win_full[] = {
  30. DRM_FORMAT_XRGB8888,
  31. DRM_FORMAT_ARGB8888,
  32. DRM_FORMAT_XBGR8888,
  33. DRM_FORMAT_ABGR8888,
  34. DRM_FORMAT_RGB888,
  35. DRM_FORMAT_BGR888,
  36. DRM_FORMAT_RGB565,
  37. DRM_FORMAT_BGR565,
  38. DRM_FORMAT_NV12,
  39. DRM_FORMAT_NV16,
  40. DRM_FORMAT_NV24,
  41. };
  42. static const uint32_t formats_win_lite[] = {
  43. DRM_FORMAT_XRGB8888,
  44. DRM_FORMAT_ARGB8888,
  45. DRM_FORMAT_XBGR8888,
  46. DRM_FORMAT_ABGR8888,
  47. DRM_FORMAT_RGB888,
  48. DRM_FORMAT_BGR888,
  49. DRM_FORMAT_RGB565,
  50. DRM_FORMAT_BGR565,
  51. };
  52. static const struct vop_scl_regs rk3036_win_scl = {
  53. .scale_yrgb_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
  54. .scale_yrgb_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
  55. .scale_cbcr_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
  56. .scale_cbcr_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
  57. };
  58. static const struct vop_win_phy rk3036_win0_data = {
  59. .scl = &rk3036_win_scl,
  60. .data_formats = formats_win_full,
  61. .nformats = ARRAY_SIZE(formats_win_full),
  62. .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 0),
  63. .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 3),
  64. .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 15),
  65. .act_info = VOP_REG(RK3036_WIN0_ACT_INFO, 0x1fff1fff, 0),
  66. .dsp_info = VOP_REG(RK3036_WIN0_DSP_INFO, 0x0fff0fff, 0),
  67. .dsp_st = VOP_REG(RK3036_WIN0_DSP_ST, 0x1fff1fff, 0),
  68. .yrgb_mst = VOP_REG(RK3036_WIN0_YRGB_MST, 0xffffffff, 0),
  69. .uv_mst = VOP_REG(RK3036_WIN0_CBR_MST, 0xffffffff, 0),
  70. .yrgb_vir = VOP_REG(RK3036_WIN0_VIR, 0xffff, 0),
  71. .uv_vir = VOP_REG(RK3036_WIN0_VIR, 0x1fff, 16),
  72. };
  73. static const struct vop_win_phy rk3036_win1_data = {
  74. .data_formats = formats_win_lite,
  75. .nformats = ARRAY_SIZE(formats_win_lite),
  76. .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 1),
  77. .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 6),
  78. .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 19),
  79. .act_info = VOP_REG(RK3036_WIN1_ACT_INFO, 0x1fff1fff, 0),
  80. .dsp_info = VOP_REG(RK3036_WIN1_DSP_INFO, 0x0fff0fff, 0),
  81. .dsp_st = VOP_REG(RK3036_WIN1_DSP_ST, 0x1fff1fff, 0),
  82. .yrgb_mst = VOP_REG(RK3036_WIN1_MST, 0xffffffff, 0),
  83. .yrgb_vir = VOP_REG(RK3036_WIN1_VIR, 0xffff, 0),
  84. };
  85. static const struct vop_win_data rk3036_vop_win_data[] = {
  86. { .base = 0x00, .phy = &rk3036_win0_data,
  87. .type = DRM_PLANE_TYPE_PRIMARY },
  88. { .base = 0x00, .phy = &rk3036_win1_data,
  89. .type = DRM_PLANE_TYPE_CURSOR },
  90. };
  91. static const int rk3036_vop_intrs[] = {
  92. DSP_HOLD_VALID_INTR,
  93. FS_INTR,
  94. LINE_FLAG_INTR,
  95. BUS_ERROR_INTR,
  96. };
  97. static const struct vop_intr rk3036_intr = {
  98. .intrs = rk3036_vop_intrs,
  99. .nintrs = ARRAY_SIZE(rk3036_vop_intrs),
  100. .status = VOP_REG(RK3036_INT_STATUS, 0xf, 0),
  101. .enable = VOP_REG(RK3036_INT_STATUS, 0xf, 4),
  102. .clear = VOP_REG(RK3036_INT_STATUS, 0xf, 8),
  103. };
  104. static const struct vop_ctrl rk3036_ctrl_data = {
  105. .standby = VOP_REG(RK3036_SYS_CTRL, 0x1, 30),
  106. .out_mode = VOP_REG(RK3036_DSP_CTRL0, 0xf, 0),
  107. .pin_pol = VOP_REG(RK3036_DSP_CTRL0, 0xf, 4),
  108. .htotal_pw = VOP_REG(RK3036_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
  109. .hact_st_end = VOP_REG(RK3036_DSP_HACT_ST_END, 0x1fff1fff, 0),
  110. .vtotal_pw = VOP_REG(RK3036_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
  111. .vact_st_end = VOP_REG(RK3036_DSP_VACT_ST_END, 0x1fff1fff, 0),
  112. .line_flag_num[0] = VOP_REG(RK3036_INT_STATUS, 0xfff, 12),
  113. .cfg_done = VOP_REG(RK3036_REG_CFG_DONE, 0x1, 0),
  114. };
  115. static const struct vop_reg_data rk3036_vop_init_reg_table[] = {
  116. {RK3036_DSP_CTRL1, 0x00000000},
  117. };
  118. static const struct vop_data rk3036_vop = {
  119. .init_table = rk3036_vop_init_reg_table,
  120. .table_size = ARRAY_SIZE(rk3036_vop_init_reg_table),
  121. .ctrl = &rk3036_ctrl_data,
  122. .intr = &rk3036_intr,
  123. .win = rk3036_vop_win_data,
  124. .win_size = ARRAY_SIZE(rk3036_vop_win_data),
  125. };
  126. static const struct vop_scl_extension rk3288_win_full_scl_ext = {
  127. .cbcr_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 31),
  128. .cbcr_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 30),
  129. .cbcr_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 28),
  130. .cbcr_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 26),
  131. .cbcr_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 24),
  132. .yrgb_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 23),
  133. .yrgb_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 22),
  134. .yrgb_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 20),
  135. .yrgb_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 18),
  136. .yrgb_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 16),
  137. .line_load_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 15),
  138. .cbcr_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0x7, 12),
  139. .yrgb_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0xf, 8),
  140. .vsd_cbcr_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 7),
  141. .vsd_cbcr_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 6),
  142. .vsd_yrgb_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 5),
  143. .vsd_yrgb_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 4),
  144. .bic_coe_sel = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 2),
  145. .cbcr_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 1),
  146. .yrgb_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 0),
  147. .lb_mode = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 5),
  148. };
  149. static const struct vop_scl_regs rk3288_win_full_scl = {
  150. .ext = &rk3288_win_full_scl_ext,
  151. .scale_yrgb_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
  152. .scale_yrgb_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
  153. .scale_cbcr_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
  154. .scale_cbcr_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
  155. };
  156. static const struct vop_win_phy rk3288_win01_data = {
  157. .scl = &rk3288_win_full_scl,
  158. .data_formats = formats_win_full,
  159. .nformats = ARRAY_SIZE(formats_win_full),
  160. .enable = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 0),
  161. .format = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 1),
  162. .rb_swap = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 12),
  163. .act_info = VOP_REG(RK3288_WIN0_ACT_INFO, 0x1fff1fff, 0),
  164. .dsp_info = VOP_REG(RK3288_WIN0_DSP_INFO, 0x0fff0fff, 0),
  165. .dsp_st = VOP_REG(RK3288_WIN0_DSP_ST, 0x1fff1fff, 0),
  166. .yrgb_mst = VOP_REG(RK3288_WIN0_YRGB_MST, 0xffffffff, 0),
  167. .uv_mst = VOP_REG(RK3288_WIN0_CBR_MST, 0xffffffff, 0),
  168. .yrgb_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 0),
  169. .uv_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 16),
  170. .src_alpha_ctl = VOP_REG(RK3288_WIN0_SRC_ALPHA_CTRL, 0xff, 0),
  171. .dst_alpha_ctl = VOP_REG(RK3288_WIN0_DST_ALPHA_CTRL, 0xff, 0),
  172. };
  173. static const struct vop_win_phy rk3288_win23_data = {
  174. .data_formats = formats_win_lite,
  175. .nformats = ARRAY_SIZE(formats_win_lite),
  176. .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 0),
  177. .format = VOP_REG(RK3288_WIN2_CTRL0, 0x7, 1),
  178. .rb_swap = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 12),
  179. .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO0, 0x0fff0fff, 0),
  180. .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST0, 0x1fff1fff, 0),
  181. .yrgb_mst = VOP_REG(RK3288_WIN2_MST0, 0xffffffff, 0),
  182. .yrgb_vir = VOP_REG(RK3288_WIN2_VIR0_1, 0x1fff, 0),
  183. .src_alpha_ctl = VOP_REG(RK3288_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
  184. .dst_alpha_ctl = VOP_REG(RK3288_WIN2_DST_ALPHA_CTRL, 0xff, 0),
  185. };
  186. static const struct vop_ctrl rk3288_ctrl_data = {
  187. .standby = VOP_REG(RK3288_SYS_CTRL, 0x1, 22),
  188. .gate_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 23),
  189. .mmu_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 20),
  190. .rgb_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 12),
  191. .hdmi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 13),
  192. .edp_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 14),
  193. .mipi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 15),
  194. .dither_down = VOP_REG(RK3288_DSP_CTRL1, 0xf, 1),
  195. .dither_up = VOP_REG(RK3288_DSP_CTRL1, 0x1, 6),
  196. .data_blank = VOP_REG(RK3288_DSP_CTRL0, 0x1, 19),
  197. .out_mode = VOP_REG(RK3288_DSP_CTRL0, 0xf, 0),
  198. .pin_pol = VOP_REG(RK3288_DSP_CTRL0, 0xf, 4),
  199. .htotal_pw = VOP_REG(RK3288_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
  200. .hact_st_end = VOP_REG(RK3288_DSP_HACT_ST_END, 0x1fff1fff, 0),
  201. .vtotal_pw = VOP_REG(RK3288_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
  202. .vact_st_end = VOP_REG(RK3288_DSP_VACT_ST_END, 0x1fff1fff, 0),
  203. .hpost_st_end = VOP_REG(RK3288_POST_DSP_HACT_INFO, 0x1fff1fff, 0),
  204. .vpost_st_end = VOP_REG(RK3288_POST_DSP_VACT_INFO, 0x1fff1fff, 0),
  205. .line_flag_num[0] = VOP_REG(RK3288_INTR_CTRL0, 0x1fff, 12),
  206. .cfg_done = VOP_REG(RK3288_REG_CFG_DONE, 0x1, 0),
  207. };
  208. static const struct vop_reg_data rk3288_init_reg_table[] = {
  209. {RK3288_SYS_CTRL, 0x00c00000},
  210. {RK3288_DSP_CTRL0, 0x00000000},
  211. {RK3288_WIN0_CTRL0, 0x00000080},
  212. {RK3288_WIN1_CTRL0, 0x00000080},
  213. /* TODO: Win2/3 support multiple area function, but we haven't found
  214. * a suitable way to use it yet, so let's just use them as other windows
  215. * with only area 0 enabled.
  216. */
  217. {RK3288_WIN2_CTRL0, 0x00000010},
  218. {RK3288_WIN3_CTRL0, 0x00000010},
  219. };
  220. /*
  221. * Note: rk3288 has a dedicated 'cursor' window, however, that window requires
  222. * special support to get alpha blending working. For now, just use overlay
  223. * window 3 for the drm cursor.
  224. *
  225. */
  226. static const struct vop_win_data rk3288_vop_win_data[] = {
  227. { .base = 0x00, .phy = &rk3288_win01_data,
  228. .type = DRM_PLANE_TYPE_PRIMARY },
  229. { .base = 0x40, .phy = &rk3288_win01_data,
  230. .type = DRM_PLANE_TYPE_OVERLAY },
  231. { .base = 0x00, .phy = &rk3288_win23_data,
  232. .type = DRM_PLANE_TYPE_OVERLAY },
  233. { .base = 0x50, .phy = &rk3288_win23_data,
  234. .type = DRM_PLANE_TYPE_CURSOR },
  235. };
  236. static const int rk3288_vop_intrs[] = {
  237. DSP_HOLD_VALID_INTR,
  238. FS_INTR,
  239. LINE_FLAG_INTR,
  240. BUS_ERROR_INTR,
  241. };
  242. static const struct vop_intr rk3288_vop_intr = {
  243. .intrs = rk3288_vop_intrs,
  244. .nintrs = ARRAY_SIZE(rk3288_vop_intrs),
  245. .status = VOP_REG(RK3288_INTR_CTRL0, 0xf, 0),
  246. .enable = VOP_REG(RK3288_INTR_CTRL0, 0xf, 4),
  247. .clear = VOP_REG(RK3288_INTR_CTRL0, 0xf, 8),
  248. };
  249. static const struct vop_data rk3288_vop = {
  250. .init_table = rk3288_init_reg_table,
  251. .table_size = ARRAY_SIZE(rk3288_init_reg_table),
  252. .intr = &rk3288_vop_intr,
  253. .ctrl = &rk3288_ctrl_data,
  254. .win = rk3288_vop_win_data,
  255. .win_size = ARRAY_SIZE(rk3288_vop_win_data),
  256. };
  257. static const struct vop_ctrl rk3399_ctrl_data = {
  258. .standby = VOP_REG(RK3399_SYS_CTRL, 0x1, 22),
  259. .gate_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 23),
  260. .rgb_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 12),
  261. .hdmi_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 13),
  262. .edp_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 14),
  263. .mipi_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 15),
  264. .dither_down = VOP_REG(RK3399_DSP_CTRL1, 0xf, 1),
  265. .dither_up = VOP_REG(RK3399_DSP_CTRL1, 0x1, 6),
  266. .data_blank = VOP_REG(RK3399_DSP_CTRL0, 0x1, 19),
  267. .out_mode = VOP_REG(RK3399_DSP_CTRL0, 0xf, 0),
  268. .rgb_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 16),
  269. .hdmi_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 20),
  270. .edp_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 24),
  271. .mipi_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 28),
  272. .htotal_pw = VOP_REG(RK3399_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
  273. .hact_st_end = VOP_REG(RK3399_DSP_HACT_ST_END, 0x1fff1fff, 0),
  274. .vtotal_pw = VOP_REG(RK3399_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
  275. .vact_st_end = VOP_REG(RK3399_DSP_VACT_ST_END, 0x1fff1fff, 0),
  276. .hpost_st_end = VOP_REG(RK3399_POST_DSP_HACT_INFO, 0x1fff1fff, 0),
  277. .vpost_st_end = VOP_REG(RK3399_POST_DSP_VACT_INFO, 0x1fff1fff, 0),
  278. .line_flag_num[0] = VOP_REG(RK3399_LINE_FLAG, 0xffff, 0),
  279. .line_flag_num[1] = VOP_REG(RK3399_LINE_FLAG, 0xffff, 16),
  280. .cfg_done = VOP_REG_MASK(RK3399_REG_CFG_DONE, 0x1, 0),
  281. };
  282. static const int rk3399_vop_intrs[] = {
  283. FS_INTR,
  284. 0, 0,
  285. LINE_FLAG_INTR,
  286. 0,
  287. BUS_ERROR_INTR,
  288. 0, 0, 0, 0, 0, 0, 0,
  289. DSP_HOLD_VALID_INTR,
  290. };
  291. static const struct vop_intr rk3399_vop_intr = {
  292. .intrs = rk3399_vop_intrs,
  293. .nintrs = ARRAY_SIZE(rk3399_vop_intrs),
  294. .status = VOP_REG_MASK(RK3399_INTR_STATUS0, 0xffff, 0),
  295. .enable = VOP_REG_MASK(RK3399_INTR_EN0, 0xffff, 0),
  296. .clear = VOP_REG_MASK(RK3399_INTR_CLEAR0, 0xffff, 0),
  297. };
  298. static const struct vop_reg_data rk3399_init_reg_table[] = {
  299. {RK3399_SYS_CTRL, 0x2000f800},
  300. {RK3399_DSP_CTRL0, 0x00000000},
  301. {RK3399_WIN0_CTRL0, 0x00000080},
  302. {RK3399_WIN1_CTRL0, 0x00000080},
  303. /* TODO: Win2/3 support multiple area function, but we haven't found
  304. * a suitable way to use it yet, so let's just use them as other windows
  305. * with only area 0 enabled.
  306. */
  307. {RK3399_WIN2_CTRL0, 0x00000010},
  308. {RK3399_WIN3_CTRL0, 0x00000010},
  309. };
  310. static const struct vop_data rk3399_vop_big = {
  311. .init_table = rk3399_init_reg_table,
  312. .table_size = ARRAY_SIZE(rk3399_init_reg_table),
  313. .intr = &rk3399_vop_intr,
  314. .ctrl = &rk3399_ctrl_data,
  315. /*
  316. * rk3399 vop big windows register layout is same as rk3288.
  317. */
  318. .win = rk3288_vop_win_data,
  319. .win_size = ARRAY_SIZE(rk3288_vop_win_data),
  320. };
  321. static const struct vop_win_data rk3399_vop_lit_win_data[] = {
  322. { .base = 0x00, .phy = &rk3288_win01_data,
  323. .type = DRM_PLANE_TYPE_PRIMARY },
  324. { .base = 0x00, .phy = &rk3288_win23_data,
  325. .type = DRM_PLANE_TYPE_CURSOR},
  326. };
  327. static const struct vop_data rk3399_vop_lit = {
  328. .init_table = rk3399_init_reg_table,
  329. .table_size = ARRAY_SIZE(rk3399_init_reg_table),
  330. .intr = &rk3399_vop_intr,
  331. .ctrl = &rk3399_ctrl_data,
  332. /*
  333. * rk3399 vop lit windows register layout is same as rk3288,
  334. * but cut off the win1 and win3 windows.
  335. */
  336. .win = rk3399_vop_lit_win_data,
  337. .win_size = ARRAY_SIZE(rk3399_vop_lit_win_data),
  338. };
  339. static const struct of_device_id vop_driver_dt_match[] = {
  340. { .compatible = "rockchip,rk3036-vop",
  341. .data = &rk3036_vop },
  342. { .compatible = "rockchip,rk3288-vop",
  343. .data = &rk3288_vop },
  344. { .compatible = "rockchip,rk3399-vop-big",
  345. .data = &rk3399_vop_big },
  346. { .compatible = "rockchip,rk3399-vop-lit",
  347. .data = &rk3399_vop_lit },
  348. {},
  349. };
  350. MODULE_DEVICE_TABLE(of, vop_driver_dt_match);
  351. static int vop_probe(struct platform_device *pdev)
  352. {
  353. struct device *dev = &pdev->dev;
  354. if (!dev->of_node) {
  355. dev_err(dev, "can't find vop devices\n");
  356. return -ENODEV;
  357. }
  358. return component_add(dev, &vop_component_ops);
  359. }
  360. static int vop_remove(struct platform_device *pdev)
  361. {
  362. component_del(&pdev->dev, &vop_component_ops);
  363. return 0;
  364. }
  365. static struct platform_driver vop_platform_driver = {
  366. .probe = vop_probe,
  367. .remove = vop_remove,
  368. .driver = {
  369. .name = "rockchip-vop",
  370. .of_match_table = of_match_ptr(vop_driver_dt_match),
  371. },
  372. };
  373. module_platform_driver(vop_platform_driver);
  374. MODULE_AUTHOR("Mark Yao <mark.yao@rock-chips.com>");
  375. MODULE_DESCRIPTION("ROCKCHIP VOP Driver");
  376. MODULE_LICENSE("GPL v2");