analogix_dp-rockchip.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * Rockchip SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
  5. * Author: Andy Yan <andy.yan@rock-chips.com>
  6. * Yakir Yang <ykk@rock-chips.com>
  7. * Jeff Chen <jeff.chen@rock-chips.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/component.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_graph.h>
  18. #include <linux/regmap.h>
  19. #include <linux/reset.h>
  20. #include <linux/clk.h>
  21. #include <drm/drmP.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_dp_helper.h>
  24. #include <drm/drm_of.h>
  25. #include <drm/drm_panel.h>
  26. #include <video/of_videomode.h>
  27. #include <video/videomode.h>
  28. #include <drm/bridge/analogix_dp.h>
  29. #include "rockchip_drm_drv.h"
  30. #include "rockchip_drm_psr.h"
  31. #include "rockchip_drm_vop.h"
  32. #define RK3288_GRF_SOC_CON6 0x25c
  33. #define RK3288_EDP_LCDC_SEL BIT(5)
  34. #define RK3399_GRF_SOC_CON20 0x6250
  35. #define RK3399_EDP_LCDC_SEL BIT(5)
  36. #define HIWORD_UPDATE(val, mask) (val | (mask) << 16)
  37. #define PSR_WAIT_LINE_FLAG_TIMEOUT_MS 100
  38. #define to_dp(nm) container_of(nm, struct rockchip_dp_device, nm)
  39. /**
  40. * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
  41. * @lcdsel_grf_reg: grf register offset of lcdc select
  42. * @lcdsel_big: reg value of selecting vop big for eDP
  43. * @lcdsel_lit: reg value of selecting vop little for eDP
  44. * @chip_type: specific chip type
  45. */
  46. struct rockchip_dp_chip_data {
  47. u32 lcdsel_grf_reg;
  48. u32 lcdsel_big;
  49. u32 lcdsel_lit;
  50. u32 chip_type;
  51. };
  52. struct rockchip_dp_device {
  53. struct drm_device *drm_dev;
  54. struct device *dev;
  55. struct drm_encoder encoder;
  56. struct drm_display_mode mode;
  57. struct clk *pclk;
  58. struct clk *grfclk;
  59. struct regmap *grf;
  60. struct reset_control *rst;
  61. struct work_struct psr_work;
  62. spinlock_t psr_lock;
  63. unsigned int psr_state;
  64. const struct rockchip_dp_chip_data *data;
  65. struct analogix_dp_plat_data plat_data;
  66. };
  67. static void analogix_dp_psr_set(struct drm_encoder *encoder, bool enabled)
  68. {
  69. struct rockchip_dp_device *dp = to_dp(encoder);
  70. unsigned long flags;
  71. if (!analogix_dp_psr_supported(dp->dev))
  72. return;
  73. dev_dbg(dp->dev, "%s PSR...\n", enabled ? "Entry" : "Exit");
  74. spin_lock_irqsave(&dp->psr_lock, flags);
  75. if (enabled)
  76. dp->psr_state = EDP_VSC_PSR_STATE_ACTIVE;
  77. else
  78. dp->psr_state = ~EDP_VSC_PSR_STATE_ACTIVE;
  79. schedule_work(&dp->psr_work);
  80. spin_unlock_irqrestore(&dp->psr_lock, flags);
  81. }
  82. static void analogix_dp_psr_work(struct work_struct *work)
  83. {
  84. struct rockchip_dp_device *dp =
  85. container_of(work, typeof(*dp), psr_work);
  86. struct drm_crtc *crtc = dp->encoder.crtc;
  87. int psr_state = dp->psr_state;
  88. int vact_end;
  89. int ret;
  90. unsigned long flags;
  91. if (!crtc)
  92. return;
  93. vact_end = crtc->mode.vtotal - crtc->mode.vsync_start + crtc->mode.vdisplay;
  94. ret = rockchip_drm_wait_line_flag(dp->encoder.crtc, vact_end,
  95. PSR_WAIT_LINE_FLAG_TIMEOUT_MS);
  96. if (ret) {
  97. dev_err(dp->dev, "line flag interrupt did not arrive\n");
  98. return;
  99. }
  100. spin_lock_irqsave(&dp->psr_lock, flags);
  101. if (psr_state == EDP_VSC_PSR_STATE_ACTIVE)
  102. analogix_dp_enable_psr(dp->dev);
  103. else
  104. analogix_dp_disable_psr(dp->dev);
  105. spin_unlock_irqrestore(&dp->psr_lock, flags);
  106. }
  107. static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
  108. {
  109. reset_control_assert(dp->rst);
  110. usleep_range(10, 20);
  111. reset_control_deassert(dp->rst);
  112. return 0;
  113. }
  114. static int rockchip_dp_poweron(struct analogix_dp_plat_data *plat_data)
  115. {
  116. struct rockchip_dp_device *dp = to_dp(plat_data);
  117. int ret;
  118. cancel_work_sync(&dp->psr_work);
  119. ret = clk_prepare_enable(dp->pclk);
  120. if (ret < 0) {
  121. dev_err(dp->dev, "failed to enable pclk %d\n", ret);
  122. return ret;
  123. }
  124. ret = rockchip_dp_pre_init(dp);
  125. if (ret < 0) {
  126. dev_err(dp->dev, "failed to dp pre init %d\n", ret);
  127. clk_disable_unprepare(dp->pclk);
  128. return ret;
  129. }
  130. return 0;
  131. }
  132. static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
  133. {
  134. struct rockchip_dp_device *dp = to_dp(plat_data);
  135. clk_disable_unprepare(dp->pclk);
  136. return 0;
  137. }
  138. static int rockchip_dp_get_modes(struct analogix_dp_plat_data *plat_data,
  139. struct drm_connector *connector)
  140. {
  141. struct drm_display_info *di = &connector->display_info;
  142. /* VOP couldn't output YUV video format for eDP rightly */
  143. u32 mask = DRM_COLOR_FORMAT_YCRCB444 | DRM_COLOR_FORMAT_YCRCB422;
  144. if ((di->color_formats & mask)) {
  145. DRM_DEBUG_KMS("Swapping display color format from YUV to RGB\n");
  146. di->color_formats &= ~mask;
  147. di->color_formats |= DRM_COLOR_FORMAT_RGB444;
  148. di->bpc = 8;
  149. }
  150. return 0;
  151. }
  152. static bool
  153. rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
  154. const struct drm_display_mode *mode,
  155. struct drm_display_mode *adjusted_mode)
  156. {
  157. /* do nothing */
  158. return true;
  159. }
  160. static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
  161. struct drm_display_mode *mode,
  162. struct drm_display_mode *adjusted)
  163. {
  164. /* do nothing */
  165. }
  166. static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder)
  167. {
  168. struct rockchip_dp_device *dp = to_dp(encoder);
  169. int ret;
  170. u32 val;
  171. ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
  172. if (ret < 0)
  173. return;
  174. if (ret)
  175. val = dp->data->lcdsel_lit;
  176. else
  177. val = dp->data->lcdsel_big;
  178. dev_dbg(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
  179. ret = clk_prepare_enable(dp->grfclk);
  180. if (ret < 0) {
  181. dev_err(dp->dev, "failed to enable grfclk %d\n", ret);
  182. return;
  183. }
  184. ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
  185. if (ret != 0)
  186. dev_err(dp->dev, "Could not write to GRF: %d\n", ret);
  187. clk_disable_unprepare(dp->grfclk);
  188. }
  189. static void rockchip_dp_drm_encoder_nop(struct drm_encoder *encoder)
  190. {
  191. /* do nothing */
  192. }
  193. static int
  194. rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
  195. struct drm_crtc_state *crtc_state,
  196. struct drm_connector_state *conn_state)
  197. {
  198. struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
  199. struct rockchip_dp_device *dp = to_dp(encoder);
  200. int ret;
  201. /*
  202. * The hardware IC designed that VOP must output the RGB10 video
  203. * format to eDP controller, and if eDP panel only support RGB8,
  204. * then eDP controller should cut down the video data, not via VOP
  205. * controller, that's why we need to hardcode the VOP output mode
  206. * to RGA10 here.
  207. */
  208. s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
  209. s->output_type = DRM_MODE_CONNECTOR_eDP;
  210. if (dp->data->chip_type == RK3399_EDP) {
  211. /*
  212. * For RK3399, VOP Lit must code the out mode to RGB888,
  213. * VOP Big must code the out mode to RGB10.
  214. */
  215. ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node,
  216. encoder);
  217. if (ret > 0)
  218. s->output_mode = ROCKCHIP_OUT_MODE_P888;
  219. }
  220. return 0;
  221. }
  222. static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
  223. .mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
  224. .mode_set = rockchip_dp_drm_encoder_mode_set,
  225. .enable = rockchip_dp_drm_encoder_enable,
  226. .disable = rockchip_dp_drm_encoder_nop,
  227. .atomic_check = rockchip_dp_drm_encoder_atomic_check,
  228. };
  229. static void rockchip_dp_drm_encoder_destroy(struct drm_encoder *encoder)
  230. {
  231. drm_encoder_cleanup(encoder);
  232. }
  233. static struct drm_encoder_funcs rockchip_dp_encoder_funcs = {
  234. .destroy = rockchip_dp_drm_encoder_destroy,
  235. };
  236. static int rockchip_dp_init(struct rockchip_dp_device *dp)
  237. {
  238. struct device *dev = dp->dev;
  239. struct device_node *np = dev->of_node;
  240. int ret;
  241. dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
  242. if (IS_ERR(dp->grf)) {
  243. dev_err(dev, "failed to get rockchip,grf property\n");
  244. return PTR_ERR(dp->grf);
  245. }
  246. dp->grfclk = devm_clk_get(dev, "grf");
  247. if (PTR_ERR(dp->grfclk) == -ENOENT) {
  248. dp->grfclk = NULL;
  249. } else if (PTR_ERR(dp->grfclk) == -EPROBE_DEFER) {
  250. return -EPROBE_DEFER;
  251. } else if (IS_ERR(dp->grfclk)) {
  252. dev_err(dev, "failed to get grf clock\n");
  253. return PTR_ERR(dp->grfclk);
  254. }
  255. dp->pclk = devm_clk_get(dev, "pclk");
  256. if (IS_ERR(dp->pclk)) {
  257. dev_err(dev, "failed to get pclk property\n");
  258. return PTR_ERR(dp->pclk);
  259. }
  260. dp->rst = devm_reset_control_get(dev, "dp");
  261. if (IS_ERR(dp->rst)) {
  262. dev_err(dev, "failed to get dp reset control\n");
  263. return PTR_ERR(dp->rst);
  264. }
  265. ret = clk_prepare_enable(dp->pclk);
  266. if (ret < 0) {
  267. dev_err(dp->dev, "failed to enable pclk %d\n", ret);
  268. return ret;
  269. }
  270. ret = rockchip_dp_pre_init(dp);
  271. if (ret < 0) {
  272. dev_err(dp->dev, "failed to pre init %d\n", ret);
  273. clk_disable_unprepare(dp->pclk);
  274. return ret;
  275. }
  276. return 0;
  277. }
  278. static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
  279. {
  280. struct drm_encoder *encoder = &dp->encoder;
  281. struct drm_device *drm_dev = dp->drm_dev;
  282. struct device *dev = dp->dev;
  283. int ret;
  284. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
  285. dev->of_node);
  286. DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
  287. ret = drm_encoder_init(drm_dev, encoder, &rockchip_dp_encoder_funcs,
  288. DRM_MODE_ENCODER_TMDS, NULL);
  289. if (ret) {
  290. DRM_ERROR("failed to initialize encoder with drm\n");
  291. return ret;
  292. }
  293. drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);
  294. return 0;
  295. }
  296. static int rockchip_dp_bind(struct device *dev, struct device *master,
  297. void *data)
  298. {
  299. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  300. const struct rockchip_dp_chip_data *dp_data;
  301. struct drm_device *drm_dev = data;
  302. int ret;
  303. /*
  304. * Just like the probe function said, we don't need the
  305. * device drvrate anymore, we should leave the charge to
  306. * analogix dp driver, set the device drvdata to NULL.
  307. */
  308. dev_set_drvdata(dev, NULL);
  309. dp_data = of_device_get_match_data(dev);
  310. if (!dp_data)
  311. return -ENODEV;
  312. ret = rockchip_dp_init(dp);
  313. if (ret < 0)
  314. return ret;
  315. dp->data = dp_data;
  316. dp->drm_dev = drm_dev;
  317. ret = rockchip_dp_drm_create_encoder(dp);
  318. if (ret) {
  319. DRM_ERROR("failed to create drm encoder\n");
  320. return ret;
  321. }
  322. dp->plat_data.encoder = &dp->encoder;
  323. dp->plat_data.dev_type = dp->data->chip_type;
  324. dp->plat_data.power_on = rockchip_dp_poweron;
  325. dp->plat_data.power_off = rockchip_dp_powerdown;
  326. dp->plat_data.get_modes = rockchip_dp_get_modes;
  327. spin_lock_init(&dp->psr_lock);
  328. dp->psr_state = ~EDP_VSC_PSR_STATE_ACTIVE;
  329. INIT_WORK(&dp->psr_work, analogix_dp_psr_work);
  330. rockchip_drm_psr_register(&dp->encoder, analogix_dp_psr_set);
  331. return analogix_dp_bind(dev, dp->drm_dev, &dp->plat_data);
  332. }
  333. static void rockchip_dp_unbind(struct device *dev, struct device *master,
  334. void *data)
  335. {
  336. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  337. rockchip_drm_psr_unregister(&dp->encoder);
  338. return analogix_dp_unbind(dev, master, data);
  339. }
  340. static const struct component_ops rockchip_dp_component_ops = {
  341. .bind = rockchip_dp_bind,
  342. .unbind = rockchip_dp_unbind,
  343. };
  344. static int rockchip_dp_probe(struct platform_device *pdev)
  345. {
  346. struct device *dev = &pdev->dev;
  347. struct device_node *panel_node, *port, *endpoint;
  348. struct drm_panel *panel = NULL;
  349. struct rockchip_dp_device *dp;
  350. port = of_graph_get_port_by_id(dev->of_node, 1);
  351. if (port) {
  352. endpoint = of_get_child_by_name(port, "endpoint");
  353. of_node_put(port);
  354. if (!endpoint) {
  355. dev_err(dev, "no output endpoint found\n");
  356. return -EINVAL;
  357. }
  358. panel_node = of_graph_get_remote_port_parent(endpoint);
  359. of_node_put(endpoint);
  360. if (!panel_node) {
  361. dev_err(dev, "no output node found\n");
  362. return -EINVAL;
  363. }
  364. panel = of_drm_find_panel(panel_node);
  365. of_node_put(panel_node);
  366. if (!panel)
  367. return -EPROBE_DEFER;
  368. }
  369. dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
  370. if (!dp)
  371. return -ENOMEM;
  372. dp->dev = dev;
  373. dp->plat_data.panel = panel;
  374. /*
  375. * We just use the drvdata until driver run into component
  376. * add function, and then we would set drvdata to null, so
  377. * that analogix dp driver could take charge of the drvdata.
  378. */
  379. platform_set_drvdata(pdev, dp);
  380. return component_add(dev, &rockchip_dp_component_ops);
  381. }
  382. static int rockchip_dp_remove(struct platform_device *pdev)
  383. {
  384. component_del(&pdev->dev, &rockchip_dp_component_ops);
  385. return 0;
  386. }
  387. static const struct dev_pm_ops rockchip_dp_pm_ops = {
  388. #ifdef CONFIG_PM_SLEEP
  389. .suspend = analogix_dp_suspend,
  390. .resume_early = analogix_dp_resume,
  391. #endif
  392. };
  393. static const struct rockchip_dp_chip_data rk3399_edp = {
  394. .lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
  395. .lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
  396. .lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
  397. .chip_type = RK3399_EDP,
  398. };
  399. static const struct rockchip_dp_chip_data rk3288_dp = {
  400. .lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
  401. .lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
  402. .lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
  403. .chip_type = RK3288_DP,
  404. };
  405. static const struct of_device_id rockchip_dp_dt_ids[] = {
  406. {.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
  407. {.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
  408. {}
  409. };
  410. MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);
  411. static struct platform_driver rockchip_dp_driver = {
  412. .probe = rockchip_dp_probe,
  413. .remove = rockchip_dp_remove,
  414. .driver = {
  415. .name = "rockchip-dp",
  416. .pm = &rockchip_dp_pm_ops,
  417. .of_match_table = of_match_ptr(rockchip_dp_dt_ids),
  418. },
  419. };
  420. module_platform_driver(rockchip_dp_driver);
  421. MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
  422. MODULE_AUTHOR("Jeff chen <jeff.chen@rock-chips.com>");
  423. MODULE_DESCRIPTION("Rockchip Specific Analogix-DP Driver Extension");
  424. MODULE_LICENSE("GPL v2");