venc.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /*
  2. * linux/drivers/video/omap2/dss/venc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * VENC settings from TI's DSS driver
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "VENC"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/clk.h>
  25. #include <linux/err.h>
  26. #include <linux/io.h>
  27. #include <linux/mutex.h>
  28. #include <linux/completion.h>
  29. #include <linux/delay.h>
  30. #include <linux/string.h>
  31. #include <linux/seq_file.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/pm_runtime.h>
  35. #include <linux/of.h>
  36. #include <linux/component.h>
  37. #include "omapdss.h"
  38. #include "dss.h"
  39. #include "dss_features.h"
  40. /* Venc registers */
  41. #define VENC_REV_ID 0x00
  42. #define VENC_STATUS 0x04
  43. #define VENC_F_CONTROL 0x08
  44. #define VENC_VIDOUT_CTRL 0x10
  45. #define VENC_SYNC_CTRL 0x14
  46. #define VENC_LLEN 0x1C
  47. #define VENC_FLENS 0x20
  48. #define VENC_HFLTR_CTRL 0x24
  49. #define VENC_CC_CARR_WSS_CARR 0x28
  50. #define VENC_C_PHASE 0x2C
  51. #define VENC_GAIN_U 0x30
  52. #define VENC_GAIN_V 0x34
  53. #define VENC_GAIN_Y 0x38
  54. #define VENC_BLACK_LEVEL 0x3C
  55. #define VENC_BLANK_LEVEL 0x40
  56. #define VENC_X_COLOR 0x44
  57. #define VENC_M_CONTROL 0x48
  58. #define VENC_BSTAMP_WSS_DATA 0x4C
  59. #define VENC_S_CARR 0x50
  60. #define VENC_LINE21 0x54
  61. #define VENC_LN_SEL 0x58
  62. #define VENC_L21__WC_CTL 0x5C
  63. #define VENC_HTRIGGER_VTRIGGER 0x60
  64. #define VENC_SAVID__EAVID 0x64
  65. #define VENC_FLEN__FAL 0x68
  66. #define VENC_LAL__PHASE_RESET 0x6C
  67. #define VENC_HS_INT_START_STOP_X 0x70
  68. #define VENC_HS_EXT_START_STOP_X 0x74
  69. #define VENC_VS_INT_START_X 0x78
  70. #define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
  71. #define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
  72. #define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
  73. #define VENC_VS_EXT_STOP_Y 0x88
  74. #define VENC_AVID_START_STOP_X 0x90
  75. #define VENC_AVID_START_STOP_Y 0x94
  76. #define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
  77. #define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
  78. #define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
  79. #define VENC_TVDETGP_INT_START_STOP_X 0xB0
  80. #define VENC_TVDETGP_INT_START_STOP_Y 0xB4
  81. #define VENC_GEN_CTRL 0xB8
  82. #define VENC_OUTPUT_CONTROL 0xC4
  83. #define VENC_OUTPUT_TEST 0xC8
  84. #define VENC_DAC_B__DAC_C 0xC8
  85. struct venc_config {
  86. u32 f_control;
  87. u32 vidout_ctrl;
  88. u32 sync_ctrl;
  89. u32 llen;
  90. u32 flens;
  91. u32 hfltr_ctrl;
  92. u32 cc_carr_wss_carr;
  93. u32 c_phase;
  94. u32 gain_u;
  95. u32 gain_v;
  96. u32 gain_y;
  97. u32 black_level;
  98. u32 blank_level;
  99. u32 x_color;
  100. u32 m_control;
  101. u32 bstamp_wss_data;
  102. u32 s_carr;
  103. u32 line21;
  104. u32 ln_sel;
  105. u32 l21__wc_ctl;
  106. u32 htrigger_vtrigger;
  107. u32 savid__eavid;
  108. u32 flen__fal;
  109. u32 lal__phase_reset;
  110. u32 hs_int_start_stop_x;
  111. u32 hs_ext_start_stop_x;
  112. u32 vs_int_start_x;
  113. u32 vs_int_stop_x__vs_int_start_y;
  114. u32 vs_int_stop_y__vs_ext_start_x;
  115. u32 vs_ext_stop_x__vs_ext_start_y;
  116. u32 vs_ext_stop_y;
  117. u32 avid_start_stop_x;
  118. u32 avid_start_stop_y;
  119. u32 fid_int_start_x__fid_int_start_y;
  120. u32 fid_int_offset_y__fid_ext_start_x;
  121. u32 fid_ext_start_y__fid_ext_offset_y;
  122. u32 tvdetgp_int_start_stop_x;
  123. u32 tvdetgp_int_start_stop_y;
  124. u32 gen_ctrl;
  125. };
  126. /* from TRM */
  127. static const struct venc_config venc_config_pal_trm = {
  128. .f_control = 0,
  129. .vidout_ctrl = 1,
  130. .sync_ctrl = 0x40,
  131. .llen = 0x35F, /* 863 */
  132. .flens = 0x270, /* 624 */
  133. .hfltr_ctrl = 0,
  134. .cc_carr_wss_carr = 0x2F7225ED,
  135. .c_phase = 0,
  136. .gain_u = 0x111,
  137. .gain_v = 0x181,
  138. .gain_y = 0x140,
  139. .black_level = 0x3B,
  140. .blank_level = 0x3B,
  141. .x_color = 0x7,
  142. .m_control = 0x2,
  143. .bstamp_wss_data = 0x3F,
  144. .s_carr = 0x2A098ACB,
  145. .line21 = 0,
  146. .ln_sel = 0x01290015,
  147. .l21__wc_ctl = 0x0000F603,
  148. .htrigger_vtrigger = 0,
  149. .savid__eavid = 0x06A70108,
  150. .flen__fal = 0x00180270,
  151. .lal__phase_reset = 0x00040135,
  152. .hs_int_start_stop_x = 0x00880358,
  153. .hs_ext_start_stop_x = 0x000F035F,
  154. .vs_int_start_x = 0x01A70000,
  155. .vs_int_stop_x__vs_int_start_y = 0x000001A7,
  156. .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
  157. .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
  158. .vs_ext_stop_y = 0x00000025,
  159. .avid_start_stop_x = 0x03530083,
  160. .avid_start_stop_y = 0x026C002E,
  161. .fid_int_start_x__fid_int_start_y = 0x0001008A,
  162. .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
  163. .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
  164. .tvdetgp_int_start_stop_x = 0x00140001,
  165. .tvdetgp_int_start_stop_y = 0x00010001,
  166. .gen_ctrl = 0x00FF0000,
  167. };
  168. /* from TRM */
  169. static const struct venc_config venc_config_ntsc_trm = {
  170. .f_control = 0,
  171. .vidout_ctrl = 1,
  172. .sync_ctrl = 0x8040,
  173. .llen = 0x359,
  174. .flens = 0x20C,
  175. .hfltr_ctrl = 0,
  176. .cc_carr_wss_carr = 0x043F2631,
  177. .c_phase = 0,
  178. .gain_u = 0x102,
  179. .gain_v = 0x16C,
  180. .gain_y = 0x12F,
  181. .black_level = 0x43,
  182. .blank_level = 0x38,
  183. .x_color = 0x7,
  184. .m_control = 0x1,
  185. .bstamp_wss_data = 0x38,
  186. .s_carr = 0x21F07C1F,
  187. .line21 = 0,
  188. .ln_sel = 0x01310011,
  189. .l21__wc_ctl = 0x0000F003,
  190. .htrigger_vtrigger = 0,
  191. .savid__eavid = 0x069300F4,
  192. .flen__fal = 0x0016020C,
  193. .lal__phase_reset = 0x00060107,
  194. .hs_int_start_stop_x = 0x008E0350,
  195. .hs_ext_start_stop_x = 0x000F0359,
  196. .vs_int_start_x = 0x01A00000,
  197. .vs_int_stop_x__vs_int_start_y = 0x020701A0,
  198. .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
  199. .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
  200. .vs_ext_stop_y = 0x00000006,
  201. .avid_start_stop_x = 0x03480078,
  202. .avid_start_stop_y = 0x02060024,
  203. .fid_int_start_x__fid_int_start_y = 0x0001008A,
  204. .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
  205. .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
  206. .tvdetgp_int_start_stop_x = 0x00140001,
  207. .tvdetgp_int_start_stop_y = 0x00010001,
  208. .gen_ctrl = 0x00F90000,
  209. };
  210. static const struct venc_config venc_config_pal_bdghi = {
  211. .f_control = 0,
  212. .vidout_ctrl = 0,
  213. .sync_ctrl = 0,
  214. .hfltr_ctrl = 0,
  215. .x_color = 0,
  216. .line21 = 0,
  217. .ln_sel = 21,
  218. .htrigger_vtrigger = 0,
  219. .tvdetgp_int_start_stop_x = 0x00140001,
  220. .tvdetgp_int_start_stop_y = 0x00010001,
  221. .gen_ctrl = 0x00FB0000,
  222. .llen = 864-1,
  223. .flens = 625-1,
  224. .cc_carr_wss_carr = 0x2F7625ED,
  225. .c_phase = 0xDF,
  226. .gain_u = 0x111,
  227. .gain_v = 0x181,
  228. .gain_y = 0x140,
  229. .black_level = 0x3e,
  230. .blank_level = 0x3e,
  231. .m_control = 0<<2 | 1<<1,
  232. .bstamp_wss_data = 0x42,
  233. .s_carr = 0x2a098acb,
  234. .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
  235. .savid__eavid = 0x06A70108,
  236. .flen__fal = 23<<16 | 624<<0,
  237. .lal__phase_reset = 2<<17 | 310<<0,
  238. .hs_int_start_stop_x = 0x00920358,
  239. .hs_ext_start_stop_x = 0x000F035F,
  240. .vs_int_start_x = 0x1a7<<16,
  241. .vs_int_stop_x__vs_int_start_y = 0x000601A7,
  242. .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
  243. .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
  244. .vs_ext_stop_y = 0x05,
  245. .avid_start_stop_x = 0x03530082,
  246. .avid_start_stop_y = 0x0270002E,
  247. .fid_int_start_x__fid_int_start_y = 0x0005008A,
  248. .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
  249. .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
  250. };
  251. const struct videomode omap_dss_pal_vm = {
  252. .hactive = 720,
  253. .vactive = 574,
  254. .pixelclock = 13500000,
  255. .hsync_len = 64,
  256. .hfront_porch = 12,
  257. .hback_porch = 68,
  258. .vsync_len = 5,
  259. .vfront_porch = 5,
  260. .vback_porch = 41,
  261. .flags = DISPLAY_FLAGS_INTERLACED | DISPLAY_FLAGS_HSYNC_LOW |
  262. DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_DE_HIGH |
  263. DISPLAY_FLAGS_PIXDATA_POSEDGE |
  264. DISPLAY_FLAGS_SYNC_NEGEDGE,
  265. };
  266. EXPORT_SYMBOL(omap_dss_pal_vm);
  267. const struct videomode omap_dss_ntsc_vm = {
  268. .hactive = 720,
  269. .vactive = 482,
  270. .pixelclock = 13500000,
  271. .hsync_len = 64,
  272. .hfront_porch = 16,
  273. .hback_porch = 58,
  274. .vsync_len = 6,
  275. .vfront_porch = 6,
  276. .vback_porch = 31,
  277. .flags = DISPLAY_FLAGS_INTERLACED | DISPLAY_FLAGS_HSYNC_LOW |
  278. DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_DE_HIGH |
  279. DISPLAY_FLAGS_PIXDATA_POSEDGE |
  280. DISPLAY_FLAGS_SYNC_NEGEDGE,
  281. };
  282. EXPORT_SYMBOL(omap_dss_ntsc_vm);
  283. static struct {
  284. struct platform_device *pdev;
  285. void __iomem *base;
  286. struct mutex venc_lock;
  287. u32 wss_data;
  288. struct regulator *vdda_dac_reg;
  289. struct clk *tv_dac_clk;
  290. struct videomode vm;
  291. enum omap_dss_venc_type type;
  292. bool invert_polarity;
  293. struct omap_dss_device output;
  294. } venc;
  295. static inline void venc_write_reg(int idx, u32 val)
  296. {
  297. __raw_writel(val, venc.base + idx);
  298. }
  299. static inline u32 venc_read_reg(int idx)
  300. {
  301. u32 l = __raw_readl(venc.base + idx);
  302. return l;
  303. }
  304. static void venc_write_config(const struct venc_config *config)
  305. {
  306. DSSDBG("write venc conf\n");
  307. venc_write_reg(VENC_LLEN, config->llen);
  308. venc_write_reg(VENC_FLENS, config->flens);
  309. venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
  310. venc_write_reg(VENC_C_PHASE, config->c_phase);
  311. venc_write_reg(VENC_GAIN_U, config->gain_u);
  312. venc_write_reg(VENC_GAIN_V, config->gain_v);
  313. venc_write_reg(VENC_GAIN_Y, config->gain_y);
  314. venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
  315. venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
  316. venc_write_reg(VENC_M_CONTROL, config->m_control);
  317. venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
  318. venc.wss_data);
  319. venc_write_reg(VENC_S_CARR, config->s_carr);
  320. venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
  321. venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
  322. venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
  323. venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
  324. venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
  325. venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
  326. venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
  327. venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
  328. config->vs_int_stop_x__vs_int_start_y);
  329. venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
  330. config->vs_int_stop_y__vs_ext_start_x);
  331. venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
  332. config->vs_ext_stop_x__vs_ext_start_y);
  333. venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
  334. venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
  335. venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
  336. venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
  337. config->fid_int_start_x__fid_int_start_y);
  338. venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
  339. config->fid_int_offset_y__fid_ext_start_x);
  340. venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
  341. config->fid_ext_start_y__fid_ext_offset_y);
  342. venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
  343. venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
  344. venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
  345. venc_write_reg(VENC_X_COLOR, config->x_color);
  346. venc_write_reg(VENC_LINE21, config->line21);
  347. venc_write_reg(VENC_LN_SEL, config->ln_sel);
  348. venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
  349. venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
  350. config->tvdetgp_int_start_stop_x);
  351. venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
  352. config->tvdetgp_int_start_stop_y);
  353. venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
  354. venc_write_reg(VENC_F_CONTROL, config->f_control);
  355. venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
  356. }
  357. static void venc_reset(void)
  358. {
  359. int t = 1000;
  360. venc_write_reg(VENC_F_CONTROL, 1<<8);
  361. while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
  362. if (--t == 0) {
  363. DSSERR("Failed to reset venc\n");
  364. return;
  365. }
  366. }
  367. #ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
  368. /* the magical sleep that makes things work */
  369. /* XXX more info? What bug this circumvents? */
  370. msleep(20);
  371. #endif
  372. }
  373. static int venc_runtime_get(void)
  374. {
  375. int r;
  376. DSSDBG("venc_runtime_get\n");
  377. r = pm_runtime_get_sync(&venc.pdev->dev);
  378. WARN_ON(r < 0);
  379. return r < 0 ? r : 0;
  380. }
  381. static void venc_runtime_put(void)
  382. {
  383. int r;
  384. DSSDBG("venc_runtime_put\n");
  385. r = pm_runtime_put_sync(&venc.pdev->dev);
  386. WARN_ON(r < 0 && r != -ENOSYS);
  387. }
  388. static const struct venc_config *venc_timings_to_config(struct videomode *vm)
  389. {
  390. if (memcmp(&omap_dss_pal_vm, vm, sizeof(*vm)) == 0)
  391. return &venc_config_pal_trm;
  392. if (memcmp(&omap_dss_ntsc_vm, vm, sizeof(*vm)) == 0)
  393. return &venc_config_ntsc_trm;
  394. BUG();
  395. return NULL;
  396. }
  397. static int venc_power_on(struct omap_dss_device *dssdev)
  398. {
  399. enum omap_channel channel = dssdev->dispc_channel;
  400. u32 l;
  401. int r;
  402. r = venc_runtime_get();
  403. if (r)
  404. goto err0;
  405. venc_reset();
  406. venc_write_config(venc_timings_to_config(&venc.vm));
  407. dss_set_venc_output(venc.type);
  408. dss_set_dac_pwrdn_bgz(1);
  409. l = 0;
  410. if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  411. l |= 1 << 1;
  412. else /* S-Video */
  413. l |= (1 << 0) | (1 << 2);
  414. if (venc.invert_polarity == false)
  415. l |= 1 << 3;
  416. venc_write_reg(VENC_OUTPUT_CONTROL, l);
  417. dss_mgr_set_timings(channel, &venc.vm);
  418. r = regulator_enable(venc.vdda_dac_reg);
  419. if (r)
  420. goto err1;
  421. r = dss_mgr_enable(channel);
  422. if (r)
  423. goto err2;
  424. return 0;
  425. err2:
  426. regulator_disable(venc.vdda_dac_reg);
  427. err1:
  428. venc_write_reg(VENC_OUTPUT_CONTROL, 0);
  429. dss_set_dac_pwrdn_bgz(0);
  430. venc_runtime_put();
  431. err0:
  432. return r;
  433. }
  434. static void venc_power_off(struct omap_dss_device *dssdev)
  435. {
  436. enum omap_channel channel = dssdev->dispc_channel;
  437. venc_write_reg(VENC_OUTPUT_CONTROL, 0);
  438. dss_set_dac_pwrdn_bgz(0);
  439. dss_mgr_disable(channel);
  440. regulator_disable(venc.vdda_dac_reg);
  441. venc_runtime_put();
  442. }
  443. static int venc_display_enable(struct omap_dss_device *dssdev)
  444. {
  445. struct omap_dss_device *out = &venc.output;
  446. int r;
  447. DSSDBG("venc_display_enable\n");
  448. mutex_lock(&venc.venc_lock);
  449. if (!out->dispc_channel_connected) {
  450. DSSERR("Failed to enable display: no output/manager\n");
  451. r = -ENODEV;
  452. goto err0;
  453. }
  454. r = venc_power_on(dssdev);
  455. if (r)
  456. goto err0;
  457. venc.wss_data = 0;
  458. mutex_unlock(&venc.venc_lock);
  459. return 0;
  460. err0:
  461. mutex_unlock(&venc.venc_lock);
  462. return r;
  463. }
  464. static void venc_display_disable(struct omap_dss_device *dssdev)
  465. {
  466. DSSDBG("venc_display_disable\n");
  467. mutex_lock(&venc.venc_lock);
  468. venc_power_off(dssdev);
  469. mutex_unlock(&venc.venc_lock);
  470. }
  471. static void venc_set_timings(struct omap_dss_device *dssdev,
  472. struct videomode *vm)
  473. {
  474. DSSDBG("venc_set_timings\n");
  475. mutex_lock(&venc.venc_lock);
  476. /* Reset WSS data when the TV standard changes. */
  477. if (memcmp(&venc.vm, vm, sizeof(*vm)))
  478. venc.wss_data = 0;
  479. venc.vm = *vm;
  480. dispc_set_tv_pclk(13500000);
  481. mutex_unlock(&venc.venc_lock);
  482. }
  483. static int venc_check_timings(struct omap_dss_device *dssdev,
  484. struct videomode *vm)
  485. {
  486. DSSDBG("venc_check_timings\n");
  487. if (memcmp(&omap_dss_pal_vm, vm, sizeof(*vm)) == 0)
  488. return 0;
  489. if (memcmp(&omap_dss_ntsc_vm, vm, sizeof(*vm)) == 0)
  490. return 0;
  491. return -EINVAL;
  492. }
  493. static void venc_get_timings(struct omap_dss_device *dssdev,
  494. struct videomode *vm)
  495. {
  496. mutex_lock(&venc.venc_lock);
  497. *vm = venc.vm;
  498. mutex_unlock(&venc.venc_lock);
  499. }
  500. static u32 venc_get_wss(struct omap_dss_device *dssdev)
  501. {
  502. /* Invert due to VENC_L21_WC_CTL:INV=1 */
  503. return (venc.wss_data >> 8) ^ 0xfffff;
  504. }
  505. static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
  506. {
  507. const struct venc_config *config;
  508. int r;
  509. DSSDBG("venc_set_wss\n");
  510. mutex_lock(&venc.venc_lock);
  511. config = venc_timings_to_config(&venc.vm);
  512. /* Invert due to VENC_L21_WC_CTL:INV=1 */
  513. venc.wss_data = (wss ^ 0xfffff) << 8;
  514. r = venc_runtime_get();
  515. if (r)
  516. goto err;
  517. venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
  518. venc.wss_data);
  519. venc_runtime_put();
  520. err:
  521. mutex_unlock(&venc.venc_lock);
  522. return r;
  523. }
  524. static void venc_set_type(struct omap_dss_device *dssdev,
  525. enum omap_dss_venc_type type)
  526. {
  527. mutex_lock(&venc.venc_lock);
  528. venc.type = type;
  529. mutex_unlock(&venc.venc_lock);
  530. }
  531. static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
  532. bool invert_polarity)
  533. {
  534. mutex_lock(&venc.venc_lock);
  535. venc.invert_polarity = invert_polarity;
  536. mutex_unlock(&venc.venc_lock);
  537. }
  538. static int venc_init_regulator(void)
  539. {
  540. struct regulator *vdda_dac;
  541. if (venc.vdda_dac_reg != NULL)
  542. return 0;
  543. if (venc.pdev->dev.of_node)
  544. vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
  545. else
  546. vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
  547. if (IS_ERR(vdda_dac)) {
  548. if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
  549. DSSERR("can't get VDDA_DAC regulator\n");
  550. return PTR_ERR(vdda_dac);
  551. }
  552. venc.vdda_dac_reg = vdda_dac;
  553. return 0;
  554. }
  555. static void venc_dump_regs(struct seq_file *s)
  556. {
  557. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
  558. if (venc_runtime_get())
  559. return;
  560. DUMPREG(VENC_F_CONTROL);
  561. DUMPREG(VENC_VIDOUT_CTRL);
  562. DUMPREG(VENC_SYNC_CTRL);
  563. DUMPREG(VENC_LLEN);
  564. DUMPREG(VENC_FLENS);
  565. DUMPREG(VENC_HFLTR_CTRL);
  566. DUMPREG(VENC_CC_CARR_WSS_CARR);
  567. DUMPREG(VENC_C_PHASE);
  568. DUMPREG(VENC_GAIN_U);
  569. DUMPREG(VENC_GAIN_V);
  570. DUMPREG(VENC_GAIN_Y);
  571. DUMPREG(VENC_BLACK_LEVEL);
  572. DUMPREG(VENC_BLANK_LEVEL);
  573. DUMPREG(VENC_X_COLOR);
  574. DUMPREG(VENC_M_CONTROL);
  575. DUMPREG(VENC_BSTAMP_WSS_DATA);
  576. DUMPREG(VENC_S_CARR);
  577. DUMPREG(VENC_LINE21);
  578. DUMPREG(VENC_LN_SEL);
  579. DUMPREG(VENC_L21__WC_CTL);
  580. DUMPREG(VENC_HTRIGGER_VTRIGGER);
  581. DUMPREG(VENC_SAVID__EAVID);
  582. DUMPREG(VENC_FLEN__FAL);
  583. DUMPREG(VENC_LAL__PHASE_RESET);
  584. DUMPREG(VENC_HS_INT_START_STOP_X);
  585. DUMPREG(VENC_HS_EXT_START_STOP_X);
  586. DUMPREG(VENC_VS_INT_START_X);
  587. DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
  588. DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
  589. DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
  590. DUMPREG(VENC_VS_EXT_STOP_Y);
  591. DUMPREG(VENC_AVID_START_STOP_X);
  592. DUMPREG(VENC_AVID_START_STOP_Y);
  593. DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
  594. DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
  595. DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
  596. DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
  597. DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
  598. DUMPREG(VENC_GEN_CTRL);
  599. DUMPREG(VENC_OUTPUT_CONTROL);
  600. DUMPREG(VENC_OUTPUT_TEST);
  601. venc_runtime_put();
  602. #undef DUMPREG
  603. }
  604. static int venc_get_clocks(struct platform_device *pdev)
  605. {
  606. struct clk *clk;
  607. if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
  608. clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
  609. if (IS_ERR(clk)) {
  610. DSSERR("can't get tv_dac_clk\n");
  611. return PTR_ERR(clk);
  612. }
  613. } else {
  614. clk = NULL;
  615. }
  616. venc.tv_dac_clk = clk;
  617. return 0;
  618. }
  619. static int venc_connect(struct omap_dss_device *dssdev,
  620. struct omap_dss_device *dst)
  621. {
  622. enum omap_channel channel = dssdev->dispc_channel;
  623. int r;
  624. r = venc_init_regulator();
  625. if (r)
  626. return r;
  627. r = dss_mgr_connect(channel, dssdev);
  628. if (r)
  629. return r;
  630. r = omapdss_output_set_device(dssdev, dst);
  631. if (r) {
  632. DSSERR("failed to connect output to new device: %s\n",
  633. dst->name);
  634. dss_mgr_disconnect(channel, dssdev);
  635. return r;
  636. }
  637. return 0;
  638. }
  639. static void venc_disconnect(struct omap_dss_device *dssdev,
  640. struct omap_dss_device *dst)
  641. {
  642. enum omap_channel channel = dssdev->dispc_channel;
  643. WARN_ON(dst != dssdev->dst);
  644. if (dst != dssdev->dst)
  645. return;
  646. omapdss_output_unset_device(dssdev);
  647. dss_mgr_disconnect(channel, dssdev);
  648. }
  649. static const struct omapdss_atv_ops venc_ops = {
  650. .connect = venc_connect,
  651. .disconnect = venc_disconnect,
  652. .enable = venc_display_enable,
  653. .disable = venc_display_disable,
  654. .check_timings = venc_check_timings,
  655. .set_timings = venc_set_timings,
  656. .get_timings = venc_get_timings,
  657. .set_type = venc_set_type,
  658. .invert_vid_out_polarity = venc_invert_vid_out_polarity,
  659. .set_wss = venc_set_wss,
  660. .get_wss = venc_get_wss,
  661. };
  662. static void venc_init_output(struct platform_device *pdev)
  663. {
  664. struct omap_dss_device *out = &venc.output;
  665. out->dev = &pdev->dev;
  666. out->id = OMAP_DSS_OUTPUT_VENC;
  667. out->output_type = OMAP_DISPLAY_TYPE_VENC;
  668. out->name = "venc.0";
  669. out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
  670. out->ops.atv = &venc_ops;
  671. out->owner = THIS_MODULE;
  672. omapdss_register_output(out);
  673. }
  674. static void venc_uninit_output(struct platform_device *pdev)
  675. {
  676. struct omap_dss_device *out = &venc.output;
  677. omapdss_unregister_output(out);
  678. }
  679. static int venc_probe_of(struct platform_device *pdev)
  680. {
  681. struct device_node *node = pdev->dev.of_node;
  682. struct device_node *ep;
  683. u32 channels;
  684. int r;
  685. ep = omapdss_of_get_first_endpoint(node);
  686. if (!ep)
  687. return 0;
  688. venc.invert_polarity = of_property_read_bool(ep, "ti,invert-polarity");
  689. r = of_property_read_u32(ep, "ti,channels", &channels);
  690. if (r) {
  691. dev_err(&pdev->dev,
  692. "failed to read property 'ti,channels': %d\n", r);
  693. goto err;
  694. }
  695. switch (channels) {
  696. case 1:
  697. venc.type = OMAP_DSS_VENC_TYPE_COMPOSITE;
  698. break;
  699. case 2:
  700. venc.type = OMAP_DSS_VENC_TYPE_SVIDEO;
  701. break;
  702. default:
  703. dev_err(&pdev->dev, "bad channel propert '%d'\n", channels);
  704. r = -EINVAL;
  705. goto err;
  706. }
  707. of_node_put(ep);
  708. return 0;
  709. err:
  710. of_node_put(ep);
  711. return 0;
  712. }
  713. /* VENC HW IP initialisation */
  714. static int venc_bind(struct device *dev, struct device *master, void *data)
  715. {
  716. struct platform_device *pdev = to_platform_device(dev);
  717. u8 rev_id;
  718. struct resource *venc_mem;
  719. int r;
  720. venc.pdev = pdev;
  721. mutex_init(&venc.venc_lock);
  722. venc.wss_data = 0;
  723. venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
  724. if (!venc_mem) {
  725. DSSERR("can't get IORESOURCE_MEM VENC\n");
  726. return -EINVAL;
  727. }
  728. venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
  729. resource_size(venc_mem));
  730. if (!venc.base) {
  731. DSSERR("can't ioremap VENC\n");
  732. return -ENOMEM;
  733. }
  734. r = venc_get_clocks(pdev);
  735. if (r)
  736. return r;
  737. pm_runtime_enable(&pdev->dev);
  738. r = venc_runtime_get();
  739. if (r)
  740. goto err_runtime_get;
  741. rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
  742. dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
  743. venc_runtime_put();
  744. if (pdev->dev.of_node) {
  745. r = venc_probe_of(pdev);
  746. if (r) {
  747. DSSERR("Invalid DT data\n");
  748. goto err_probe_of;
  749. }
  750. }
  751. dss_debugfs_create_file("venc", venc_dump_regs);
  752. venc_init_output(pdev);
  753. return 0;
  754. err_probe_of:
  755. err_runtime_get:
  756. pm_runtime_disable(&pdev->dev);
  757. return r;
  758. }
  759. static void venc_unbind(struct device *dev, struct device *master, void *data)
  760. {
  761. struct platform_device *pdev = to_platform_device(dev);
  762. venc_uninit_output(pdev);
  763. pm_runtime_disable(&pdev->dev);
  764. }
  765. static const struct component_ops venc_component_ops = {
  766. .bind = venc_bind,
  767. .unbind = venc_unbind,
  768. };
  769. static int venc_probe(struct platform_device *pdev)
  770. {
  771. return component_add(&pdev->dev, &venc_component_ops);
  772. }
  773. static int venc_remove(struct platform_device *pdev)
  774. {
  775. component_del(&pdev->dev, &venc_component_ops);
  776. return 0;
  777. }
  778. static int venc_runtime_suspend(struct device *dev)
  779. {
  780. if (venc.tv_dac_clk)
  781. clk_disable_unprepare(venc.tv_dac_clk);
  782. dispc_runtime_put();
  783. return 0;
  784. }
  785. static int venc_runtime_resume(struct device *dev)
  786. {
  787. int r;
  788. r = dispc_runtime_get();
  789. if (r < 0)
  790. return r;
  791. if (venc.tv_dac_clk)
  792. clk_prepare_enable(venc.tv_dac_clk);
  793. return 0;
  794. }
  795. static const struct dev_pm_ops venc_pm_ops = {
  796. .runtime_suspend = venc_runtime_suspend,
  797. .runtime_resume = venc_runtime_resume,
  798. };
  799. static const struct of_device_id venc_of_match[] = {
  800. { .compatible = "ti,omap2-venc", },
  801. { .compatible = "ti,omap3-venc", },
  802. { .compatible = "ti,omap4-venc", },
  803. {},
  804. };
  805. static struct platform_driver omap_venchw_driver = {
  806. .probe = venc_probe,
  807. .remove = venc_remove,
  808. .driver = {
  809. .name = "omapdss_venc",
  810. .pm = &venc_pm_ops,
  811. .of_match_table = venc_of_match,
  812. .suppress_bind_attrs = true,
  813. },
  814. };
  815. int __init venc_init_platform_driver(void)
  816. {
  817. return platform_driver_register(&omap_venchw_driver);
  818. }
  819. void venc_uninit_platform_driver(void)
  820. {
  821. platform_driver_unregister(&omap_venchw_driver);
  822. }