omapdss.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922
  1. /*
  2. * Copyright (C) 2016 Texas Instruments
  3. * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP_DRM_DSS_H
  18. #define __OMAP_DRM_DSS_H
  19. #include <linux/list.h>
  20. #include <linux/kobject.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <video/videomode.h>
  24. #include <linux/platform_data/omapdss.h>
  25. #include <uapi/drm/drm_mode.h>
  26. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  27. #define DISPC_IRQ_VSYNC (1 << 1)
  28. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  29. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  30. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  31. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  32. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  33. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  34. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  35. #define DISPC_IRQ_OCP_ERR (1 << 9)
  36. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  37. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  38. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  39. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  40. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  41. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  42. #define DISPC_IRQ_WAKEUP (1 << 16)
  43. #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
  44. #define DISPC_IRQ_VSYNC2 (1 << 18)
  45. #define DISPC_IRQ_VID3_END_WIN (1 << 19)
  46. #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
  47. #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
  48. #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
  49. #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
  50. #define DISPC_IRQ_FRAMEDONETV (1 << 24)
  51. #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
  52. #define DISPC_IRQ_WBUNCOMPLETEERROR (1 << 26)
  53. #define DISPC_IRQ_SYNC_LOST3 (1 << 27)
  54. #define DISPC_IRQ_VSYNC3 (1 << 28)
  55. #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
  56. #define DISPC_IRQ_FRAMEDONE3 (1 << 30)
  57. struct omap_dss_device;
  58. struct omap_overlay_manager;
  59. struct dss_lcd_mgr_config;
  60. struct snd_aes_iec958;
  61. struct snd_cea_861_aud_if;
  62. struct hdmi_avi_infoframe;
  63. enum omap_display_type {
  64. OMAP_DISPLAY_TYPE_NONE = 0,
  65. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  66. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  67. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  68. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  69. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  70. OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
  71. OMAP_DISPLAY_TYPE_DVI = 1 << 6,
  72. };
  73. enum omap_plane {
  74. OMAP_DSS_GFX = 0,
  75. OMAP_DSS_VIDEO1 = 1,
  76. OMAP_DSS_VIDEO2 = 2,
  77. OMAP_DSS_VIDEO3 = 3,
  78. OMAP_DSS_WB = 4,
  79. };
  80. enum omap_channel {
  81. OMAP_DSS_CHANNEL_LCD = 0,
  82. OMAP_DSS_CHANNEL_DIGIT = 1,
  83. OMAP_DSS_CHANNEL_LCD2 = 2,
  84. OMAP_DSS_CHANNEL_LCD3 = 3,
  85. OMAP_DSS_CHANNEL_WB = 4,
  86. };
  87. enum omap_color_mode {
  88. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  89. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  90. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  91. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  92. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  93. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  94. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  95. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  96. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  97. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  98. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  99. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  100. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  101. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  102. OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
  103. OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
  104. OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
  105. OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
  106. OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
  107. };
  108. enum omap_dss_load_mode {
  109. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  110. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  111. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  112. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  113. };
  114. enum omap_dss_trans_key_type {
  115. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  116. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  117. };
  118. enum omap_rfbi_te_mode {
  119. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  120. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  121. };
  122. enum omap_dss_signal_level {
  123. OMAPDSS_SIG_ACTIVE_LOW,
  124. OMAPDSS_SIG_ACTIVE_HIGH,
  125. };
  126. enum omap_dss_signal_edge {
  127. OMAPDSS_DRIVE_SIG_FALLING_EDGE,
  128. OMAPDSS_DRIVE_SIG_RISING_EDGE,
  129. };
  130. enum omap_dss_venc_type {
  131. OMAP_DSS_VENC_TYPE_COMPOSITE,
  132. OMAP_DSS_VENC_TYPE_SVIDEO,
  133. };
  134. enum omap_dss_dsi_pixel_format {
  135. OMAP_DSS_DSI_FMT_RGB888,
  136. OMAP_DSS_DSI_FMT_RGB666,
  137. OMAP_DSS_DSI_FMT_RGB666_PACKED,
  138. OMAP_DSS_DSI_FMT_RGB565,
  139. };
  140. enum omap_dss_dsi_mode {
  141. OMAP_DSS_DSI_CMD_MODE = 0,
  142. OMAP_DSS_DSI_VIDEO_MODE,
  143. };
  144. enum omap_display_caps {
  145. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  146. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  147. };
  148. enum omap_dss_display_state {
  149. OMAP_DSS_DISPLAY_DISABLED = 0,
  150. OMAP_DSS_DISPLAY_ACTIVE,
  151. };
  152. enum omap_dss_rotation_type {
  153. OMAP_DSS_ROT_DMA = 1 << 0,
  154. OMAP_DSS_ROT_VRFB = 1 << 1,
  155. OMAP_DSS_ROT_TILER = 1 << 2,
  156. };
  157. /* clockwise rotation angle */
  158. enum omap_dss_rotation_angle {
  159. OMAP_DSS_ROT_0 = 0,
  160. OMAP_DSS_ROT_90 = 1,
  161. OMAP_DSS_ROT_180 = 2,
  162. OMAP_DSS_ROT_270 = 3,
  163. };
  164. enum omap_overlay_caps {
  165. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  166. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
  167. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
  168. OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
  169. OMAP_DSS_OVL_CAP_POS = 1 << 4,
  170. OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
  171. };
  172. enum omap_overlay_manager_caps {
  173. OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
  174. };
  175. enum omap_dss_clk_source {
  176. OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
  177. * OMAP4: DSS_FCLK */
  178. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  179. * OMAP4: PLL1_CLK1 */
  180. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  181. * OMAP4: PLL1_CLK2 */
  182. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
  183. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
  184. };
  185. enum omap_hdmi_flags {
  186. OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
  187. };
  188. enum omap_dss_output_id {
  189. OMAP_DSS_OUTPUT_DPI = 1 << 0,
  190. OMAP_DSS_OUTPUT_DBI = 1 << 1,
  191. OMAP_DSS_OUTPUT_SDI = 1 << 2,
  192. OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
  193. OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
  194. OMAP_DSS_OUTPUT_VENC = 1 << 5,
  195. OMAP_DSS_OUTPUT_HDMI = 1 << 6,
  196. };
  197. /* RFBI */
  198. struct rfbi_timings {
  199. int cs_on_time;
  200. int cs_off_time;
  201. int we_on_time;
  202. int we_off_time;
  203. int re_on_time;
  204. int re_off_time;
  205. int we_cycle_time;
  206. int re_cycle_time;
  207. int cs_pulse_width;
  208. int access_time;
  209. int clk_div;
  210. u32 tim[5]; /* set by rfbi_convert_timings() */
  211. int converted;
  212. };
  213. /* DSI */
  214. enum omap_dss_dsi_trans_mode {
  215. /* Sync Pulses: both sync start and end packets sent */
  216. OMAP_DSS_DSI_PULSE_MODE,
  217. /* Sync Events: only sync start packets sent */
  218. OMAP_DSS_DSI_EVENT_MODE,
  219. /* Burst: only sync start packets sent, pixels are time compressed */
  220. OMAP_DSS_DSI_BURST_MODE,
  221. };
  222. struct omap_dss_dsi_videomode_timings {
  223. unsigned long hsclk;
  224. unsigned ndl;
  225. unsigned bitspp;
  226. /* pixels */
  227. u16 hact;
  228. /* lines */
  229. u16 vact;
  230. /* DSI video mode blanking data */
  231. /* Unit: byte clock cycles */
  232. u16 hss;
  233. u16 hsa;
  234. u16 hse;
  235. u16 hfp;
  236. u16 hbp;
  237. /* Unit: line clocks */
  238. u16 vsa;
  239. u16 vfp;
  240. u16 vbp;
  241. /* DSI blanking modes */
  242. int blanking_mode;
  243. int hsa_blanking_mode;
  244. int hbp_blanking_mode;
  245. int hfp_blanking_mode;
  246. enum omap_dss_dsi_trans_mode trans_mode;
  247. bool ddr_clk_always_on;
  248. int window_sync;
  249. };
  250. struct omap_dss_dsi_config {
  251. enum omap_dss_dsi_mode mode;
  252. enum omap_dss_dsi_pixel_format pixel_format;
  253. const struct videomode *vm;
  254. unsigned long hs_clk_min, hs_clk_max;
  255. unsigned long lp_clk_min, lp_clk_max;
  256. bool ddr_clk_always_on;
  257. enum omap_dss_dsi_trans_mode trans_mode;
  258. };
  259. /* Hardcoded videomodes for tv. Venc only uses these to
  260. * identify the mode, and does not actually use the configs
  261. * itself. However, the configs should be something that
  262. * a normal monitor can also show */
  263. extern const struct videomode omap_dss_pal_vm;
  264. extern const struct videomode omap_dss_ntsc_vm;
  265. struct omap_dss_cpr_coefs {
  266. s16 rr, rg, rb;
  267. s16 gr, gg, gb;
  268. s16 br, bg, bb;
  269. };
  270. struct omap_overlay_info {
  271. dma_addr_t paddr;
  272. dma_addr_t p_uv_addr; /* for NV12 format */
  273. u16 screen_width;
  274. u16 width;
  275. u16 height;
  276. enum omap_color_mode color_mode;
  277. u8 rotation;
  278. enum omap_dss_rotation_type rotation_type;
  279. bool mirror;
  280. u16 pos_x;
  281. u16 pos_y;
  282. u16 out_width; /* if 0, out_width == width */
  283. u16 out_height; /* if 0, out_height == height */
  284. u8 global_alpha;
  285. u8 pre_mult_alpha;
  286. u8 zorder;
  287. };
  288. struct omap_overlay {
  289. struct kobject kobj;
  290. struct list_head list;
  291. /* static fields */
  292. const char *name;
  293. enum omap_plane id;
  294. enum omap_color_mode supported_modes;
  295. enum omap_overlay_caps caps;
  296. /* dynamic fields */
  297. struct omap_overlay_manager *manager;
  298. /*
  299. * The following functions do not block:
  300. *
  301. * is_enabled
  302. * set_overlay_info
  303. * get_overlay_info
  304. *
  305. * The rest of the functions may block and cannot be called from
  306. * interrupt context
  307. */
  308. int (*enable)(struct omap_overlay *ovl);
  309. int (*disable)(struct omap_overlay *ovl);
  310. bool (*is_enabled)(struct omap_overlay *ovl);
  311. int (*set_manager)(struct omap_overlay *ovl,
  312. struct omap_overlay_manager *mgr);
  313. int (*unset_manager)(struct omap_overlay *ovl);
  314. int (*set_overlay_info)(struct omap_overlay *ovl,
  315. struct omap_overlay_info *info);
  316. void (*get_overlay_info)(struct omap_overlay *ovl,
  317. struct omap_overlay_info *info);
  318. int (*wait_for_go)(struct omap_overlay *ovl);
  319. struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
  320. };
  321. struct omap_overlay_manager_info {
  322. u32 default_color;
  323. enum omap_dss_trans_key_type trans_key_type;
  324. u32 trans_key;
  325. bool trans_enabled;
  326. bool partial_alpha_enabled;
  327. bool cpr_enable;
  328. struct omap_dss_cpr_coefs cpr_coefs;
  329. };
  330. struct omap_overlay_manager {
  331. struct kobject kobj;
  332. /* static fields */
  333. const char *name;
  334. enum omap_channel id;
  335. enum omap_overlay_manager_caps caps;
  336. struct list_head overlays;
  337. enum omap_display_type supported_displays;
  338. enum omap_dss_output_id supported_outputs;
  339. /* dynamic fields */
  340. struct omap_dss_device *output;
  341. /*
  342. * The following functions do not block:
  343. *
  344. * set_manager_info
  345. * get_manager_info
  346. * apply
  347. *
  348. * The rest of the functions may block and cannot be called from
  349. * interrupt context
  350. */
  351. int (*set_output)(struct omap_overlay_manager *mgr,
  352. struct omap_dss_device *output);
  353. int (*unset_output)(struct omap_overlay_manager *mgr);
  354. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  355. struct omap_overlay_manager_info *info);
  356. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  357. struct omap_overlay_manager_info *info);
  358. int (*apply)(struct omap_overlay_manager *mgr);
  359. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  360. int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
  361. struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
  362. };
  363. /* 22 pins means 1 clk lane and 10 data lanes */
  364. #define OMAP_DSS_MAX_DSI_PINS 22
  365. struct omap_dsi_pin_config {
  366. int num_pins;
  367. /*
  368. * pin numbers in the following order:
  369. * clk+, clk-
  370. * data1+, data1-
  371. * data2+, data2-
  372. * ...
  373. */
  374. int pins[OMAP_DSS_MAX_DSI_PINS];
  375. };
  376. struct omap_dss_writeback_info {
  377. u32 paddr;
  378. u32 p_uv_addr;
  379. u16 buf_width;
  380. u16 width;
  381. u16 height;
  382. enum omap_color_mode color_mode;
  383. u8 rotation;
  384. enum omap_dss_rotation_type rotation_type;
  385. bool mirror;
  386. u8 pre_mult_alpha;
  387. };
  388. struct omapdss_dpi_ops {
  389. int (*connect)(struct omap_dss_device *dssdev,
  390. struct omap_dss_device *dst);
  391. void (*disconnect)(struct omap_dss_device *dssdev,
  392. struct omap_dss_device *dst);
  393. int (*enable)(struct omap_dss_device *dssdev);
  394. void (*disable)(struct omap_dss_device *dssdev);
  395. int (*check_timings)(struct omap_dss_device *dssdev,
  396. struct videomode *vm);
  397. void (*set_timings)(struct omap_dss_device *dssdev,
  398. struct videomode *vm);
  399. void (*get_timings)(struct omap_dss_device *dssdev,
  400. struct videomode *vm);
  401. void (*set_data_lines)(struct omap_dss_device *dssdev, int data_lines);
  402. };
  403. struct omapdss_sdi_ops {
  404. int (*connect)(struct omap_dss_device *dssdev,
  405. struct omap_dss_device *dst);
  406. void (*disconnect)(struct omap_dss_device *dssdev,
  407. struct omap_dss_device *dst);
  408. int (*enable)(struct omap_dss_device *dssdev);
  409. void (*disable)(struct omap_dss_device *dssdev);
  410. int (*check_timings)(struct omap_dss_device *dssdev,
  411. struct videomode *vm);
  412. void (*set_timings)(struct omap_dss_device *dssdev,
  413. struct videomode *vm);
  414. void (*get_timings)(struct omap_dss_device *dssdev,
  415. struct videomode *vm);
  416. void (*set_datapairs)(struct omap_dss_device *dssdev, int datapairs);
  417. };
  418. struct omapdss_dvi_ops {
  419. int (*connect)(struct omap_dss_device *dssdev,
  420. struct omap_dss_device *dst);
  421. void (*disconnect)(struct omap_dss_device *dssdev,
  422. struct omap_dss_device *dst);
  423. int (*enable)(struct omap_dss_device *dssdev);
  424. void (*disable)(struct omap_dss_device *dssdev);
  425. int (*check_timings)(struct omap_dss_device *dssdev,
  426. struct videomode *vm);
  427. void (*set_timings)(struct omap_dss_device *dssdev,
  428. struct videomode *vm);
  429. void (*get_timings)(struct omap_dss_device *dssdev,
  430. struct videomode *vm);
  431. };
  432. struct omapdss_atv_ops {
  433. int (*connect)(struct omap_dss_device *dssdev,
  434. struct omap_dss_device *dst);
  435. void (*disconnect)(struct omap_dss_device *dssdev,
  436. struct omap_dss_device *dst);
  437. int (*enable)(struct omap_dss_device *dssdev);
  438. void (*disable)(struct omap_dss_device *dssdev);
  439. int (*check_timings)(struct omap_dss_device *dssdev,
  440. struct videomode *vm);
  441. void (*set_timings)(struct omap_dss_device *dssdev,
  442. struct videomode *vm);
  443. void (*get_timings)(struct omap_dss_device *dssdev,
  444. struct videomode *vm);
  445. void (*set_type)(struct omap_dss_device *dssdev,
  446. enum omap_dss_venc_type type);
  447. void (*invert_vid_out_polarity)(struct omap_dss_device *dssdev,
  448. bool invert_polarity);
  449. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  450. u32 (*get_wss)(struct omap_dss_device *dssdev);
  451. };
  452. struct omapdss_hdmi_ops {
  453. int (*connect)(struct omap_dss_device *dssdev,
  454. struct omap_dss_device *dst);
  455. void (*disconnect)(struct omap_dss_device *dssdev,
  456. struct omap_dss_device *dst);
  457. int (*enable)(struct omap_dss_device *dssdev);
  458. void (*disable)(struct omap_dss_device *dssdev);
  459. int (*check_timings)(struct omap_dss_device *dssdev,
  460. struct videomode *vm);
  461. void (*set_timings)(struct omap_dss_device *dssdev,
  462. struct videomode *vm);
  463. void (*get_timings)(struct omap_dss_device *dssdev,
  464. struct videomode *vm);
  465. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  466. bool (*detect)(struct omap_dss_device *dssdev);
  467. int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
  468. int (*set_infoframe)(struct omap_dss_device *dssdev,
  469. const struct hdmi_avi_infoframe *avi);
  470. };
  471. struct omapdss_dsi_ops {
  472. int (*connect)(struct omap_dss_device *dssdev,
  473. struct omap_dss_device *dst);
  474. void (*disconnect)(struct omap_dss_device *dssdev,
  475. struct omap_dss_device *dst);
  476. int (*enable)(struct omap_dss_device *dssdev);
  477. void (*disable)(struct omap_dss_device *dssdev, bool disconnect_lanes,
  478. bool enter_ulps);
  479. /* bus configuration */
  480. int (*set_config)(struct omap_dss_device *dssdev,
  481. const struct omap_dss_dsi_config *cfg);
  482. int (*configure_pins)(struct omap_dss_device *dssdev,
  483. const struct omap_dsi_pin_config *pin_cfg);
  484. void (*enable_hs)(struct omap_dss_device *dssdev, int channel,
  485. bool enable);
  486. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  487. int (*update)(struct omap_dss_device *dssdev, int channel,
  488. void (*callback)(int, void *), void *data);
  489. void (*bus_lock)(struct omap_dss_device *dssdev);
  490. void (*bus_unlock)(struct omap_dss_device *dssdev);
  491. int (*enable_video_output)(struct omap_dss_device *dssdev, int channel);
  492. void (*disable_video_output)(struct omap_dss_device *dssdev,
  493. int channel);
  494. int (*request_vc)(struct omap_dss_device *dssdev, int *channel);
  495. int (*set_vc_id)(struct omap_dss_device *dssdev, int channel,
  496. int vc_id);
  497. void (*release_vc)(struct omap_dss_device *dssdev, int channel);
  498. /* data transfer */
  499. int (*dcs_write)(struct omap_dss_device *dssdev, int channel,
  500. u8 *data, int len);
  501. int (*dcs_write_nosync)(struct omap_dss_device *dssdev, int channel,
  502. u8 *data, int len);
  503. int (*dcs_read)(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  504. u8 *data, int len);
  505. int (*gen_write)(struct omap_dss_device *dssdev, int channel,
  506. u8 *data, int len);
  507. int (*gen_write_nosync)(struct omap_dss_device *dssdev, int channel,
  508. u8 *data, int len);
  509. int (*gen_read)(struct omap_dss_device *dssdev, int channel,
  510. u8 *reqdata, int reqlen,
  511. u8 *data, int len);
  512. int (*bta_sync)(struct omap_dss_device *dssdev, int channel);
  513. int (*set_max_rx_packet_size)(struct omap_dss_device *dssdev,
  514. int channel, u16 plen);
  515. };
  516. struct omap_dss_device {
  517. struct kobject kobj;
  518. struct device *dev;
  519. struct module *owner;
  520. struct list_head panel_list;
  521. /* alias in the form of "display%d" */
  522. char alias[16];
  523. enum omap_display_type type;
  524. enum omap_display_type output_type;
  525. union {
  526. struct {
  527. u8 data_lines;
  528. } dpi;
  529. struct {
  530. u8 channel;
  531. u8 data_lines;
  532. } rfbi;
  533. struct {
  534. u8 datapairs;
  535. } sdi;
  536. struct {
  537. int module;
  538. } dsi;
  539. struct {
  540. enum omap_dss_venc_type type;
  541. bool invert_polarity;
  542. } venc;
  543. } phy;
  544. struct {
  545. struct videomode vm;
  546. enum omap_dss_dsi_pixel_format dsi_pix_fmt;
  547. enum omap_dss_dsi_mode dsi_mode;
  548. } panel;
  549. struct {
  550. u8 pixel_size;
  551. struct rfbi_timings rfbi_timings;
  552. } ctrl;
  553. const char *name;
  554. /* used to match device to driver */
  555. const char *driver_name;
  556. void *data;
  557. struct omap_dss_driver *driver;
  558. union {
  559. const struct omapdss_dpi_ops *dpi;
  560. const struct omapdss_sdi_ops *sdi;
  561. const struct omapdss_dvi_ops *dvi;
  562. const struct omapdss_hdmi_ops *hdmi;
  563. const struct omapdss_atv_ops *atv;
  564. const struct omapdss_dsi_ops *dsi;
  565. } ops;
  566. /* helper variable for driver suspend/resume */
  567. bool activate_after_resume;
  568. enum omap_display_caps caps;
  569. struct omap_dss_device *src;
  570. enum omap_dss_display_state state;
  571. /* OMAP DSS output specific fields */
  572. struct list_head list;
  573. /* DISPC channel for this output */
  574. enum omap_channel dispc_channel;
  575. bool dispc_channel_connected;
  576. /* output instance */
  577. enum omap_dss_output_id id;
  578. /* the port number in the DT node */
  579. int port_num;
  580. /* dynamic fields */
  581. struct omap_overlay_manager *manager;
  582. struct omap_dss_device *dst;
  583. };
  584. struct omap_dss_driver {
  585. int (*probe)(struct omap_dss_device *);
  586. void (*remove)(struct omap_dss_device *);
  587. int (*connect)(struct omap_dss_device *dssdev);
  588. void (*disconnect)(struct omap_dss_device *dssdev);
  589. int (*enable)(struct omap_dss_device *display);
  590. void (*disable)(struct omap_dss_device *display);
  591. int (*run_test)(struct omap_dss_device *display, int test);
  592. int (*update)(struct omap_dss_device *dssdev,
  593. u16 x, u16 y, u16 w, u16 h);
  594. int (*sync)(struct omap_dss_device *dssdev);
  595. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  596. int (*get_te)(struct omap_dss_device *dssdev);
  597. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  598. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  599. bool (*get_mirror)(struct omap_dss_device *dssdev);
  600. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  601. int (*memory_read)(struct omap_dss_device *dssdev,
  602. void *buf, size_t size,
  603. u16 x, u16 y, u16 w, u16 h);
  604. void (*get_resolution)(struct omap_dss_device *dssdev,
  605. u16 *xres, u16 *yres);
  606. void (*get_dimensions)(struct omap_dss_device *dssdev,
  607. u32 *width, u32 *height);
  608. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  609. int (*check_timings)(struct omap_dss_device *dssdev,
  610. struct videomode *vm);
  611. void (*set_timings)(struct omap_dss_device *dssdev,
  612. struct videomode *vm);
  613. void (*get_timings)(struct omap_dss_device *dssdev,
  614. struct videomode *vm);
  615. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  616. u32 (*get_wss)(struct omap_dss_device *dssdev);
  617. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  618. bool (*detect)(struct omap_dss_device *dssdev);
  619. int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
  620. int (*set_hdmi_infoframe)(struct omap_dss_device *dssdev,
  621. const struct hdmi_avi_infoframe *avi);
  622. };
  623. enum omapdss_version omapdss_get_version(void);
  624. bool omapdss_is_initialized(void);
  625. int omap_dss_register_driver(struct omap_dss_driver *);
  626. void omap_dss_unregister_driver(struct omap_dss_driver *);
  627. int omapdss_register_display(struct omap_dss_device *dssdev);
  628. void omapdss_unregister_display(struct omap_dss_device *dssdev);
  629. struct omap_dss_device *omap_dss_get_device(struct omap_dss_device *dssdev);
  630. void omap_dss_put_device(struct omap_dss_device *dssdev);
  631. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  632. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  633. struct omap_dss_device *omap_dss_find_device(void *data,
  634. int (*match)(struct omap_dss_device *dssdev, void *data));
  635. const char *omapdss_get_default_display_name(void);
  636. int dss_feat_get_num_mgrs(void);
  637. int dss_feat_get_num_ovls(void);
  638. enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
  639. int omap_dss_get_num_overlay_managers(void);
  640. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  641. int omap_dss_get_num_overlays(void);
  642. struct omap_overlay *omap_dss_get_overlay(int num);
  643. int omapdss_register_output(struct omap_dss_device *output);
  644. void omapdss_unregister_output(struct omap_dss_device *output);
  645. struct omap_dss_device *omap_dss_get_output(enum omap_dss_output_id id);
  646. struct omap_dss_device *omap_dss_find_output(const char *name);
  647. struct omap_dss_device *omap_dss_find_output_by_port_node(struct device_node *port);
  648. int omapdss_output_set_device(struct omap_dss_device *out,
  649. struct omap_dss_device *dssdev);
  650. int omapdss_output_unset_device(struct omap_dss_device *out);
  651. struct omap_dss_device *omapdss_find_output_from_display(struct omap_dss_device *dssdev);
  652. struct omap_overlay_manager *omapdss_find_mgr_from_display(struct omap_dss_device *dssdev);
  653. void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
  654. u16 *xres, u16 *yres);
  655. int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
  656. void omapdss_default_get_timings(struct omap_dss_device *dssdev,
  657. struct videomode *vm);
  658. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  659. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  660. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  661. int omapdss_compat_init(void);
  662. void omapdss_compat_uninit(void);
  663. static inline bool omapdss_device_is_connected(struct omap_dss_device *dssdev)
  664. {
  665. return dssdev->src;
  666. }
  667. static inline bool omapdss_device_is_enabled(struct omap_dss_device *dssdev)
  668. {
  669. return dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
  670. }
  671. struct device_node *
  672. omapdss_of_get_next_port(const struct device_node *parent,
  673. struct device_node *prev);
  674. struct device_node *
  675. omapdss_of_get_next_endpoint(const struct device_node *parent,
  676. struct device_node *prev);
  677. struct device_node *
  678. omapdss_of_get_first_endpoint(const struct device_node *parent);
  679. struct omap_dss_device *
  680. omapdss_of_find_source_for_first_ep(struct device_node *node);
  681. u32 dispc_read_irqstatus(void);
  682. void dispc_clear_irqstatus(u32 mask);
  683. u32 dispc_read_irqenable(void);
  684. void dispc_write_irqenable(u32 mask);
  685. int dispc_request_irq(irq_handler_t handler, void *dev_id);
  686. void dispc_free_irq(void *dev_id);
  687. int dispc_runtime_get(void);
  688. void dispc_runtime_put(void);
  689. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  690. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  691. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  692. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
  693. bool dispc_mgr_go_busy(enum omap_channel channel);
  694. void dispc_mgr_go(enum omap_channel channel);
  695. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  696. const struct dss_lcd_mgr_config *config);
  697. void dispc_mgr_set_timings(enum omap_channel channel,
  698. const struct videomode *vm);
  699. void dispc_mgr_setup(enum omap_channel channel,
  700. const struct omap_overlay_manager_info *info);
  701. u32 dispc_mgr_gamma_size(enum omap_channel channel);
  702. void dispc_mgr_set_gamma(enum omap_channel channel,
  703. const struct drm_color_lut *lut,
  704. unsigned int length);
  705. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  706. bool dispc_ovl_enabled(enum omap_plane plane);
  707. void dispc_ovl_set_channel_out(enum omap_plane plane,
  708. enum omap_channel channel);
  709. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  710. bool replication, const struct videomode *vm, bool mem_to_mem);
  711. enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel);
  712. struct dss_mgr_ops {
  713. int (*connect)(enum omap_channel channel,
  714. struct omap_dss_device *dst);
  715. void (*disconnect)(enum omap_channel channel,
  716. struct omap_dss_device *dst);
  717. void (*start_update)(enum omap_channel channel);
  718. int (*enable)(enum omap_channel channel);
  719. void (*disable)(enum omap_channel channel);
  720. void (*set_timings)(enum omap_channel channel,
  721. const struct videomode *vm);
  722. void (*set_lcd_config)(enum omap_channel channel,
  723. const struct dss_lcd_mgr_config *config);
  724. int (*register_framedone_handler)(enum omap_channel channel,
  725. void (*handler)(void *), void *data);
  726. void (*unregister_framedone_handler)(enum omap_channel channel,
  727. void (*handler)(void *), void *data);
  728. };
  729. int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
  730. void dss_uninstall_mgr_ops(void);
  731. int dss_mgr_connect(enum omap_channel channel,
  732. struct omap_dss_device *dst);
  733. void dss_mgr_disconnect(enum omap_channel channel,
  734. struct omap_dss_device *dst);
  735. void dss_mgr_set_timings(enum omap_channel channel,
  736. const struct videomode *vm);
  737. void dss_mgr_set_lcd_config(enum omap_channel channel,
  738. const struct dss_lcd_mgr_config *config);
  739. int dss_mgr_enable(enum omap_channel channel);
  740. void dss_mgr_disable(enum omap_channel channel);
  741. void dss_mgr_start_update(enum omap_channel channel);
  742. int dss_mgr_register_framedone_handler(enum omap_channel channel,
  743. void (*handler)(void *), void *data);
  744. void dss_mgr_unregister_framedone_handler(enum omap_channel channel,
  745. void (*handler)(void *), void *data);
  746. #endif /* __OMAP_DRM_DSS_H */