dispc.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. #define DISPC_GLOBAL_BUFFER 0x0800
  38. #define DISPC_CONTROL3 0x0848
  39. #define DISPC_CONFIG3 0x084C
  40. #define DISPC_MSTANDBY_CTRL 0x0858
  41. #define DISPC_GLOBAL_MFLAG_ATTRIBUTE 0x085C
  42. #define DISPC_GAMMA_TABLE0 0x0630
  43. #define DISPC_GAMMA_TABLE1 0x0634
  44. #define DISPC_GAMMA_TABLE2 0x0638
  45. #define DISPC_GAMMA_TABLE3 0x0850
  46. /* DISPC overlay registers */
  47. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  48. DISPC_BA0_OFFSET(n))
  49. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  50. DISPC_BA1_OFFSET(n))
  51. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  52. DISPC_BA0_UV_OFFSET(n))
  53. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  54. DISPC_BA1_UV_OFFSET(n))
  55. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  56. DISPC_POS_OFFSET(n))
  57. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  58. DISPC_SIZE_OFFSET(n))
  59. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  60. DISPC_ATTR_OFFSET(n))
  61. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  62. DISPC_ATTR2_OFFSET(n))
  63. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  64. DISPC_FIFO_THRESH_OFFSET(n))
  65. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  66. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  67. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  68. DISPC_ROW_INC_OFFSET(n))
  69. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  70. DISPC_PIX_INC_OFFSET(n))
  71. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  72. DISPC_WINDOW_SKIP_OFFSET(n))
  73. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  74. DISPC_TABLE_BA_OFFSET(n))
  75. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  76. DISPC_FIR_OFFSET(n))
  77. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  78. DISPC_FIR2_OFFSET(n))
  79. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  80. DISPC_PIC_SIZE_OFFSET(n))
  81. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  82. DISPC_ACCU0_OFFSET(n))
  83. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  84. DISPC_ACCU1_OFFSET(n))
  85. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  86. DISPC_ACCU2_0_OFFSET(n))
  87. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  88. DISPC_ACCU2_1_OFFSET(n))
  89. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  90. DISPC_FIR_COEF_H_OFFSET(n, i))
  91. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  92. DISPC_FIR_COEF_HV_OFFSET(n, i))
  93. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  94. DISPC_FIR_COEF_H2_OFFSET(n, i))
  95. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  96. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  97. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  98. DISPC_CONV_COEF_OFFSET(n, i))
  99. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  100. DISPC_FIR_COEF_V_OFFSET(n, i))
  101. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  102. DISPC_FIR_COEF_V2_OFFSET(n, i))
  103. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  104. DISPC_PRELOAD_OFFSET(n))
  105. #define DISPC_OVL_MFLAG_THRESHOLD(n) DISPC_MFLAG_THRESHOLD_OFFSET(n)
  106. /* DISPC up/downsampling FIR filter coefficient structure */
  107. struct dispc_coef {
  108. s8 hc4_vc22;
  109. s8 hc3_vc2;
  110. u8 hc2_vc1;
  111. s8 hc1_vc0;
  112. s8 hc0_vc00;
  113. };
  114. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  115. /* DISPC manager/channel specific registers */
  116. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  117. {
  118. switch (channel) {
  119. case OMAP_DSS_CHANNEL_LCD:
  120. return 0x004C;
  121. case OMAP_DSS_CHANNEL_DIGIT:
  122. return 0x0050;
  123. case OMAP_DSS_CHANNEL_LCD2:
  124. return 0x03AC;
  125. case OMAP_DSS_CHANNEL_LCD3:
  126. return 0x0814;
  127. default:
  128. BUG();
  129. return 0;
  130. }
  131. }
  132. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  133. {
  134. switch (channel) {
  135. case OMAP_DSS_CHANNEL_LCD:
  136. return 0x0054;
  137. case OMAP_DSS_CHANNEL_DIGIT:
  138. return 0x0058;
  139. case OMAP_DSS_CHANNEL_LCD2:
  140. return 0x03B0;
  141. case OMAP_DSS_CHANNEL_LCD3:
  142. return 0x0818;
  143. default:
  144. BUG();
  145. return 0;
  146. }
  147. }
  148. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  149. {
  150. switch (channel) {
  151. case OMAP_DSS_CHANNEL_LCD:
  152. return 0x0064;
  153. case OMAP_DSS_CHANNEL_DIGIT:
  154. BUG();
  155. return 0;
  156. case OMAP_DSS_CHANNEL_LCD2:
  157. return 0x0400;
  158. case OMAP_DSS_CHANNEL_LCD3:
  159. return 0x0840;
  160. default:
  161. BUG();
  162. return 0;
  163. }
  164. }
  165. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  166. {
  167. switch (channel) {
  168. case OMAP_DSS_CHANNEL_LCD:
  169. return 0x0068;
  170. case OMAP_DSS_CHANNEL_DIGIT:
  171. BUG();
  172. return 0;
  173. case OMAP_DSS_CHANNEL_LCD2:
  174. return 0x0404;
  175. case OMAP_DSS_CHANNEL_LCD3:
  176. return 0x0844;
  177. default:
  178. BUG();
  179. return 0;
  180. }
  181. }
  182. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  183. {
  184. switch (channel) {
  185. case OMAP_DSS_CHANNEL_LCD:
  186. return 0x006C;
  187. case OMAP_DSS_CHANNEL_DIGIT:
  188. BUG();
  189. return 0;
  190. case OMAP_DSS_CHANNEL_LCD2:
  191. return 0x0408;
  192. case OMAP_DSS_CHANNEL_LCD3:
  193. return 0x083C;
  194. default:
  195. BUG();
  196. return 0;
  197. }
  198. }
  199. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  200. {
  201. switch (channel) {
  202. case OMAP_DSS_CHANNEL_LCD:
  203. return 0x0070;
  204. case OMAP_DSS_CHANNEL_DIGIT:
  205. BUG();
  206. return 0;
  207. case OMAP_DSS_CHANNEL_LCD2:
  208. return 0x040C;
  209. case OMAP_DSS_CHANNEL_LCD3:
  210. return 0x0838;
  211. default:
  212. BUG();
  213. return 0;
  214. }
  215. }
  216. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  217. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  218. {
  219. switch (channel) {
  220. case OMAP_DSS_CHANNEL_LCD:
  221. return 0x007C;
  222. case OMAP_DSS_CHANNEL_DIGIT:
  223. return 0x0078;
  224. case OMAP_DSS_CHANNEL_LCD2:
  225. return 0x03CC;
  226. case OMAP_DSS_CHANNEL_LCD3:
  227. return 0x0834;
  228. default:
  229. BUG();
  230. return 0;
  231. }
  232. }
  233. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  234. {
  235. switch (channel) {
  236. case OMAP_DSS_CHANNEL_LCD:
  237. return 0x01D4;
  238. case OMAP_DSS_CHANNEL_DIGIT:
  239. BUG();
  240. return 0;
  241. case OMAP_DSS_CHANNEL_LCD2:
  242. return 0x03C0;
  243. case OMAP_DSS_CHANNEL_LCD3:
  244. return 0x0828;
  245. default:
  246. BUG();
  247. return 0;
  248. }
  249. }
  250. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  251. {
  252. switch (channel) {
  253. case OMAP_DSS_CHANNEL_LCD:
  254. return 0x01D8;
  255. case OMAP_DSS_CHANNEL_DIGIT:
  256. BUG();
  257. return 0;
  258. case OMAP_DSS_CHANNEL_LCD2:
  259. return 0x03C4;
  260. case OMAP_DSS_CHANNEL_LCD3:
  261. return 0x082C;
  262. default:
  263. BUG();
  264. return 0;
  265. }
  266. }
  267. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  268. {
  269. switch (channel) {
  270. case OMAP_DSS_CHANNEL_LCD:
  271. return 0x01DC;
  272. case OMAP_DSS_CHANNEL_DIGIT:
  273. BUG();
  274. return 0;
  275. case OMAP_DSS_CHANNEL_LCD2:
  276. return 0x03C8;
  277. case OMAP_DSS_CHANNEL_LCD3:
  278. return 0x0830;
  279. default:
  280. BUG();
  281. return 0;
  282. }
  283. }
  284. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  285. {
  286. switch (channel) {
  287. case OMAP_DSS_CHANNEL_LCD:
  288. return 0x0220;
  289. case OMAP_DSS_CHANNEL_DIGIT:
  290. BUG();
  291. return 0;
  292. case OMAP_DSS_CHANNEL_LCD2:
  293. return 0x03BC;
  294. case OMAP_DSS_CHANNEL_LCD3:
  295. return 0x0824;
  296. default:
  297. BUG();
  298. return 0;
  299. }
  300. }
  301. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  302. {
  303. switch (channel) {
  304. case OMAP_DSS_CHANNEL_LCD:
  305. return 0x0224;
  306. case OMAP_DSS_CHANNEL_DIGIT:
  307. BUG();
  308. return 0;
  309. case OMAP_DSS_CHANNEL_LCD2:
  310. return 0x03B8;
  311. case OMAP_DSS_CHANNEL_LCD3:
  312. return 0x0820;
  313. default:
  314. BUG();
  315. return 0;
  316. }
  317. }
  318. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  319. {
  320. switch (channel) {
  321. case OMAP_DSS_CHANNEL_LCD:
  322. return 0x0228;
  323. case OMAP_DSS_CHANNEL_DIGIT:
  324. BUG();
  325. return 0;
  326. case OMAP_DSS_CHANNEL_LCD2:
  327. return 0x03B4;
  328. case OMAP_DSS_CHANNEL_LCD3:
  329. return 0x081C;
  330. default:
  331. BUG();
  332. return 0;
  333. }
  334. }
  335. /* DISPC overlay register base addresses */
  336. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  337. {
  338. switch (plane) {
  339. case OMAP_DSS_GFX:
  340. return 0x0080;
  341. case OMAP_DSS_VIDEO1:
  342. return 0x00BC;
  343. case OMAP_DSS_VIDEO2:
  344. return 0x014C;
  345. case OMAP_DSS_VIDEO3:
  346. return 0x0300;
  347. case OMAP_DSS_WB:
  348. return 0x0500;
  349. default:
  350. BUG();
  351. return 0;
  352. }
  353. }
  354. /* DISPC overlay register offsets */
  355. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  356. {
  357. switch (plane) {
  358. case OMAP_DSS_GFX:
  359. case OMAP_DSS_VIDEO1:
  360. case OMAP_DSS_VIDEO2:
  361. return 0x0000;
  362. case OMAP_DSS_VIDEO3:
  363. case OMAP_DSS_WB:
  364. return 0x0008;
  365. default:
  366. BUG();
  367. return 0;
  368. }
  369. }
  370. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  371. {
  372. switch (plane) {
  373. case OMAP_DSS_GFX:
  374. case OMAP_DSS_VIDEO1:
  375. case OMAP_DSS_VIDEO2:
  376. return 0x0004;
  377. case OMAP_DSS_VIDEO3:
  378. case OMAP_DSS_WB:
  379. return 0x000C;
  380. default:
  381. BUG();
  382. return 0;
  383. }
  384. }
  385. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  386. {
  387. switch (plane) {
  388. case OMAP_DSS_GFX:
  389. BUG();
  390. return 0;
  391. case OMAP_DSS_VIDEO1:
  392. return 0x0544;
  393. case OMAP_DSS_VIDEO2:
  394. return 0x04BC;
  395. case OMAP_DSS_VIDEO3:
  396. return 0x0310;
  397. case OMAP_DSS_WB:
  398. return 0x0118;
  399. default:
  400. BUG();
  401. return 0;
  402. }
  403. }
  404. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  405. {
  406. switch (plane) {
  407. case OMAP_DSS_GFX:
  408. BUG();
  409. return 0;
  410. case OMAP_DSS_VIDEO1:
  411. return 0x0548;
  412. case OMAP_DSS_VIDEO2:
  413. return 0x04C0;
  414. case OMAP_DSS_VIDEO3:
  415. return 0x0314;
  416. case OMAP_DSS_WB:
  417. return 0x011C;
  418. default:
  419. BUG();
  420. return 0;
  421. }
  422. }
  423. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  424. {
  425. switch (plane) {
  426. case OMAP_DSS_GFX:
  427. case OMAP_DSS_VIDEO1:
  428. case OMAP_DSS_VIDEO2:
  429. return 0x0008;
  430. case OMAP_DSS_VIDEO3:
  431. return 0x009C;
  432. default:
  433. BUG();
  434. return 0;
  435. }
  436. }
  437. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  438. {
  439. switch (plane) {
  440. case OMAP_DSS_GFX:
  441. case OMAP_DSS_VIDEO1:
  442. case OMAP_DSS_VIDEO2:
  443. return 0x000C;
  444. case OMAP_DSS_VIDEO3:
  445. case OMAP_DSS_WB:
  446. return 0x00A8;
  447. default:
  448. BUG();
  449. return 0;
  450. }
  451. }
  452. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  453. {
  454. switch (plane) {
  455. case OMAP_DSS_GFX:
  456. return 0x0020;
  457. case OMAP_DSS_VIDEO1:
  458. case OMAP_DSS_VIDEO2:
  459. return 0x0010;
  460. case OMAP_DSS_VIDEO3:
  461. case OMAP_DSS_WB:
  462. return 0x0070;
  463. default:
  464. BUG();
  465. return 0;
  466. }
  467. }
  468. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  469. {
  470. switch (plane) {
  471. case OMAP_DSS_GFX:
  472. BUG();
  473. return 0;
  474. case OMAP_DSS_VIDEO1:
  475. return 0x0568;
  476. case OMAP_DSS_VIDEO2:
  477. return 0x04DC;
  478. case OMAP_DSS_VIDEO3:
  479. return 0x032C;
  480. case OMAP_DSS_WB:
  481. return 0x0310;
  482. default:
  483. BUG();
  484. return 0;
  485. }
  486. }
  487. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  488. {
  489. switch (plane) {
  490. case OMAP_DSS_GFX:
  491. return 0x0024;
  492. case OMAP_DSS_VIDEO1:
  493. case OMAP_DSS_VIDEO2:
  494. return 0x0014;
  495. case OMAP_DSS_VIDEO3:
  496. case OMAP_DSS_WB:
  497. return 0x008C;
  498. default:
  499. BUG();
  500. return 0;
  501. }
  502. }
  503. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  504. {
  505. switch (plane) {
  506. case OMAP_DSS_GFX:
  507. return 0x0028;
  508. case OMAP_DSS_VIDEO1:
  509. case OMAP_DSS_VIDEO2:
  510. return 0x0018;
  511. case OMAP_DSS_VIDEO3:
  512. case OMAP_DSS_WB:
  513. return 0x0088;
  514. default:
  515. BUG();
  516. return 0;
  517. }
  518. }
  519. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  520. {
  521. switch (plane) {
  522. case OMAP_DSS_GFX:
  523. return 0x002C;
  524. case OMAP_DSS_VIDEO1:
  525. case OMAP_DSS_VIDEO2:
  526. return 0x001C;
  527. case OMAP_DSS_VIDEO3:
  528. case OMAP_DSS_WB:
  529. return 0x00A4;
  530. default:
  531. BUG();
  532. return 0;
  533. }
  534. }
  535. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  536. {
  537. switch (plane) {
  538. case OMAP_DSS_GFX:
  539. return 0x0030;
  540. case OMAP_DSS_VIDEO1:
  541. case OMAP_DSS_VIDEO2:
  542. return 0x0020;
  543. case OMAP_DSS_VIDEO3:
  544. case OMAP_DSS_WB:
  545. return 0x0098;
  546. default:
  547. BUG();
  548. return 0;
  549. }
  550. }
  551. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  552. {
  553. switch (plane) {
  554. case OMAP_DSS_GFX:
  555. return 0x0034;
  556. case OMAP_DSS_VIDEO1:
  557. case OMAP_DSS_VIDEO2:
  558. case OMAP_DSS_VIDEO3:
  559. BUG();
  560. return 0;
  561. default:
  562. BUG();
  563. return 0;
  564. }
  565. }
  566. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  567. {
  568. switch (plane) {
  569. case OMAP_DSS_GFX:
  570. return 0x0038;
  571. case OMAP_DSS_VIDEO1:
  572. case OMAP_DSS_VIDEO2:
  573. case OMAP_DSS_VIDEO3:
  574. BUG();
  575. return 0;
  576. default:
  577. BUG();
  578. return 0;
  579. }
  580. }
  581. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  582. {
  583. switch (plane) {
  584. case OMAP_DSS_GFX:
  585. BUG();
  586. return 0;
  587. case OMAP_DSS_VIDEO1:
  588. case OMAP_DSS_VIDEO2:
  589. return 0x0024;
  590. case OMAP_DSS_VIDEO3:
  591. case OMAP_DSS_WB:
  592. return 0x0090;
  593. default:
  594. BUG();
  595. return 0;
  596. }
  597. }
  598. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  599. {
  600. switch (plane) {
  601. case OMAP_DSS_GFX:
  602. BUG();
  603. return 0;
  604. case OMAP_DSS_VIDEO1:
  605. return 0x0580;
  606. case OMAP_DSS_VIDEO2:
  607. return 0x055C;
  608. case OMAP_DSS_VIDEO3:
  609. return 0x0424;
  610. case OMAP_DSS_WB:
  611. return 0x290;
  612. default:
  613. BUG();
  614. return 0;
  615. }
  616. }
  617. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  618. {
  619. switch (plane) {
  620. case OMAP_DSS_GFX:
  621. BUG();
  622. return 0;
  623. case OMAP_DSS_VIDEO1:
  624. case OMAP_DSS_VIDEO2:
  625. return 0x0028;
  626. case OMAP_DSS_VIDEO3:
  627. case OMAP_DSS_WB:
  628. return 0x0094;
  629. default:
  630. BUG();
  631. return 0;
  632. }
  633. }
  634. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  635. {
  636. switch (plane) {
  637. case OMAP_DSS_GFX:
  638. BUG();
  639. return 0;
  640. case OMAP_DSS_VIDEO1:
  641. case OMAP_DSS_VIDEO2:
  642. return 0x002C;
  643. case OMAP_DSS_VIDEO3:
  644. case OMAP_DSS_WB:
  645. return 0x0000;
  646. default:
  647. BUG();
  648. return 0;
  649. }
  650. }
  651. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  652. {
  653. switch (plane) {
  654. case OMAP_DSS_GFX:
  655. BUG();
  656. return 0;
  657. case OMAP_DSS_VIDEO1:
  658. return 0x0584;
  659. case OMAP_DSS_VIDEO2:
  660. return 0x0560;
  661. case OMAP_DSS_VIDEO3:
  662. return 0x0428;
  663. case OMAP_DSS_WB:
  664. return 0x0294;
  665. default:
  666. BUG();
  667. return 0;
  668. }
  669. }
  670. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  671. {
  672. switch (plane) {
  673. case OMAP_DSS_GFX:
  674. BUG();
  675. return 0;
  676. case OMAP_DSS_VIDEO1:
  677. case OMAP_DSS_VIDEO2:
  678. return 0x0030;
  679. case OMAP_DSS_VIDEO3:
  680. case OMAP_DSS_WB:
  681. return 0x0004;
  682. default:
  683. BUG();
  684. return 0;
  685. }
  686. }
  687. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  688. {
  689. switch (plane) {
  690. case OMAP_DSS_GFX:
  691. BUG();
  692. return 0;
  693. case OMAP_DSS_VIDEO1:
  694. return 0x0588;
  695. case OMAP_DSS_VIDEO2:
  696. return 0x0564;
  697. case OMAP_DSS_VIDEO3:
  698. return 0x042C;
  699. case OMAP_DSS_WB:
  700. return 0x0298;
  701. default:
  702. BUG();
  703. return 0;
  704. }
  705. }
  706. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  707. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  708. {
  709. switch (plane) {
  710. case OMAP_DSS_GFX:
  711. BUG();
  712. return 0;
  713. case OMAP_DSS_VIDEO1:
  714. case OMAP_DSS_VIDEO2:
  715. return 0x0034 + i * 0x8;
  716. case OMAP_DSS_VIDEO3:
  717. case OMAP_DSS_WB:
  718. return 0x0010 + i * 0x8;
  719. default:
  720. BUG();
  721. return 0;
  722. }
  723. }
  724. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  725. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  726. {
  727. switch (plane) {
  728. case OMAP_DSS_GFX:
  729. BUG();
  730. return 0;
  731. case OMAP_DSS_VIDEO1:
  732. return 0x058C + i * 0x8;
  733. case OMAP_DSS_VIDEO2:
  734. return 0x0568 + i * 0x8;
  735. case OMAP_DSS_VIDEO3:
  736. return 0x0430 + i * 0x8;
  737. case OMAP_DSS_WB:
  738. return 0x02A0 + i * 0x8;
  739. default:
  740. BUG();
  741. return 0;
  742. }
  743. }
  744. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  745. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  746. {
  747. switch (plane) {
  748. case OMAP_DSS_GFX:
  749. BUG();
  750. return 0;
  751. case OMAP_DSS_VIDEO1:
  752. case OMAP_DSS_VIDEO2:
  753. return 0x0038 + i * 0x8;
  754. case OMAP_DSS_VIDEO3:
  755. case OMAP_DSS_WB:
  756. return 0x0014 + i * 0x8;
  757. default:
  758. BUG();
  759. return 0;
  760. }
  761. }
  762. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  763. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  764. {
  765. switch (plane) {
  766. case OMAP_DSS_GFX:
  767. BUG();
  768. return 0;
  769. case OMAP_DSS_VIDEO1:
  770. return 0x0590 + i * 8;
  771. case OMAP_DSS_VIDEO2:
  772. return 0x056C + i * 0x8;
  773. case OMAP_DSS_VIDEO3:
  774. return 0x0434 + i * 0x8;
  775. case OMAP_DSS_WB:
  776. return 0x02A4 + i * 0x8;
  777. default:
  778. BUG();
  779. return 0;
  780. }
  781. }
  782. /* coef index i = {0, 1, 2, 3, 4,} */
  783. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  784. {
  785. switch (plane) {
  786. case OMAP_DSS_GFX:
  787. BUG();
  788. return 0;
  789. case OMAP_DSS_VIDEO1:
  790. case OMAP_DSS_VIDEO2:
  791. case OMAP_DSS_VIDEO3:
  792. case OMAP_DSS_WB:
  793. return 0x0074 + i * 0x4;
  794. default:
  795. BUG();
  796. return 0;
  797. }
  798. }
  799. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  800. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  801. {
  802. switch (plane) {
  803. case OMAP_DSS_GFX:
  804. BUG();
  805. return 0;
  806. case OMAP_DSS_VIDEO1:
  807. return 0x0124 + i * 0x4;
  808. case OMAP_DSS_VIDEO2:
  809. return 0x00B4 + i * 0x4;
  810. case OMAP_DSS_VIDEO3:
  811. case OMAP_DSS_WB:
  812. return 0x0050 + i * 0x4;
  813. default:
  814. BUG();
  815. return 0;
  816. }
  817. }
  818. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  819. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  820. {
  821. switch (plane) {
  822. case OMAP_DSS_GFX:
  823. BUG();
  824. return 0;
  825. case OMAP_DSS_VIDEO1:
  826. return 0x05CC + i * 0x4;
  827. case OMAP_DSS_VIDEO2:
  828. return 0x05A8 + i * 0x4;
  829. case OMAP_DSS_VIDEO3:
  830. return 0x0470 + i * 0x4;
  831. case OMAP_DSS_WB:
  832. return 0x02E0 + i * 0x4;
  833. default:
  834. BUG();
  835. return 0;
  836. }
  837. }
  838. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  839. {
  840. switch (plane) {
  841. case OMAP_DSS_GFX:
  842. return 0x01AC;
  843. case OMAP_DSS_VIDEO1:
  844. return 0x0174;
  845. case OMAP_DSS_VIDEO2:
  846. return 0x00E8;
  847. case OMAP_DSS_VIDEO3:
  848. return 0x00A0;
  849. default:
  850. BUG();
  851. return 0;
  852. }
  853. }
  854. static inline u16 DISPC_MFLAG_THRESHOLD_OFFSET(enum omap_plane plane)
  855. {
  856. switch (plane) {
  857. case OMAP_DSS_GFX:
  858. return 0x0860;
  859. case OMAP_DSS_VIDEO1:
  860. return 0x0864;
  861. case OMAP_DSS_VIDEO2:
  862. return 0x0868;
  863. case OMAP_DSS_VIDEO3:
  864. return 0x086c;
  865. case OMAP_DSS_WB:
  866. return 0x0870;
  867. default:
  868. BUG();
  869. return 0;
  870. }
  871. }
  872. #endif