gk104.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Copyright 2013 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #define gf119_pmu_code gk104_pmu_code
  25. #define gf119_pmu_data gk104_pmu_data
  26. #include "priv.h"
  27. #include "fuc/gf119.fuc4.h"
  28. #include <core/option.h>
  29. #include <subdev/fuse.h>
  30. #include <subdev/timer.h>
  31. static void
  32. magic_(struct nvkm_device *device, u32 ctrl, int size)
  33. {
  34. nvkm_wr32(device, 0x00c800, 0x00000000);
  35. nvkm_wr32(device, 0x00c808, 0x00000000);
  36. nvkm_wr32(device, 0x00c800, ctrl);
  37. nvkm_msec(device, 2000,
  38. if (nvkm_rd32(device, 0x00c800) & 0x40000000) {
  39. while (size--)
  40. nvkm_wr32(device, 0x00c804, 0x00000000);
  41. break;
  42. }
  43. );
  44. nvkm_wr32(device, 0x00c800, 0x00000000);
  45. }
  46. static void
  47. magic(struct nvkm_device *device, u32 ctrl)
  48. {
  49. magic_(device, 0x8000a41f | ctrl, 6);
  50. magic_(device, 0x80000421 | ctrl, 1);
  51. }
  52. static void
  53. gk104_pmu_pgob(struct nvkm_pmu *pmu, bool enable)
  54. {
  55. struct nvkm_device *device = pmu->subdev.device;
  56. if (!(nvkm_fuse_read(device->fuse, 0x31c) & 0x00000001))
  57. return;
  58. nvkm_mask(device, 0x000200, 0x00001000, 0x00000000);
  59. nvkm_rd32(device, 0x000200);
  60. nvkm_mask(device, 0x000200, 0x08000000, 0x08000000);
  61. msleep(50);
  62. nvkm_mask(device, 0x10a78c, 0x00000002, 0x00000002);
  63. nvkm_mask(device, 0x10a78c, 0x00000001, 0x00000001);
  64. nvkm_mask(device, 0x10a78c, 0x00000001, 0x00000000);
  65. nvkm_mask(device, 0x020004, 0xc0000000, enable ? 0xc0000000 : 0x40000000);
  66. msleep(50);
  67. nvkm_mask(device, 0x10a78c, 0x00000002, 0x00000000);
  68. nvkm_mask(device, 0x10a78c, 0x00000001, 0x00000001);
  69. nvkm_mask(device, 0x10a78c, 0x00000001, 0x00000000);
  70. nvkm_mask(device, 0x000200, 0x08000000, 0x00000000);
  71. nvkm_mask(device, 0x000200, 0x00001000, 0x00001000);
  72. nvkm_rd32(device, 0x000200);
  73. if (nvkm_boolopt(device->cfgopt, "War00C800_0", true)) {
  74. switch (device->chipset) {
  75. case 0xe4:
  76. magic(device, 0x04000000);
  77. magic(device, 0x06000000);
  78. magic(device, 0x0c000000);
  79. magic(device, 0x0e000000);
  80. break;
  81. case 0xe6:
  82. magic(device, 0x02000000);
  83. magic(device, 0x04000000);
  84. magic(device, 0x0a000000);
  85. break;
  86. case 0xe7:
  87. magic(device, 0x02000000);
  88. break;
  89. default:
  90. break;
  91. }
  92. }
  93. }
  94. static const struct nvkm_pmu_func
  95. gk104_pmu = {
  96. .code.data = gk104_pmu_code,
  97. .code.size = sizeof(gk104_pmu_code),
  98. .data.data = gk104_pmu_data,
  99. .data.size = sizeof(gk104_pmu_data),
  100. .reset = gt215_pmu_reset,
  101. .init = gt215_pmu_init,
  102. .fini = gt215_pmu_fini,
  103. .intr = gt215_pmu_intr,
  104. .send = gt215_pmu_send,
  105. .recv = gt215_pmu_recv,
  106. .pgob = gk104_pmu_pgob,
  107. };
  108. int
  109. gk104_pmu_new(struct nvkm_device *device, int index, struct nvkm_pmu **ppmu)
  110. {
  111. return nvkm_pmu_new_(&gk104_pmu, device, index, ppmu);
  112. }