macros.fuc 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * Copyright 2013 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #define GT215 0xa3
  25. #define GF100 0xc0
  26. #define GF119 0xd9
  27. #define GK208 0x108
  28. #include "os.h"
  29. // IO addresses
  30. #define NV_PPWR_INTR_TRIGGER 0x0000
  31. #define NV_PPWR_INTR_TRIGGER_USER1 0x00000080
  32. #define NV_PPWR_INTR_TRIGGER_USER0 0x00000040
  33. #define NV_PPWR_INTR_ACK 0x0004
  34. #define NV_PPWR_INTR_ACK_SUBINTR 0x00000800
  35. #define NV_PPWR_INTR_ACK_WATCHDOG 0x00000002
  36. #define NV_PPWR_INTR 0x0008
  37. #define NV_PPWR_INTR_SUBINTR 0x00000800
  38. #define NV_PPWR_INTR_USER1 0x00000080
  39. #define NV_PPWR_INTR_USER0 0x00000040
  40. #define NV_PPWR_INTR_PAUSE 0x00000020
  41. #define NV_PPWR_INTR_WATCHDOG 0x00000002
  42. #define NV_PPWR_INTR_EN_SET 0x0010
  43. #define NV_PPWR_INTR_EN_SET_SUBINTR 0x00000800
  44. #define NV_PPWR_INTR_EN_SET_WATCHDOG 0x00000002
  45. #define NV_PPWR_INTR_EN_CLR 0x0014
  46. #define NV_PPWR_INTR_EN_CLR_MASK /* fuck i hate envyas */ -1
  47. #define NV_PPWR_INTR_ROUTE 0x001c
  48. #define NV_PPWR_TIMER_LOW 0x002c
  49. #define NV_PPWR_WATCHDOG_TIME 0x0034
  50. #define NV_PPWR_WATCHDOG_ENABLE 0x0038
  51. #define NV_PPWR_CAPS 0x0108
  52. #define NV_PPWR_UAS_CONFIG 0x0164
  53. #define NV_PPWR_UAS_CONFIG_ENABLE 0x00010000
  54. #if NVKM_PPWR_CHIPSET >= GK208
  55. #define NV_PPWR_DSCRATCH(i) (4 * (i) + 0x0450)
  56. #endif
  57. #define NV_PPWR_FIFO_PUT(i) (4 * (i) + 0x04a0)
  58. #define NV_PPWR_FIFO_GET(i) (4 * (i) + 0x04b0)
  59. #define NV_PPWR_FIFO_INTR 0x04c0
  60. #define NV_PPWR_FIFO_INTR_EN 0x04c4
  61. #define NV_PPWR_RFIFO_PUT 0x04c8
  62. #define NV_PPWR_RFIFO_GET 0x04cc
  63. #define NV_PPWR_H2D 0x04d0
  64. #define NV_PPWR_D2H 0x04dc
  65. #if NVKM_PPWR_CHIPSET < GK208
  66. #define NV_PPWR_DSCRATCH(i) (4 * (i) + 0x05d0)
  67. #endif
  68. #define NV_PPWR_SUBINTR 0x0688
  69. #define NV_PPWR_SUBINTR_FIFO 0x00000002
  70. #define NV_PPWR_MMIO_ADDR 0x07a0
  71. #define NV_PPWR_MMIO_DATA 0x07a4
  72. #define NV_PPWR_MMIO_CTRL 0x07ac
  73. #define NV_PPWR_MMIO_CTRL_TRIGGER 0x00010000
  74. #define NV_PPWR_MMIO_CTRL_STATUS 0x00007000
  75. #define NV_PPWR_MMIO_CTRL_STATUS_IDLE 0x00000000
  76. #define NV_PPWR_MMIO_CTRL_MASK 0x000000f0
  77. #define NV_PPWR_MMIO_CTRL_MASK_B32_0 0x000000f0
  78. #define NV_PPWR_MMIO_CTRL_OP 0x00000003
  79. #define NV_PPWR_MMIO_CTRL_OP_RD 0x00000001
  80. #define NV_PPWR_MMIO_CTRL_OP_WR 0x00000002
  81. #define NV_PPWR_OUTPUT 0x07c0
  82. #define NV_PPWR_OUTPUT_FB_PAUSE 0x00000004
  83. #if NVKM_PPWR_CHIPSET < GF119
  84. #define NV_PPWR_OUTPUT_I2C_3_SCL 0x00000100
  85. #define NV_PPWR_OUTPUT_I2C_3_SDA 0x00000200
  86. #define NV_PPWR_OUTPUT_I2C_0_SCL 0x00001000
  87. #define NV_PPWR_OUTPUT_I2C_0_SDA 0x00002000
  88. #define NV_PPWR_OUTPUT_I2C_1_SCL 0x00004000
  89. #define NV_PPWR_OUTPUT_I2C_1_SDA 0x00008000
  90. #define NV_PPWR_OUTPUT_I2C_2_SCL 0x00010000
  91. #define NV_PPWR_OUTPUT_I2C_2_SDA 0x00020000
  92. #define NV_PPWR_OUTPUT_I2C_4_SCL 0x00040000
  93. #define NV_PPWR_OUTPUT_I2C_4_SDA 0x00080000
  94. #define NV_PPWR_OUTPUT_I2C_5_SCL 0x00100000
  95. #define NV_PPWR_OUTPUT_I2C_5_SDA 0x00200000
  96. #define NV_PPWR_OUTPUT_I2C_6_SCL 0x00400000
  97. #define NV_PPWR_OUTPUT_I2C_6_SDA 0x00800000
  98. #define NV_PPWR_OUTPUT_I2C_7_SCL 0x01000000
  99. #define NV_PPWR_OUTPUT_I2C_7_SDA 0x02000000
  100. #define NV_PPWR_OUTPUT_I2C_8_SCL 0x04000000
  101. #define NV_PPWR_OUTPUT_I2C_8_SDA 0x08000000
  102. #define NV_PPWR_OUTPUT_I2C_9_SCL 0x10000000
  103. #define NV_PPWR_OUTPUT_I2C_9_SDA 0x20000000
  104. #else
  105. #define NV_PPWR_OUTPUT_I2C_0_SCL 0x00000400
  106. #define NV_PPWR_OUTPUT_I2C_1_SCL 0x00000800
  107. #define NV_PPWR_OUTPUT_I2C_2_SCL 0x00001000
  108. #define NV_PPWR_OUTPUT_I2C_3_SCL 0x00002000
  109. #define NV_PPWR_OUTPUT_I2C_4_SCL 0x00004000
  110. #define NV_PPWR_OUTPUT_I2C_5_SCL 0x00008000
  111. #define NV_PPWR_OUTPUT_I2C_6_SCL 0x00010000
  112. #define NV_PPWR_OUTPUT_I2C_7_SCL 0x00020000
  113. #define NV_PPWR_OUTPUT_I2C_8_SCL 0x00040000
  114. #define NV_PPWR_OUTPUT_I2C_9_SCL 0x00080000
  115. #define NV_PPWR_OUTPUT_I2C_0_SDA 0x00100000
  116. #define NV_PPWR_OUTPUT_I2C_1_SDA 0x00200000
  117. #define NV_PPWR_OUTPUT_I2C_2_SDA 0x00400000
  118. #define NV_PPWR_OUTPUT_I2C_3_SDA 0x00800000
  119. #define NV_PPWR_OUTPUT_I2C_4_SDA 0x01000000
  120. #define NV_PPWR_OUTPUT_I2C_5_SDA 0x02000000
  121. #define NV_PPWR_OUTPUT_I2C_6_SDA 0x04000000
  122. #define NV_PPWR_OUTPUT_I2C_7_SDA 0x08000000
  123. #define NV_PPWR_OUTPUT_I2C_8_SDA 0x10000000
  124. #define NV_PPWR_OUTPUT_I2C_9_SDA 0x20000000
  125. #endif
  126. #define NV_PPWR_INPUT 0x07c4
  127. #define NV_PPWR_OUTPUT_SET 0x07e0
  128. #define NV_PPWR_OUTPUT_SET_FB_PAUSE 0x00000004
  129. #define NV_PPWR_OUTPUT_CLR 0x07e4
  130. #define NV_PPWR_OUTPUT_CLR_FB_PAUSE 0x00000004
  131. // Inter-process message format
  132. .equ #msg_process 0x00 /* send() target, recv() sender */
  133. .equ #msg_message 0x04
  134. .equ #msg_data0 0x08
  135. .equ #msg_data1 0x0c
  136. // Kernel message IDs
  137. #define KMSG_FIFO 0x00000000
  138. #define KMSG_ALARM 0x00000001
  139. // Process message queue description
  140. .equ #proc_qlen 4 // log2(size of queue entry in bytes)
  141. .equ #proc_qnum 2 // log2(max number of entries in queue)
  142. .equ #proc_qmaskb (1 << #proc_qnum) // max number of entries in queue
  143. .equ #proc_qmaskp (#proc_qmaskb - 1)
  144. .equ #proc_qmaskf ((#proc_qmaskb << 1) - 1)
  145. .equ #proc_qsize (1 << (#proc_qlen + #proc_qnum))
  146. // Process table entry
  147. .equ #proc_id 0x00
  148. .equ #proc_init 0x04
  149. .equ #proc_recv 0x08
  150. .equ #proc_time 0x0c
  151. .equ #proc_qput 0x10
  152. .equ #proc_qget 0x14
  153. .equ #proc_queue 0x18
  154. .equ #proc_size (0x18 + #proc_qsize)
  155. #define process(id,init,recv) /*
  156. */ .b32 id /*
  157. */ .b32 init /*
  158. */ .b32 recv /*
  159. */ .b32 0 /*
  160. */ .b32 0 /*
  161. */ .b32 0 /*
  162. */ .skip 64
  163. #if NVKM_PPWR_CHIPSET < GK208
  164. #define imm32(reg,val) /*
  165. */ movw reg ((val) & 0x0000ffff) /*
  166. */ sethi reg ((val) & 0xffff0000)
  167. #else
  168. #define imm32(reg,val) /*
  169. */ mov reg (val)
  170. #endif
  171. #ifndef NVKM_FALCON_UNSHIFTED_IO
  172. #define nv_iord(reg,ior) /*
  173. */ mov reg ior /*
  174. */ shl b32 reg 6 /*
  175. */ iord reg I[reg + 0x000]
  176. #else
  177. #define nv_iord(reg,ior) /*
  178. */ mov reg ior /*
  179. */ iord reg I[reg + 0x000]
  180. #endif
  181. #ifndef NVKM_FALCON_UNSHIFTED_IO
  182. #define nv_iowr(ior,reg) /*
  183. */ mov $r0 ior /*
  184. */ shl b32 $r0 6 /*
  185. */ iowr I[$r0 + 0x000] reg /*
  186. */ clear b32 $r0
  187. #else
  188. #define nv_iowr(ior,reg) /*
  189. */ mov $r0 ior /*
  190. */ iowr I[$r0 + 0x000] reg /*
  191. */ clear b32 $r0
  192. #endif
  193. #ifndef NVKM_FALCON_UNSHIFTED_IO
  194. #define nv_iowrs(ior,reg) /*
  195. */ mov $r0 ior /*
  196. */ shl b32 $r0 6 /*
  197. */ iowrs I[$r0 + 0x000] reg /*
  198. */ clear b32 $r0
  199. #else
  200. #define nv_iowrs(ior,reg) /*
  201. */ mov $r0 ior /*
  202. */ iowrs I[$r0 + 0x000] reg /*
  203. */ clear b32 $r0
  204. #endif
  205. #define hash #
  206. #define fn(a) a
  207. #ifndef NVKM_FALCON_PC24
  208. #define call(a) call fn(hash)a
  209. #else
  210. #define call(a) lcall fn(hash)a
  211. #endif
  212. #ifndef NVKM_FALCON_MMIO_UAS
  213. #define nv_rd32(reg,addr) /*
  214. */ mov b32 $r14 addr /*
  215. */ call(rd32) /*
  216. */ mov b32 reg $r13
  217. #else
  218. #define nv_rd32(reg,addr) /*
  219. */ sethi $r0 0x14000000 /*
  220. */ or $r0 addr /*
  221. */ ld b32 reg D[$r0] /*
  222. */ clear b32 $r0
  223. #endif
  224. #if !defined(NVKM_FALCON_MMIO_UAS) || defined(NVKM_FALCON_MMIO_TRAP)
  225. #define nv_wr32(addr,reg) /*
  226. */ push addr /*
  227. */ push reg /*
  228. */ pop $r13 /*
  229. */ pop $r14 /*
  230. */ call(wr32)
  231. #else
  232. #define nv_wr32(addr,reg) /*
  233. */ sethi $r0 0x14000000 /*
  234. */ or $r0 addr /*
  235. */ st b32 D[$r0] reg /*
  236. */ clear b32 $r0
  237. #endif
  238. #define st(size, addr, reg) /*
  239. */ imm32($r0, addr) /*
  240. */ st size D[$r0] reg /*
  241. */ clear b32 $r0
  242. #define ld(size, reg, addr) /*
  243. */ imm32($r0, addr) /*
  244. */ ld size reg D[$r0] /*
  245. */ clear b32 $r0
  246. // does a 64+64 -> 64 unsigned addition (C = A + B)
  247. #define addu64(reg_a_c_hi, reg_a_c_lo, b_hi, b_lo) /*
  248. */ add b32 reg_a_c_lo b_lo /*
  249. */ adc b32 reg_a_c_hi b_hi
  250. // does a 64+64 -> 64 substraction (C = A - B)
  251. #define subu64(reg_a_c_hi, reg_a_c_lo, b_hi, b_lo) /*
  252. */ sub b32 reg_a_c_lo b_lo /*
  253. */ sbb b32 reg_a_c_hi b_hi