sddr3.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * Copyright 2013 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs <bskeggs@redhat.com>
  23. * Roy Spliet <rspliet@eclipso.eu>
  24. */
  25. #include "priv.h"
  26. #include "ram.h"
  27. struct ramxlat {
  28. int id;
  29. u8 enc;
  30. };
  31. static inline int
  32. ramxlat(const struct ramxlat *xlat, int id)
  33. {
  34. while (xlat->id >= 0) {
  35. if (xlat->id == id)
  36. return xlat->enc;
  37. xlat++;
  38. }
  39. return -EINVAL;
  40. }
  41. static const struct ramxlat
  42. ramddr3_cl[] = {
  43. { 5, 2 }, { 6, 4 }, { 7, 6 }, { 8, 8 }, { 9, 10 }, { 10, 12 },
  44. { 11, 14 },
  45. /* the below are mentioned in some, but not all, ddr3 docs */
  46. { 12, 1 }, { 13, 3 }, { 14, 5 },
  47. { -1 }
  48. };
  49. static const struct ramxlat
  50. ramddr3_wr[] = {
  51. { 5, 1 }, { 6, 2 }, { 7, 3 }, { 8, 4 }, { 10, 5 }, { 12, 6 },
  52. /* the below are mentioned in some, but not all, ddr3 docs */
  53. { 14, 7 }, { 15, 7 }, { 16, 0 },
  54. { -1 }
  55. };
  56. static const struct ramxlat
  57. ramddr3_cwl[] = {
  58. { 5, 0 }, { 6, 1 }, { 7, 2 }, { 8, 3 },
  59. /* the below are mentioned in some, but not all, ddr3 docs */
  60. { 9, 4 }, { 10, 5 },
  61. { -1 }
  62. };
  63. int
  64. nvkm_sddr3_calc(struct nvkm_ram *ram)
  65. {
  66. int CWL, CL, WR, DLL = 0, ODT = 0;
  67. DLL = !ram->next->bios.ramcfg_DLLoff;
  68. switch (ram->next->bios.timing_ver) {
  69. case 0x10:
  70. if (ram->next->bios.timing_hdr < 0x17) {
  71. /* XXX: NV50: Get CWL from the timing register */
  72. return -ENOSYS;
  73. }
  74. CWL = ram->next->bios.timing_10_CWL;
  75. CL = ram->next->bios.timing_10_CL;
  76. WR = ram->next->bios.timing_10_WR;
  77. ODT = ram->next->bios.timing_10_ODT;
  78. break;
  79. case 0x20:
  80. CWL = (ram->next->bios.timing[1] & 0x00000f80) >> 7;
  81. CL = (ram->next->bios.timing[1] & 0x0000001f) >> 0;
  82. WR = (ram->next->bios.timing[2] & 0x007f0000) >> 16;
  83. /* XXX: Get these values from the VBIOS instead */
  84. ODT = (ram->mr[1] & 0x004) >> 2 |
  85. (ram->mr[1] & 0x040) >> 5 |
  86. (ram->mr[1] & 0x200) >> 7;
  87. break;
  88. default:
  89. return -ENOSYS;
  90. }
  91. CWL = ramxlat(ramddr3_cwl, CWL);
  92. CL = ramxlat(ramddr3_cl, CL);
  93. WR = ramxlat(ramddr3_wr, WR);
  94. if (CL < 0 || CWL < 0 || WR < 0)
  95. return -EINVAL;
  96. ram->mr[0] &= ~0xf74;
  97. ram->mr[0] |= (WR & 0x07) << 9;
  98. ram->mr[0] |= (CL & 0x0e) << 3;
  99. ram->mr[0] |= (CL & 0x01) << 2;
  100. ram->mr[1] &= ~0x245;
  101. ram->mr[1] |= (ODT & 0x1) << 2;
  102. ram->mr[1] |= (ODT & 0x2) << 5;
  103. ram->mr[1] |= (ODT & 0x4) << 7;
  104. ram->mr[1] |= !DLL;
  105. ram->mr[2] &= ~0x038;
  106. ram->mr[2] |= (CWL & 0x07) << 3;
  107. return 0;
  108. }