gk20a.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  18. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  19. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  20. * DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __NVKM_CLK_GK20A_H__
  24. #define __NVKM_CLK_GK20A_H__
  25. #define KHZ (1000)
  26. #define MHZ (KHZ * 1000)
  27. #define MASK(w) ((1 << (w)) - 1)
  28. #define GK20A_CLK_GPC_MDIV 1000
  29. #define SYS_GPCPLL_CFG_BASE 0x00137000
  30. #define GPCPLL_CFG (SYS_GPCPLL_CFG_BASE + 0)
  31. #define GPCPLL_CFG_ENABLE BIT(0)
  32. #define GPCPLL_CFG_IDDQ BIT(1)
  33. #define GPCPLL_CFG_LOCK_DET_OFF BIT(4)
  34. #define GPCPLL_CFG_LOCK BIT(17)
  35. #define GPCPLL_CFG2 (SYS_GPCPLL_CFG_BASE + 0xc)
  36. #define GPCPLL_CFG2_SETUP2_SHIFT 16
  37. #define GPCPLL_CFG2_PLL_STEPA_SHIFT 24
  38. #define GPCPLL_CFG3 (SYS_GPCPLL_CFG_BASE + 0x18)
  39. #define GPCPLL_CFG3_VCO_CTRL_SHIFT 0
  40. #define GPCPLL_CFG3_VCO_CTRL_WIDTH 9
  41. #define GPCPLL_CFG3_VCO_CTRL_MASK \
  42. (MASK(GPCPLL_CFG3_VCO_CTRL_WIDTH) << GPCPLL_CFG3_VCO_CTRL_SHIFT)
  43. #define GPCPLL_CFG3_PLL_STEPB_SHIFT 16
  44. #define GPCPLL_CFG3_PLL_STEPB_WIDTH 8
  45. #define GPCPLL_COEFF (SYS_GPCPLL_CFG_BASE + 4)
  46. #define GPCPLL_COEFF_M_SHIFT 0
  47. #define GPCPLL_COEFF_M_WIDTH 8
  48. #define GPCPLL_COEFF_N_SHIFT 8
  49. #define GPCPLL_COEFF_N_WIDTH 8
  50. #define GPCPLL_COEFF_N_MASK \
  51. (MASK(GPCPLL_COEFF_N_WIDTH) << GPCPLL_COEFF_N_SHIFT)
  52. #define GPCPLL_COEFF_P_SHIFT 16
  53. #define GPCPLL_COEFF_P_WIDTH 6
  54. #define GPCPLL_NDIV_SLOWDOWN (SYS_GPCPLL_CFG_BASE + 0x1c)
  55. #define GPCPLL_NDIV_SLOWDOWN_NDIV_LO_SHIFT 0
  56. #define GPCPLL_NDIV_SLOWDOWN_NDIV_MID_SHIFT 8
  57. #define GPCPLL_NDIV_SLOWDOWN_STEP_SIZE_LO2MID_SHIFT 16
  58. #define GPCPLL_NDIV_SLOWDOWN_SLOWDOWN_USING_PLL_SHIFT 22
  59. #define GPCPLL_NDIV_SLOWDOWN_EN_DYNRAMP_SHIFT 31
  60. #define GPC_BCAST_GPCPLL_CFG_BASE 0x00132800
  61. #define GPC_BCAST_NDIV_SLOWDOWN_DEBUG (GPC_BCAST_GPCPLL_CFG_BASE + 0xa0)
  62. #define GPC_BCAST_NDIV_SLOWDOWN_DEBUG_PLL_DYNRAMP_DONE_SYNCED_SHIFT 24
  63. #define GPC_BCAST_NDIV_SLOWDOWN_DEBUG_PLL_DYNRAMP_DONE_SYNCED_MASK \
  64. (0x1 << GPC_BCAST_NDIV_SLOWDOWN_DEBUG_PLL_DYNRAMP_DONE_SYNCED_SHIFT)
  65. #define SEL_VCO (SYS_GPCPLL_CFG_BASE + 0x100)
  66. #define SEL_VCO_GPC2CLK_OUT_SHIFT 0
  67. #define GPC2CLK_OUT (SYS_GPCPLL_CFG_BASE + 0x250)
  68. #define GPC2CLK_OUT_SDIV14_INDIV4_WIDTH 1
  69. #define GPC2CLK_OUT_SDIV14_INDIV4_SHIFT 31
  70. #define GPC2CLK_OUT_SDIV14_INDIV4_MODE 1
  71. #define GPC2CLK_OUT_VCODIV_WIDTH 6
  72. #define GPC2CLK_OUT_VCODIV_SHIFT 8
  73. #define GPC2CLK_OUT_VCODIV1 0
  74. #define GPC2CLK_OUT_VCODIV2 2
  75. #define GPC2CLK_OUT_VCODIV_MASK (MASK(GPC2CLK_OUT_VCODIV_WIDTH) << \
  76. GPC2CLK_OUT_VCODIV_SHIFT)
  77. #define GPC2CLK_OUT_BYPDIV_WIDTH 6
  78. #define GPC2CLK_OUT_BYPDIV_SHIFT 0
  79. #define GPC2CLK_OUT_BYPDIV31 0x3c
  80. #define GPC2CLK_OUT_INIT_MASK ((MASK(GPC2CLK_OUT_SDIV14_INDIV4_WIDTH) << \
  81. GPC2CLK_OUT_SDIV14_INDIV4_SHIFT)\
  82. | (MASK(GPC2CLK_OUT_VCODIV_WIDTH) << GPC2CLK_OUT_VCODIV_SHIFT)\
  83. | (MASK(GPC2CLK_OUT_BYPDIV_WIDTH) << GPC2CLK_OUT_BYPDIV_SHIFT))
  84. #define GPC2CLK_OUT_INIT_VAL ((GPC2CLK_OUT_SDIV14_INDIV4_MODE << \
  85. GPC2CLK_OUT_SDIV14_INDIV4_SHIFT) \
  86. | (GPC2CLK_OUT_VCODIV1 << GPC2CLK_OUT_VCODIV_SHIFT) \
  87. | (GPC2CLK_OUT_BYPDIV31 << GPC2CLK_OUT_BYPDIV_SHIFT))
  88. /* All frequencies in Khz */
  89. struct gk20a_clk_pllg_params {
  90. u32 min_vco, max_vco;
  91. u32 min_u, max_u;
  92. u32 min_m, max_m;
  93. u32 min_n, max_n;
  94. u32 min_pl, max_pl;
  95. };
  96. struct gk20a_pll {
  97. u32 m;
  98. u32 n;
  99. u32 pl;
  100. };
  101. struct gk20a_clk {
  102. struct nvkm_clk base;
  103. const struct gk20a_clk_pllg_params *params;
  104. struct gk20a_pll pll;
  105. u32 parent_rate;
  106. u32 (*div_to_pl)(u32);
  107. u32 (*pl_to_div)(u32);
  108. };
  109. #define gk20a_clk(p) container_of((p), struct gk20a_clk, base)
  110. u32 gk20a_pllg_calc_rate(struct gk20a_clk *, struct gk20a_pll *);
  111. int gk20a_pllg_calc_mnp(struct gk20a_clk *, unsigned long, struct gk20a_pll *);
  112. void gk20a_pllg_read_mnp(struct gk20a_clk *, struct gk20a_pll *);
  113. void gk20a_pllg_write_mnp(struct gk20a_clk *, const struct gk20a_pll *);
  114. static inline bool
  115. gk20a_pllg_is_enabled(struct gk20a_clk *clk)
  116. {
  117. struct nvkm_device *device = clk->base.subdev.device;
  118. u32 val;
  119. val = nvkm_rd32(device, GPCPLL_CFG);
  120. return val & GPCPLL_CFG_ENABLE;
  121. }
  122. static inline u32
  123. gk20a_pllg_n_lo(struct gk20a_clk *clk, struct gk20a_pll *pll)
  124. {
  125. return DIV_ROUND_UP(pll->m * clk->params->min_vco,
  126. clk->parent_rate / KHZ);
  127. }
  128. int gk20a_clk_ctor(struct nvkm_device *, int, const struct nvkm_clk_func *,
  129. const struct gk20a_clk_pllg_params *, struct gk20a_clk *);
  130. void gk20a_clk_fini(struct nvkm_clk *);
  131. int gk20a_clk_read(struct nvkm_clk *, enum nv_clk_src);
  132. int gk20a_clk_calc(struct nvkm_clk *, struct nvkm_cstate *);
  133. int gk20a_clk_prog(struct nvkm_clk *);
  134. void gk20a_clk_tidy(struct nvkm_clk *);
  135. int gk20a_clk_setup_slide(struct gk20a_clk *);
  136. #endif