timing.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Copyright 2013 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <subdev/bios.h>
  25. #include <subdev/bios/bit.h>
  26. #include <subdev/bios/timing.h>
  27. u32
  28. nvbios_timingTe(struct nvkm_bios *bios,
  29. u8 *ver, u8 *hdr, u8 *cnt, u8 *len, u8 *snr, u8 *ssz)
  30. {
  31. struct bit_entry bit_P;
  32. u32 timing = 0;
  33. if (!bit_entry(bios, 'P', &bit_P)) {
  34. if (bit_P.version == 1)
  35. timing = nvbios_rd32(bios, bit_P.offset + 4);
  36. else
  37. if (bit_P.version == 2)
  38. timing = nvbios_rd32(bios, bit_P.offset + 8);
  39. if (timing) {
  40. *ver = nvbios_rd08(bios, timing + 0);
  41. switch (*ver) {
  42. case 0x10:
  43. *hdr = nvbios_rd08(bios, timing + 1);
  44. *cnt = nvbios_rd08(bios, timing + 2);
  45. *len = nvbios_rd08(bios, timing + 3);
  46. *snr = 0;
  47. *ssz = 0;
  48. return timing;
  49. case 0x20:
  50. *hdr = nvbios_rd08(bios, timing + 1);
  51. *cnt = nvbios_rd08(bios, timing + 5);
  52. *len = nvbios_rd08(bios, timing + 2);
  53. *snr = nvbios_rd08(bios, timing + 4);
  54. *ssz = nvbios_rd08(bios, timing + 3);
  55. return timing;
  56. default:
  57. break;
  58. }
  59. }
  60. }
  61. return 0;
  62. }
  63. u32
  64. nvbios_timingEe(struct nvkm_bios *bios, int idx,
  65. u8 *ver, u8 *hdr, u8 *cnt, u8 *len)
  66. {
  67. u8 snr, ssz;
  68. u32 timing = nvbios_timingTe(bios, ver, hdr, cnt, len, &snr, &ssz);
  69. if (timing && idx < *cnt) {
  70. timing += *hdr + idx * (*len + (snr * ssz));
  71. *hdr = *len;
  72. *cnt = snr;
  73. *len = ssz;
  74. return timing;
  75. }
  76. return 0;
  77. }
  78. u32
  79. nvbios_timingEp(struct nvkm_bios *bios, int idx,
  80. u8 *ver, u8 *hdr, u8 *cnt, u8 *len, struct nvbios_ramcfg *p)
  81. {
  82. u32 data = nvbios_timingEe(bios, idx, ver, hdr, cnt, len), temp;
  83. p->timing_ver = *ver;
  84. p->timing_hdr = *hdr;
  85. switch (!!data * *ver) {
  86. case 0x10:
  87. p->timing_10_WR = nvbios_rd08(bios, data + 0x00);
  88. p->timing_10_WTR = nvbios_rd08(bios, data + 0x01);
  89. p->timing_10_CL = nvbios_rd08(bios, data + 0x02);
  90. p->timing_10_RC = nvbios_rd08(bios, data + 0x03);
  91. p->timing_10_RFC = nvbios_rd08(bios, data + 0x05);
  92. p->timing_10_RAS = nvbios_rd08(bios, data + 0x07);
  93. p->timing_10_RP = nvbios_rd08(bios, data + 0x09);
  94. p->timing_10_RCDRD = nvbios_rd08(bios, data + 0x0a);
  95. p->timing_10_RCDWR = nvbios_rd08(bios, data + 0x0b);
  96. p->timing_10_RRD = nvbios_rd08(bios, data + 0x0c);
  97. p->timing_10_13 = nvbios_rd08(bios, data + 0x0d);
  98. p->timing_10_ODT = nvbios_rd08(bios, data + 0x0e) & 0x07;
  99. if (p->ramcfg_ver >= 0x10)
  100. p->ramcfg_RON = nvbios_rd08(bios, data + 0x0e) & 0x07;
  101. p->timing_10_24 = 0xff;
  102. p->timing_10_21 = 0;
  103. p->timing_10_20 = 0;
  104. p->timing_10_CWL = 0;
  105. p->timing_10_18 = 0;
  106. p->timing_10_16 = 0;
  107. switch (min_t(u8, *hdr, 25)) {
  108. case 25:
  109. p->timing_10_24 = nvbios_rd08(bios, data + 0x18);
  110. case 24:
  111. case 23:
  112. case 22:
  113. p->timing_10_21 = nvbios_rd08(bios, data + 0x15);
  114. case 21:
  115. p->timing_10_20 = nvbios_rd08(bios, data + 0x14);
  116. case 20:
  117. p->timing_10_CWL = nvbios_rd08(bios, data + 0x13);
  118. case 19:
  119. p->timing_10_18 = nvbios_rd08(bios, data + 0x12);
  120. case 18:
  121. case 17:
  122. p->timing_10_16 = nvbios_rd08(bios, data + 0x10);
  123. }
  124. break;
  125. case 0x20:
  126. p->timing[0] = nvbios_rd32(bios, data + 0x00);
  127. p->timing[1] = nvbios_rd32(bios, data + 0x04);
  128. p->timing[2] = nvbios_rd32(bios, data + 0x08);
  129. p->timing[3] = nvbios_rd32(bios, data + 0x0c);
  130. p->timing[4] = nvbios_rd32(bios, data + 0x10);
  131. p->timing[5] = nvbios_rd32(bios, data + 0x14);
  132. p->timing[6] = nvbios_rd32(bios, data + 0x18);
  133. p->timing[7] = nvbios_rd32(bios, data + 0x1c);
  134. p->timing[8] = nvbios_rd32(bios, data + 0x20);
  135. p->timing[9] = nvbios_rd32(bios, data + 0x24);
  136. p->timing[10] = nvbios_rd32(bios, data + 0x28);
  137. p->timing_20_2e_03 = (nvbios_rd08(bios, data + 0x2e) & 0x03) >> 0;
  138. p->timing_20_2e_30 = (nvbios_rd08(bios, data + 0x2e) & 0x30) >> 4;
  139. p->timing_20_2e_c0 = (nvbios_rd08(bios, data + 0x2e) & 0xc0) >> 6;
  140. p->timing_20_2f_03 = (nvbios_rd08(bios, data + 0x2f) & 0x03) >> 0;
  141. temp = nvbios_rd16(bios, data + 0x2c);
  142. p->timing_20_2c_003f = (temp & 0x003f) >> 0;
  143. p->timing_20_2c_1fc0 = (temp & 0x1fc0) >> 6;
  144. p->timing_20_30_07 = (nvbios_rd08(bios, data + 0x30) & 0x07) >> 0;
  145. p->timing_20_30_f8 = (nvbios_rd08(bios, data + 0x30) & 0xf8) >> 3;
  146. temp = nvbios_rd16(bios, data + 0x31);
  147. p->timing_20_31_0007 = (temp & 0x0007) >> 0;
  148. p->timing_20_31_0078 = (temp & 0x0078) >> 3;
  149. p->timing_20_31_0780 = (temp & 0x0780) >> 7;
  150. p->timing_20_31_0800 = (temp & 0x0800) >> 11;
  151. p->timing_20_31_7000 = (temp & 0x7000) >> 12;
  152. p->timing_20_31_8000 = (temp & 0x8000) >> 15;
  153. break;
  154. default:
  155. data = 0;
  156. break;
  157. }
  158. return data;
  159. }