rammap.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * Copyright 2013 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <subdev/bios.h>
  25. #include <subdev/bios/bit.h>
  26. #include <subdev/bios/rammap.h>
  27. u32
  28. nvbios_rammapTe(struct nvkm_bios *bios, u8 *ver, u8 *hdr,
  29. u8 *cnt, u8 *len, u8 *snr, u8 *ssz)
  30. {
  31. struct bit_entry bit_P;
  32. u32 rammap = 0x0000;
  33. if (!bit_entry(bios, 'P', &bit_P)) {
  34. if (bit_P.version == 2)
  35. rammap = nvbios_rd32(bios, bit_P.offset + 4);
  36. if (rammap) {
  37. *ver = nvbios_rd08(bios, rammap + 0);
  38. switch (*ver) {
  39. case 0x10:
  40. case 0x11:
  41. *hdr = nvbios_rd08(bios, rammap + 1);
  42. *cnt = nvbios_rd08(bios, rammap + 5);
  43. *len = nvbios_rd08(bios, rammap + 2);
  44. *snr = nvbios_rd08(bios, rammap + 4);
  45. *ssz = nvbios_rd08(bios, rammap + 3);
  46. return rammap;
  47. default:
  48. break;
  49. }
  50. }
  51. }
  52. return 0x0000;
  53. }
  54. u32
  55. nvbios_rammapEe(struct nvkm_bios *bios, int idx,
  56. u8 *ver, u8 *hdr, u8 *cnt, u8 *len)
  57. {
  58. u8 snr, ssz;
  59. u32 rammap = nvbios_rammapTe(bios, ver, hdr, cnt, len, &snr, &ssz);
  60. if (rammap && idx < *cnt) {
  61. rammap = rammap + *hdr + (idx * (*len + (snr * ssz)));
  62. *hdr = *len;
  63. *cnt = snr;
  64. *len = ssz;
  65. return rammap;
  66. }
  67. return 0x0000;
  68. }
  69. /* Pretend a performance mode is also a rammap entry, helps coalesce entries
  70. * later on */
  71. u32
  72. nvbios_rammapEp_from_perf(struct nvkm_bios *bios, u32 data, u8 size,
  73. struct nvbios_ramcfg *p)
  74. {
  75. memset(p, 0x00, sizeof(*p));
  76. p->rammap_00_16_20 = (nvbios_rd08(bios, data + 0x16) & 0x20) >> 5;
  77. p->rammap_00_16_40 = (nvbios_rd08(bios, data + 0x16) & 0x40) >> 6;
  78. p->rammap_00_17_02 = (nvbios_rd08(bios, data + 0x17) & 0x02) >> 1;
  79. return data;
  80. }
  81. u32
  82. nvbios_rammapEp(struct nvkm_bios *bios, int idx,
  83. u8 *ver, u8 *hdr, u8 *cnt, u8 *len, struct nvbios_ramcfg *p)
  84. {
  85. u32 data = nvbios_rammapEe(bios, idx, ver, hdr, cnt, len), temp;
  86. memset(p, 0x00, sizeof(*p));
  87. p->rammap_ver = *ver;
  88. p->rammap_hdr = *hdr;
  89. switch (!!data * *ver) {
  90. case 0x10:
  91. p->rammap_min = nvbios_rd16(bios, data + 0x00);
  92. p->rammap_max = nvbios_rd16(bios, data + 0x02);
  93. p->rammap_10_04_02 = (nvbios_rd08(bios, data + 0x04) & 0x02) >> 1;
  94. p->rammap_10_04_08 = (nvbios_rd08(bios, data + 0x04) & 0x08) >> 3;
  95. break;
  96. case 0x11:
  97. p->rammap_min = nvbios_rd16(bios, data + 0x00);
  98. p->rammap_max = nvbios_rd16(bios, data + 0x02);
  99. p->rammap_11_08_01 = (nvbios_rd08(bios, data + 0x08) & 0x01) >> 0;
  100. p->rammap_11_08_0c = (nvbios_rd08(bios, data + 0x08) & 0x0c) >> 2;
  101. p->rammap_11_08_10 = (nvbios_rd08(bios, data + 0x08) & 0x10) >> 4;
  102. temp = nvbios_rd32(bios, data + 0x09);
  103. p->rammap_11_09_01ff = (temp & 0x000001ff) >> 0;
  104. p->rammap_11_0a_03fe = (temp & 0x0003fe00) >> 9;
  105. p->rammap_11_0a_0400 = (temp & 0x00040000) >> 18;
  106. p->rammap_11_0a_0800 = (temp & 0x00080000) >> 19;
  107. p->rammap_11_0b_01f0 = (temp & 0x01f00000) >> 20;
  108. p->rammap_11_0b_0200 = (temp & 0x02000000) >> 25;
  109. p->rammap_11_0b_0400 = (temp & 0x04000000) >> 26;
  110. p->rammap_11_0b_0800 = (temp & 0x08000000) >> 27;
  111. p->rammap_11_0d = nvbios_rd08(bios, data + 0x0d);
  112. p->rammap_11_0e = nvbios_rd08(bios, data + 0x0e);
  113. p->rammap_11_0f = nvbios_rd08(bios, data + 0x0f);
  114. p->rammap_11_11_0c = (nvbios_rd08(bios, data + 0x11) & 0x0c) >> 2;
  115. break;
  116. default:
  117. data = 0;
  118. break;
  119. }
  120. return data;
  121. }
  122. u32
  123. nvbios_rammapEm(struct nvkm_bios *bios, u16 mhz,
  124. u8 *ver, u8 *hdr, u8 *cnt, u8 *len, struct nvbios_ramcfg *info)
  125. {
  126. int idx = 0;
  127. u32 data;
  128. while ((data = nvbios_rammapEp(bios, idx++, ver, hdr, cnt, len, info))) {
  129. if (mhz >= info->rammap_min && mhz <= info->rammap_max)
  130. break;
  131. }
  132. return data;
  133. }
  134. u32
  135. nvbios_rammapSe(struct nvkm_bios *bios, u32 data,
  136. u8 ever, u8 ehdr, u8 ecnt, u8 elen, int idx, u8 *ver, u8 *hdr)
  137. {
  138. if (idx < ecnt) {
  139. data = data + ehdr + (idx * elen);
  140. *ver = ever;
  141. *hdr = elen;
  142. return data;
  143. }
  144. return 0;
  145. }
  146. u32
  147. nvbios_rammapSp_from_perf(struct nvkm_bios *bios, u32 data, u8 size, int idx,
  148. struct nvbios_ramcfg *p)
  149. {
  150. data += (idx * size);
  151. if (size < 11)
  152. return 0x00000000;
  153. p->ramcfg_ver = 0;
  154. p->ramcfg_timing = nvbios_rd08(bios, data + 0x01);
  155. p->ramcfg_00_03_01 = (nvbios_rd08(bios, data + 0x03) & 0x01) >> 0;
  156. p->ramcfg_00_03_02 = (nvbios_rd08(bios, data + 0x03) & 0x02) >> 1;
  157. p->ramcfg_DLLoff = (nvbios_rd08(bios, data + 0x03) & 0x04) >> 2;
  158. p->ramcfg_00_03_08 = (nvbios_rd08(bios, data + 0x03) & 0x08) >> 3;
  159. p->ramcfg_RON = (nvbios_rd08(bios, data + 0x03) & 0x10) >> 3;
  160. p->ramcfg_FBVDDQ = (nvbios_rd08(bios, data + 0x03) & 0x80) >> 7;
  161. p->ramcfg_00_04_02 = (nvbios_rd08(bios, data + 0x04) & 0x02) >> 1;
  162. p->ramcfg_00_04_04 = (nvbios_rd08(bios, data + 0x04) & 0x04) >> 2;
  163. p->ramcfg_00_04_20 = (nvbios_rd08(bios, data + 0x04) & 0x20) >> 5;
  164. p->ramcfg_00_05 = (nvbios_rd08(bios, data + 0x05) & 0xff) >> 0;
  165. p->ramcfg_00_06 = (nvbios_rd08(bios, data + 0x06) & 0xff) >> 0;
  166. p->ramcfg_00_07 = (nvbios_rd08(bios, data + 0x07) & 0xff) >> 0;
  167. p->ramcfg_00_08 = (nvbios_rd08(bios, data + 0x08) & 0xff) >> 0;
  168. p->ramcfg_00_09 = (nvbios_rd08(bios, data + 0x09) & 0xff) >> 0;
  169. p->ramcfg_00_0a_0f = (nvbios_rd08(bios, data + 0x0a) & 0x0f) >> 0;
  170. p->ramcfg_00_0a_f0 = (nvbios_rd08(bios, data + 0x0a) & 0xf0) >> 4;
  171. return data;
  172. }
  173. u32
  174. nvbios_rammapSp(struct nvkm_bios *bios, u32 data,
  175. u8 ever, u8 ehdr, u8 ecnt, u8 elen, int idx,
  176. u8 *ver, u8 *hdr, struct nvbios_ramcfg *p)
  177. {
  178. data = nvbios_rammapSe(bios, data, ever, ehdr, ecnt, elen, idx, ver, hdr);
  179. p->ramcfg_ver = *ver;
  180. p->ramcfg_hdr = *hdr;
  181. switch (!!data * *ver) {
  182. case 0x10:
  183. p->ramcfg_timing = nvbios_rd08(bios, data + 0x01);
  184. p->ramcfg_10_02_01 = (nvbios_rd08(bios, data + 0x02) & 0x01) >> 0;
  185. p->ramcfg_10_02_02 = (nvbios_rd08(bios, data + 0x02) & 0x02) >> 1;
  186. p->ramcfg_10_02_04 = (nvbios_rd08(bios, data + 0x02) & 0x04) >> 2;
  187. p->ramcfg_10_02_08 = (nvbios_rd08(bios, data + 0x02) & 0x08) >> 3;
  188. p->ramcfg_10_02_10 = (nvbios_rd08(bios, data + 0x02) & 0x10) >> 4;
  189. p->ramcfg_10_02_20 = (nvbios_rd08(bios, data + 0x02) & 0x20) >> 5;
  190. p->ramcfg_DLLoff = (nvbios_rd08(bios, data + 0x02) & 0x40) >> 6;
  191. p->ramcfg_10_03_0f = (nvbios_rd08(bios, data + 0x03) & 0x0f) >> 0;
  192. p->ramcfg_10_04_01 = (nvbios_rd08(bios, data + 0x04) & 0x01) >> 0;
  193. p->ramcfg_FBVDDQ = (nvbios_rd08(bios, data + 0x04) & 0x08) >> 3;
  194. p->ramcfg_10_05 = (nvbios_rd08(bios, data + 0x05) & 0xff) >> 0;
  195. p->ramcfg_10_06 = (nvbios_rd08(bios, data + 0x06) & 0xff) >> 0;
  196. p->ramcfg_10_07 = (nvbios_rd08(bios, data + 0x07) & 0xff) >> 0;
  197. p->ramcfg_10_08 = (nvbios_rd08(bios, data + 0x08) & 0xff) >> 0;
  198. p->ramcfg_10_09_0f = (nvbios_rd08(bios, data + 0x09) & 0x0f) >> 0;
  199. p->ramcfg_10_09_f0 = (nvbios_rd08(bios, data + 0x09) & 0xf0) >> 4;
  200. break;
  201. case 0x11:
  202. p->ramcfg_timing = nvbios_rd08(bios, data + 0x00);
  203. p->ramcfg_11_01_01 = (nvbios_rd08(bios, data + 0x01) & 0x01) >> 0;
  204. p->ramcfg_11_01_02 = (nvbios_rd08(bios, data + 0x01) & 0x02) >> 1;
  205. p->ramcfg_11_01_04 = (nvbios_rd08(bios, data + 0x01) & 0x04) >> 2;
  206. p->ramcfg_11_01_08 = (nvbios_rd08(bios, data + 0x01) & 0x08) >> 3;
  207. p->ramcfg_11_01_10 = (nvbios_rd08(bios, data + 0x01) & 0x10) >> 4;
  208. p->ramcfg_DLLoff = (nvbios_rd08(bios, data + 0x01) & 0x20) >> 5;
  209. p->ramcfg_11_01_40 = (nvbios_rd08(bios, data + 0x01) & 0x40) >> 6;
  210. p->ramcfg_11_01_80 = (nvbios_rd08(bios, data + 0x01) & 0x80) >> 7;
  211. p->ramcfg_11_02_03 = (nvbios_rd08(bios, data + 0x02) & 0x03) >> 0;
  212. p->ramcfg_11_02_04 = (nvbios_rd08(bios, data + 0x02) & 0x04) >> 2;
  213. p->ramcfg_11_02_08 = (nvbios_rd08(bios, data + 0x02) & 0x08) >> 3;
  214. p->ramcfg_11_02_10 = (nvbios_rd08(bios, data + 0x02) & 0x10) >> 4;
  215. p->ramcfg_11_02_40 = (nvbios_rd08(bios, data + 0x02) & 0x40) >> 6;
  216. p->ramcfg_11_02_80 = (nvbios_rd08(bios, data + 0x02) & 0x80) >> 7;
  217. p->ramcfg_11_03_0f = (nvbios_rd08(bios, data + 0x03) & 0x0f) >> 0;
  218. p->ramcfg_11_03_30 = (nvbios_rd08(bios, data + 0x03) & 0x30) >> 4;
  219. p->ramcfg_11_03_c0 = (nvbios_rd08(bios, data + 0x03) & 0xc0) >> 6;
  220. p->ramcfg_11_03_f0 = (nvbios_rd08(bios, data + 0x03) & 0xf0) >> 4;
  221. p->ramcfg_11_04 = (nvbios_rd08(bios, data + 0x04) & 0xff) >> 0;
  222. p->ramcfg_11_06 = (nvbios_rd08(bios, data + 0x06) & 0xff) >> 0;
  223. p->ramcfg_11_07_02 = (nvbios_rd08(bios, data + 0x07) & 0x02) >> 1;
  224. p->ramcfg_11_07_04 = (nvbios_rd08(bios, data + 0x07) & 0x04) >> 2;
  225. p->ramcfg_11_07_08 = (nvbios_rd08(bios, data + 0x07) & 0x08) >> 3;
  226. p->ramcfg_11_07_10 = (nvbios_rd08(bios, data + 0x07) & 0x10) >> 4;
  227. p->ramcfg_11_07_40 = (nvbios_rd08(bios, data + 0x07) & 0x40) >> 6;
  228. p->ramcfg_11_07_80 = (nvbios_rd08(bios, data + 0x07) & 0x80) >> 7;
  229. p->ramcfg_11_08_01 = (nvbios_rd08(bios, data + 0x08) & 0x01) >> 0;
  230. p->ramcfg_11_08_02 = (nvbios_rd08(bios, data + 0x08) & 0x02) >> 1;
  231. p->ramcfg_11_08_04 = (nvbios_rd08(bios, data + 0x08) & 0x04) >> 2;
  232. p->ramcfg_11_08_08 = (nvbios_rd08(bios, data + 0x08) & 0x08) >> 3;
  233. p->ramcfg_11_08_10 = (nvbios_rd08(bios, data + 0x08) & 0x10) >> 4;
  234. p->ramcfg_11_08_20 = (nvbios_rd08(bios, data + 0x08) & 0x20) >> 5;
  235. p->ramcfg_11_09 = (nvbios_rd08(bios, data + 0x09) & 0xff) >> 0;
  236. break;
  237. default:
  238. data = 0;
  239. break;
  240. }
  241. return data;
  242. }