gf100.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "gf100.h"
  25. #include <core/gpuobj.h>
  26. #include <subdev/fb.h>
  27. #include <subdev/mmu.h>
  28. static struct nvkm_vm *
  29. gf100_bar_kmap(struct nvkm_bar *base)
  30. {
  31. return gf100_bar(base)->bar[0].vm;
  32. }
  33. int
  34. gf100_bar_umap(struct nvkm_bar *base, u64 size, int type, struct nvkm_vma *vma)
  35. {
  36. struct gf100_bar *bar = gf100_bar(base);
  37. return nvkm_vm_get(bar->bar[1].vm, size, type, NV_MEM_ACCESS_RW, vma);
  38. }
  39. static int
  40. gf100_bar_ctor_vm(struct gf100_bar *bar, struct gf100_bar_vm *bar_vm,
  41. struct lock_class_key *key, int bar_nr)
  42. {
  43. struct nvkm_device *device = bar->base.subdev.device;
  44. struct nvkm_vm *vm;
  45. resource_size_t bar_len;
  46. int ret;
  47. ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 0, false,
  48. &bar_vm->mem);
  49. if (ret)
  50. return ret;
  51. ret = nvkm_gpuobj_new(device, 0x8000, 0, false, NULL, &bar_vm->pgd);
  52. if (ret)
  53. return ret;
  54. bar_len = device->func->resource_size(device, bar_nr);
  55. ret = nvkm_vm_new(device, 0, bar_len, 0, key, &vm);
  56. if (ret)
  57. return ret;
  58. atomic_inc(&vm->engref[NVKM_SUBDEV_BAR]);
  59. /*
  60. * Bootstrap page table lookup.
  61. */
  62. if (bar_nr == 3) {
  63. ret = nvkm_vm_boot(vm, bar_len);
  64. if (ret) {
  65. nvkm_vm_ref(NULL, &vm, NULL);
  66. return ret;
  67. }
  68. }
  69. ret = nvkm_vm_ref(vm, &bar_vm->vm, bar_vm->pgd);
  70. nvkm_vm_ref(NULL, &vm, NULL);
  71. if (ret)
  72. return ret;
  73. nvkm_kmap(bar_vm->mem);
  74. nvkm_wo32(bar_vm->mem, 0x0200, lower_32_bits(bar_vm->pgd->addr));
  75. nvkm_wo32(bar_vm->mem, 0x0204, upper_32_bits(bar_vm->pgd->addr));
  76. nvkm_wo32(bar_vm->mem, 0x0208, lower_32_bits(bar_len - 1));
  77. nvkm_wo32(bar_vm->mem, 0x020c, upper_32_bits(bar_len - 1));
  78. nvkm_done(bar_vm->mem);
  79. return 0;
  80. }
  81. int
  82. gf100_bar_oneinit(struct nvkm_bar *base)
  83. {
  84. static struct lock_class_key bar1_lock;
  85. static struct lock_class_key bar3_lock;
  86. struct gf100_bar *bar = gf100_bar(base);
  87. int ret;
  88. /* BAR3 */
  89. if (bar->base.func->kmap) {
  90. ret = gf100_bar_ctor_vm(bar, &bar->bar[0], &bar3_lock, 3);
  91. if (ret)
  92. return ret;
  93. }
  94. /* BAR1 */
  95. ret = gf100_bar_ctor_vm(bar, &bar->bar[1], &bar1_lock, 1);
  96. if (ret)
  97. return ret;
  98. return 0;
  99. }
  100. int
  101. gf100_bar_init(struct nvkm_bar *base)
  102. {
  103. struct gf100_bar *bar = gf100_bar(base);
  104. struct nvkm_device *device = bar->base.subdev.device;
  105. u32 addr;
  106. nvkm_mask(device, 0x000200, 0x00000100, 0x00000000);
  107. nvkm_mask(device, 0x000200, 0x00000100, 0x00000100);
  108. addr = nvkm_memory_addr(bar->bar[1].mem) >> 12;
  109. nvkm_wr32(device, 0x001704, 0x80000000 | addr);
  110. if (bar->bar[0].mem) {
  111. addr = nvkm_memory_addr(bar->bar[0].mem) >> 12;
  112. nvkm_wr32(device, 0x001714, 0xc0000000 | addr);
  113. }
  114. return 0;
  115. }
  116. void *
  117. gf100_bar_dtor(struct nvkm_bar *base)
  118. {
  119. struct gf100_bar *bar = gf100_bar(base);
  120. nvkm_vm_ref(NULL, &bar->bar[1].vm, bar->bar[1].pgd);
  121. nvkm_gpuobj_del(&bar->bar[1].pgd);
  122. nvkm_memory_del(&bar->bar[1].mem);
  123. if (bar->bar[0].vm) {
  124. nvkm_memory_del(&bar->bar[0].vm->pgt[0].mem[0]);
  125. nvkm_vm_ref(NULL, &bar->bar[0].vm, bar->bar[0].pgd);
  126. }
  127. nvkm_gpuobj_del(&bar->bar[0].pgd);
  128. nvkm_memory_del(&bar->bar[0].mem);
  129. return bar;
  130. }
  131. int
  132. gf100_bar_new_(const struct nvkm_bar_func *func, struct nvkm_device *device,
  133. int index, struct nvkm_bar **pbar)
  134. {
  135. struct gf100_bar *bar;
  136. if (!(bar = kzalloc(sizeof(*bar), GFP_KERNEL)))
  137. return -ENOMEM;
  138. nvkm_bar_ctor(func, device, index, &bar->base);
  139. *pbar = &bar->base;
  140. return 0;
  141. }
  142. static const struct nvkm_bar_func
  143. gf100_bar_func = {
  144. .dtor = gf100_bar_dtor,
  145. .oneinit = gf100_bar_oneinit,
  146. .init = gf100_bar_init,
  147. .kmap = gf100_bar_kmap,
  148. .umap = gf100_bar_umap,
  149. .flush = g84_bar_flush,
  150. };
  151. int
  152. gf100_bar_new(struct nvkm_device *device, int index, struct nvkm_bar **pbar)
  153. {
  154. return gf100_bar_new_(&gf100_bar_func, device, index, pbar);
  155. }