nv44.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "nv40.h"
  25. #include "regs.h"
  26. #include <subdev/fb.h>
  27. #include <engine/fifo.h>
  28. static void
  29. nv44_gr_tile(struct nvkm_gr *base, int i, struct nvkm_fb_tile *tile)
  30. {
  31. struct nv40_gr *gr = nv40_gr(base);
  32. struct nvkm_device *device = gr->base.engine.subdev.device;
  33. struct nvkm_fifo *fifo = device->fifo;
  34. unsigned long flags;
  35. nvkm_fifo_pause(fifo, &flags);
  36. nv04_gr_idle(&gr->base);
  37. switch (device->chipset) {
  38. case 0x44:
  39. case 0x4a:
  40. nvkm_wr32(device, NV20_PGRAPH_TSIZE(i), tile->pitch);
  41. nvkm_wr32(device, NV20_PGRAPH_TLIMIT(i), tile->limit);
  42. nvkm_wr32(device, NV20_PGRAPH_TILE(i), tile->addr);
  43. break;
  44. case 0x46:
  45. case 0x4c:
  46. case 0x63:
  47. case 0x67:
  48. case 0x68:
  49. nvkm_wr32(device, NV47_PGRAPH_TSIZE(i), tile->pitch);
  50. nvkm_wr32(device, NV47_PGRAPH_TLIMIT(i), tile->limit);
  51. nvkm_wr32(device, NV47_PGRAPH_TILE(i), tile->addr);
  52. nvkm_wr32(device, NV40_PGRAPH_TSIZE1(i), tile->pitch);
  53. nvkm_wr32(device, NV40_PGRAPH_TLIMIT1(i), tile->limit);
  54. nvkm_wr32(device, NV40_PGRAPH_TILE1(i), tile->addr);
  55. break;
  56. case 0x4e:
  57. nvkm_wr32(device, NV20_PGRAPH_TSIZE(i), tile->pitch);
  58. nvkm_wr32(device, NV20_PGRAPH_TLIMIT(i), tile->limit);
  59. nvkm_wr32(device, NV20_PGRAPH_TILE(i), tile->addr);
  60. nvkm_wr32(device, NV40_PGRAPH_TSIZE1(i), tile->pitch);
  61. nvkm_wr32(device, NV40_PGRAPH_TLIMIT1(i), tile->limit);
  62. nvkm_wr32(device, NV40_PGRAPH_TILE1(i), tile->addr);
  63. break;
  64. default:
  65. WARN_ON(1);
  66. break;
  67. }
  68. nvkm_fifo_start(fifo, &flags);
  69. }
  70. static const struct nvkm_gr_func
  71. nv44_gr = {
  72. .init = nv40_gr_init,
  73. .intr = nv40_gr_intr,
  74. .tile = nv44_gr_tile,
  75. .units = nv40_gr_units,
  76. .chan_new = nv40_gr_chan_new,
  77. .sclass = {
  78. { -1, -1, 0x0012, &nv40_gr_object }, /* beta1 */
  79. { -1, -1, 0x0019, &nv40_gr_object }, /* clip */
  80. { -1, -1, 0x0030, &nv40_gr_object }, /* null */
  81. { -1, -1, 0x0039, &nv40_gr_object }, /* m2mf */
  82. { -1, -1, 0x0043, &nv40_gr_object }, /* rop */
  83. { -1, -1, 0x0044, &nv40_gr_object }, /* patt */
  84. { -1, -1, 0x004a, &nv40_gr_object }, /* gdi */
  85. { -1, -1, 0x0062, &nv40_gr_object }, /* surf2d */
  86. { -1, -1, 0x0072, &nv40_gr_object }, /* beta4 */
  87. { -1, -1, 0x0089, &nv40_gr_object }, /* sifm */
  88. { -1, -1, 0x008a, &nv40_gr_object }, /* ifc */
  89. { -1, -1, 0x009f, &nv40_gr_object }, /* imageblit */
  90. { -1, -1, 0x3062, &nv40_gr_object }, /* surf2d (nv40) */
  91. { -1, -1, 0x3089, &nv40_gr_object }, /* sifm (nv40) */
  92. { -1, -1, 0x309e, &nv40_gr_object }, /* swzsurf (nv40) */
  93. { -1, -1, 0x4497, &nv40_gr_object }, /* curie */
  94. {}
  95. }
  96. };
  97. int
  98. nv44_gr_new(struct nvkm_device *device, int index, struct nvkm_gr **pgr)
  99. {
  100. return nv40_gr_new_(&nv44_gr, device, index, pgr);
  101. }