gm200.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * Copyright 2015 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs <bskeggs@redhat.com>
  23. */
  24. #include "gf100.h"
  25. #include "ctxgf100.h"
  26. #include <subdev/secboot.h>
  27. #include <nvif/class.h>
  28. /*******************************************************************************
  29. * PGRAPH engine/subdev functions
  30. ******************************************************************************/
  31. int
  32. gm200_gr_rops(struct gf100_gr *gr)
  33. {
  34. return nvkm_rd32(gr->base.engine.subdev.device, 0x12006c);
  35. }
  36. void
  37. gm200_gr_init_gpc_mmu(struct gf100_gr *gr)
  38. {
  39. struct nvkm_device *device = gr->base.engine.subdev.device;
  40. nvkm_wr32(device, 0x418880, nvkm_rd32(device, 0x100c80) & 0xf0001fff);
  41. nvkm_wr32(device, 0x418890, 0x00000000);
  42. nvkm_wr32(device, 0x418894, 0x00000000);
  43. nvkm_wr32(device, 0x4188b4, nvkm_rd32(device, 0x100cc8));
  44. nvkm_wr32(device, 0x4188b8, nvkm_rd32(device, 0x100ccc));
  45. nvkm_wr32(device, 0x4188b0, nvkm_rd32(device, 0x100cc4));
  46. }
  47. static void
  48. gm200_gr_init_rop_active_fbps(struct gf100_gr *gr)
  49. {
  50. struct nvkm_device *device = gr->base.engine.subdev.device;
  51. const u32 fbp_count = nvkm_rd32(device, 0x12006c);
  52. nvkm_mask(device, 0x408850, 0x0000000f, fbp_count); /* zrop */
  53. nvkm_mask(device, 0x408958, 0x0000000f, fbp_count); /* crop */
  54. }
  55. int
  56. gm200_gr_init(struct gf100_gr *gr)
  57. {
  58. struct nvkm_device *device = gr->base.engine.subdev.device;
  59. const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
  60. u32 data[TPC_MAX / 8] = {};
  61. u8 tpcnr[GPC_MAX];
  62. int gpc, tpc, rop;
  63. int i;
  64. gr->func->init_gpc_mmu(gr);
  65. gf100_gr_mmio(gr, gr->fuc_sw_nonctx);
  66. gm107_gr_init_bios(gr);
  67. nvkm_wr32(device, GPC_UNIT(0, 0x3018), 0x00000001);
  68. memset(data, 0x00, sizeof(data));
  69. memcpy(tpcnr, gr->tpc_nr, sizeof(gr->tpc_nr));
  70. for (i = 0, gpc = -1; i < gr->tpc_total; i++) {
  71. do {
  72. gpc = (gpc + 1) % gr->gpc_nr;
  73. } while (!tpcnr[gpc]);
  74. tpc = gr->tpc_nr[gpc] - tpcnr[gpc]--;
  75. data[i / 8] |= tpc << ((i % 8) * 4);
  76. }
  77. nvkm_wr32(device, GPC_BCAST(0x0980), data[0]);
  78. nvkm_wr32(device, GPC_BCAST(0x0984), data[1]);
  79. nvkm_wr32(device, GPC_BCAST(0x0988), data[2]);
  80. nvkm_wr32(device, GPC_BCAST(0x098c), data[3]);
  81. for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
  82. nvkm_wr32(device, GPC_UNIT(gpc, 0x0914),
  83. gr->screen_tile_row_offset << 8 | gr->tpc_nr[gpc]);
  84. nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 |
  85. gr->tpc_total);
  86. nvkm_wr32(device, GPC_UNIT(gpc, 0x0918), magicgpc918);
  87. }
  88. nvkm_wr32(device, GPC_BCAST(0x3fd4), magicgpc918);
  89. nvkm_wr32(device, GPC_BCAST(0x08ac), nvkm_rd32(device, 0x100800));
  90. nvkm_wr32(device, GPC_BCAST(0x033c), nvkm_rd32(device, 0x100804));
  91. gr->func->init_rop_active_fbps(gr);
  92. nvkm_wr32(device, 0x400500, 0x00010001);
  93. nvkm_wr32(device, 0x400100, 0xffffffff);
  94. nvkm_wr32(device, 0x40013c, 0xffffffff);
  95. nvkm_wr32(device, 0x400124, 0x00000002);
  96. nvkm_wr32(device, 0x409c24, 0x000e0000);
  97. nvkm_wr32(device, 0x405848, 0xc0000000);
  98. nvkm_wr32(device, 0x40584c, 0x00000001);
  99. nvkm_wr32(device, 0x404000, 0xc0000000);
  100. nvkm_wr32(device, 0x404600, 0xc0000000);
  101. nvkm_wr32(device, 0x408030, 0xc0000000);
  102. nvkm_wr32(device, 0x404490, 0xc0000000);
  103. nvkm_wr32(device, 0x406018, 0xc0000000);
  104. nvkm_wr32(device, 0x407020, 0x40000000);
  105. nvkm_wr32(device, 0x405840, 0xc0000000);
  106. nvkm_wr32(device, 0x405844, 0x00ffffff);
  107. nvkm_mask(device, 0x419cc0, 0x00000008, 0x00000008);
  108. gr->func->init_ppc_exceptions(gr);
  109. for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
  110. nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
  111. nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
  112. nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
  113. nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
  114. for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
  115. nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff);
  116. nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff);
  117. nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000);
  118. nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000);
  119. nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000);
  120. nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x430), 0xc0000000);
  121. nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x644), 0x00dffffe);
  122. nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x64c), 0x00000005);
  123. }
  124. nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
  125. nvkm_wr32(device, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
  126. }
  127. for (rop = 0; rop < gr->rop_nr; rop++) {
  128. nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0x40000000);
  129. nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0x40000000);
  130. nvkm_wr32(device, ROP_UNIT(rop, 0x204), 0xffffffff);
  131. nvkm_wr32(device, ROP_UNIT(rop, 0x208), 0xffffffff);
  132. }
  133. nvkm_wr32(device, 0x400108, 0xffffffff);
  134. nvkm_wr32(device, 0x400138, 0xffffffff);
  135. nvkm_wr32(device, 0x400118, 0xffffffff);
  136. nvkm_wr32(device, 0x400130, 0xffffffff);
  137. nvkm_wr32(device, 0x40011c, 0xffffffff);
  138. nvkm_wr32(device, 0x400134, 0xffffffff);
  139. nvkm_wr32(device, 0x400054, 0x2c350f63);
  140. gf100_gr_zbc_init(gr);
  141. return gf100_gr_init_ctxctl(gr);
  142. }
  143. int
  144. gm200_gr_new_(const struct gf100_gr_func *func, struct nvkm_device *device,
  145. int index, struct nvkm_gr **pgr)
  146. {
  147. struct gf100_gr *gr;
  148. int ret;
  149. if (!(gr = kzalloc(sizeof(*gr), GFP_KERNEL)))
  150. return -ENOMEM;
  151. *pgr = &gr->base;
  152. ret = gf100_gr_ctor(func, device, index, gr);
  153. if (ret)
  154. return ret;
  155. /* Load firmwares for non-secure falcons */
  156. if (!nvkm_secboot_is_managed(device->secboot,
  157. NVKM_SECBOOT_FALCON_FECS)) {
  158. if ((ret = gf100_gr_ctor_fw(gr, "gr/fecs_inst", &gr->fuc409c)) ||
  159. (ret = gf100_gr_ctor_fw(gr, "gr/fecs_data", &gr->fuc409d)))
  160. return ret;
  161. }
  162. if (!nvkm_secboot_is_managed(device->secboot,
  163. NVKM_SECBOOT_FALCON_GPCCS)) {
  164. if ((ret = gf100_gr_ctor_fw(gr, "gr/gpccs_inst", &gr->fuc41ac)) ||
  165. (ret = gf100_gr_ctor_fw(gr, "gr/gpccs_data", &gr->fuc41ad)))
  166. return ret;
  167. }
  168. if ((ret = gk20a_gr_av_to_init(gr, "gr/sw_nonctx", &gr->fuc_sw_nonctx)) ||
  169. (ret = gk20a_gr_aiv_to_init(gr, "gr/sw_ctx", &gr->fuc_sw_ctx)) ||
  170. (ret = gk20a_gr_av_to_init(gr, "gr/sw_bundle_init", &gr->fuc_bundle)) ||
  171. (ret = gk20a_gr_av_to_method(gr, "gr/sw_method_init", &gr->fuc_method)))
  172. return ret;
  173. return 0;
  174. }
  175. static const struct gf100_gr_func
  176. gm200_gr = {
  177. .init = gm200_gr_init,
  178. .init_gpc_mmu = gm200_gr_init_gpc_mmu,
  179. .init_rop_active_fbps = gm200_gr_init_rop_active_fbps,
  180. .init_ppc_exceptions = gk104_gr_init_ppc_exceptions,
  181. .rops = gm200_gr_rops,
  182. .ppc_nr = 2,
  183. .grctx = &gm200_grctx,
  184. .sclass = {
  185. { -1, -1, FERMI_TWOD_A },
  186. { -1, -1, KEPLER_INLINE_TO_MEMORY_B },
  187. { -1, -1, MAXWELL_B, &gf100_fermi },
  188. { -1, -1, MAXWELL_COMPUTE_B },
  189. {}
  190. }
  191. };
  192. int
  193. gm200_gr_new(struct nvkm_device *device, int index, struct nvkm_gr **pgr)
  194. {
  195. return gm200_gr_new_(&gm200_gr, device, index, pgr);
  196. }