ctxgk20a.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Copyright (c) 2014-2015, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  18. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  19. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  20. * DEALINGS IN THE SOFTWARE.
  21. */
  22. #include "ctxgf100.h"
  23. #include "gf100.h"
  24. #include <subdev/mc.h>
  25. static void
  26. gk20a_grctx_generate_main(struct gf100_gr *gr, struct gf100_grctx *info)
  27. {
  28. struct nvkm_device *device = gr->base.engine.subdev.device;
  29. const struct gf100_grctx_func *grctx = gr->func->grctx;
  30. u32 idle_timeout;
  31. int i;
  32. gf100_gr_mmio(gr, gr->fuc_sw_ctx);
  33. gf100_gr_wait_idle(gr);
  34. idle_timeout = nvkm_mask(device, 0x404154, 0xffffffff, 0x00000000);
  35. grctx->attrib(info);
  36. grctx->unkn(gr);
  37. gf100_grctx_generate_tpcid(gr);
  38. gf100_grctx_generate_r406028(gr);
  39. gk104_grctx_generate_r418bb8(gr);
  40. gf100_grctx_generate_r406800(gr);
  41. for (i = 0; i < 8; i++)
  42. nvkm_wr32(device, 0x4064d0 + (i * 0x04), 0x00000000);
  43. nvkm_wr32(device, 0x405b00, (gr->tpc_total << 8) | gr->gpc_nr);
  44. nvkm_mask(device, 0x5044b0, 0x08000000, 0x08000000);
  45. gf100_gr_wait_idle(gr);
  46. nvkm_wr32(device, 0x404154, idle_timeout);
  47. gf100_gr_wait_idle(gr);
  48. gf100_gr_mthd(gr, gr->fuc_method);
  49. gf100_gr_wait_idle(gr);
  50. gf100_gr_icmd(gr, gr->fuc_bundle);
  51. grctx->pagepool(info);
  52. grctx->bundle(info);
  53. }
  54. const struct gf100_grctx_func
  55. gk20a_grctx = {
  56. .main = gk20a_grctx_generate_main,
  57. .unkn = gk104_grctx_generate_unkn,
  58. .bundle = gk104_grctx_generate_bundle,
  59. .bundle_size = 0x1800,
  60. .bundle_min_gpm_fifo_depth = 0x62,
  61. .bundle_token_limit = 0x100,
  62. .pagepool = gk104_grctx_generate_pagepool,
  63. .pagepool_size = 0x8000,
  64. .attrib = gf117_grctx_generate_attrib,
  65. .attrib_nr_max = 0x240,
  66. .attrib_nr = 0x240,
  67. .alpha_nr_max = 0x648 + (0x648 / 2),
  68. .alpha_nr = 0x648,
  69. };