piocnv50.c 2.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "channv50.h"
  25. #include "rootnv50.h"
  26. #include <subdev/timer.h>
  27. static void
  28. nv50_disp_pioc_fini(struct nv50_disp_chan *chan)
  29. {
  30. struct nv50_disp *disp = chan->root->disp;
  31. struct nvkm_subdev *subdev = &disp->base.engine.subdev;
  32. struct nvkm_device *device = subdev->device;
  33. int ctrl = chan->chid.ctrl;
  34. int user = chan->chid.user;
  35. nvkm_mask(device, 0x610200 + (ctrl * 0x10), 0x00000001, 0x00000000);
  36. if (nvkm_msec(device, 2000,
  37. if (!(nvkm_rd32(device, 0x610200 + (ctrl * 0x10)) & 0x00030000))
  38. break;
  39. ) < 0) {
  40. nvkm_error(subdev, "ch %d timeout: %08x\n", user,
  41. nvkm_rd32(device, 0x610200 + (ctrl * 0x10)));
  42. }
  43. }
  44. static int
  45. nv50_disp_pioc_init(struct nv50_disp_chan *chan)
  46. {
  47. struct nv50_disp *disp = chan->root->disp;
  48. struct nvkm_subdev *subdev = &disp->base.engine.subdev;
  49. struct nvkm_device *device = subdev->device;
  50. int ctrl = chan->chid.ctrl;
  51. int user = chan->chid.user;
  52. nvkm_wr32(device, 0x610200 + (ctrl * 0x10), 0x00002000);
  53. if (nvkm_msec(device, 2000,
  54. if (!(nvkm_rd32(device, 0x610200 + (ctrl * 0x10)) & 0x00030000))
  55. break;
  56. ) < 0) {
  57. nvkm_error(subdev, "ch %d timeout0: %08x\n", user,
  58. nvkm_rd32(device, 0x610200 + (ctrl * 0x10)));
  59. return -EBUSY;
  60. }
  61. nvkm_wr32(device, 0x610200 + (ctrl * 0x10), 0x00000001);
  62. if (nvkm_msec(device, 2000,
  63. u32 tmp = nvkm_rd32(device, 0x610200 + (ctrl * 0x10));
  64. if ((tmp & 0x00030000) == 0x00010000)
  65. break;
  66. ) < 0) {
  67. nvkm_error(subdev, "ch %d timeout1: %08x\n", user,
  68. nvkm_rd32(device, 0x610200 + (ctrl * 0x10)));
  69. return -EBUSY;
  70. }
  71. return 0;
  72. }
  73. const struct nv50_disp_chan_func
  74. nv50_disp_pioc_func = {
  75. .init = nv50_disp_pioc_init,
  76. .fini = nv50_disp_pioc_fini,
  77. };