gp102.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. * Copyright 2016 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs <bskeggs@redhat.com>
  23. */
  24. #include "nv50.h"
  25. #include "rootnv50.h"
  26. static void
  27. gp102_disp_intr_error(struct nv50_disp *disp, int chid)
  28. {
  29. struct nvkm_subdev *subdev = &disp->base.engine.subdev;
  30. struct nvkm_device *device = subdev->device;
  31. u32 mthd = nvkm_rd32(device, 0x6111f0 + (chid * 12));
  32. u32 data = nvkm_rd32(device, 0x6111f4 + (chid * 12));
  33. u32 unkn = nvkm_rd32(device, 0x6111f8 + (chid * 12));
  34. nvkm_error(subdev, "chid %d mthd %04x data %08x %08x %08x\n",
  35. chid, (mthd & 0x0000ffc), data, mthd, unkn);
  36. if (chid < ARRAY_SIZE(disp->chan)) {
  37. switch (mthd & 0xffc) {
  38. case 0x0080:
  39. nv50_disp_chan_mthd(disp->chan[chid], NV_DBG_ERROR);
  40. break;
  41. default:
  42. break;
  43. }
  44. }
  45. nvkm_wr32(device, 0x61009c, (1 << chid));
  46. nvkm_wr32(device, 0x6111f0 + (chid * 12), 0x90000000);
  47. }
  48. static const struct nv50_disp_func
  49. gp102_disp = {
  50. .intr = gf119_disp_intr,
  51. .intr_error = gp102_disp_intr_error,
  52. .uevent = &gf119_disp_chan_uevent,
  53. .super = gf119_disp_intr_supervisor,
  54. .root = &gp102_disp_root_oclass,
  55. .head.vblank_init = gf119_disp_vblank_init,
  56. .head.vblank_fini = gf119_disp_vblank_fini,
  57. .head.scanoutpos = gf119_disp_root_scanoutpos,
  58. .outp.internal.crt = nv50_dac_output_new,
  59. .outp.internal.tmds = nv50_sor_output_new,
  60. .outp.internal.lvds = nv50_sor_output_new,
  61. .outp.internal.dp = gm200_sor_dp_new,
  62. .dac.nr = 3,
  63. .dac.power = nv50_dac_power,
  64. .dac.sense = nv50_dac_sense,
  65. .sor.nr = 4,
  66. .sor.power = nv50_sor_power,
  67. .sor.hda_eld = gf119_hda_eld,
  68. .sor.hdmi = gk104_hdmi_ctrl,
  69. .sor.magic = gm200_sor_magic,
  70. };
  71. int
  72. gp102_disp_new(struct nvkm_device *device, int index, struct nvkm_disp **pdisp)
  73. {
  74. return gf119_disp_new_(&gp102_disp, device, index, pdisp);
  75. }