mxsfb_crtc.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * Copyright (C) 2016 Marek Vasut <marex@denx.de>
  3. *
  4. * This code is based on drivers/video/fbdev/mxsfb.c :
  5. * Copyright (C) 2010 Juergen Beisert, Pengutronix
  6. * Copyright (C) 2008-2009 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright (C) 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <drm/drmP.h>
  19. #include <drm/drm_atomic_helper.h>
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_crtc_helper.h>
  22. #include <drm/drm_fb_helper.h>
  23. #include <drm/drm_fb_cma_helper.h>
  24. #include <drm/drm_gem_cma_helper.h>
  25. #include <drm/drm_of.h>
  26. #include <drm/drm_plane_helper.h>
  27. #include <drm/drm_simple_kms_helper.h>
  28. #include <linux/clk.h>
  29. #include <linux/iopoll.h>
  30. #include <linux/of_graph.h>
  31. #include <linux/platform_data/simplefb.h>
  32. #include <video/videomode.h>
  33. #include "mxsfb_drv.h"
  34. #include "mxsfb_regs.h"
  35. static u32 set_hsync_pulse_width(struct mxsfb_drm_private *mxsfb, u32 val)
  36. {
  37. return (val & mxsfb->devdata->hs_wdth_mask) <<
  38. mxsfb->devdata->hs_wdth_shift;
  39. }
  40. /* Setup the MXSFB registers for decoding the pixels out of the framebuffer */
  41. static int mxsfb_set_pixel_fmt(struct mxsfb_drm_private *mxsfb)
  42. {
  43. struct drm_crtc *crtc = &mxsfb->pipe.crtc;
  44. struct drm_device *drm = crtc->dev;
  45. const u32 format = crtc->primary->state->fb->format->format;
  46. u32 ctrl, ctrl1;
  47. ctrl = CTRL_BYPASS_COUNT | CTRL_MASTER;
  48. /*
  49. * WARNING: The bus width, CTRL_SET_BUS_WIDTH(), is configured to
  50. * match the selected mode here. This differs from the original
  51. * MXSFB driver, which had the option to configure the bus width
  52. * to arbitrary value. This limitation should not pose an issue.
  53. */
  54. /* CTRL1 contains IRQ config and status bits, preserve those. */
  55. ctrl1 = readl(mxsfb->base + LCDC_CTRL1);
  56. ctrl1 &= CTRL1_CUR_FRAME_DONE_IRQ_EN | CTRL1_CUR_FRAME_DONE_IRQ;
  57. switch (format) {
  58. case DRM_FORMAT_RGB565:
  59. dev_dbg(drm->dev, "Setting up RGB565 mode\n");
  60. ctrl |= CTRL_SET_BUS_WIDTH(STMLCDIF_16BIT);
  61. ctrl |= CTRL_SET_WORD_LENGTH(0);
  62. ctrl1 |= CTRL1_SET_BYTE_PACKAGING(0xf);
  63. break;
  64. case DRM_FORMAT_XRGB8888:
  65. dev_dbg(drm->dev, "Setting up XRGB8888 mode\n");
  66. ctrl |= CTRL_SET_BUS_WIDTH(STMLCDIF_24BIT);
  67. ctrl |= CTRL_SET_WORD_LENGTH(3);
  68. /* Do not use packed pixels = one pixel per word instead. */
  69. ctrl1 |= CTRL1_SET_BYTE_PACKAGING(0x7);
  70. break;
  71. default:
  72. dev_err(drm->dev, "Unhandled pixel format %08x\n", format);
  73. return -EINVAL;
  74. }
  75. writel(ctrl1, mxsfb->base + LCDC_CTRL1);
  76. writel(ctrl, mxsfb->base + LCDC_CTRL);
  77. return 0;
  78. }
  79. static void mxsfb_enable_controller(struct mxsfb_drm_private *mxsfb)
  80. {
  81. u32 reg;
  82. if (mxsfb->clk_disp_axi)
  83. clk_prepare_enable(mxsfb->clk_disp_axi);
  84. clk_prepare_enable(mxsfb->clk);
  85. mxsfb_enable_axi_clk(mxsfb);
  86. /* If it was disabled, re-enable the mode again */
  87. writel(CTRL_DOTCLK_MODE, mxsfb->base + LCDC_CTRL + REG_SET);
  88. /* Enable the SYNC signals first, then the DMA engine */
  89. reg = readl(mxsfb->base + LCDC_VDCTRL4);
  90. reg |= VDCTRL4_SYNC_SIGNALS_ON;
  91. writel(reg, mxsfb->base + LCDC_VDCTRL4);
  92. writel(CTRL_RUN, mxsfb->base + LCDC_CTRL + REG_SET);
  93. }
  94. static void mxsfb_disable_controller(struct mxsfb_drm_private *mxsfb)
  95. {
  96. u32 reg;
  97. /*
  98. * Even if we disable the controller here, it will still continue
  99. * until its FIFOs are running out of data
  100. */
  101. writel(CTRL_DOTCLK_MODE, mxsfb->base + LCDC_CTRL + REG_CLR);
  102. readl_poll_timeout(mxsfb->base + LCDC_CTRL, reg, !(reg & CTRL_RUN),
  103. 0, 1000);
  104. reg = readl(mxsfb->base + LCDC_VDCTRL4);
  105. reg &= ~VDCTRL4_SYNC_SIGNALS_ON;
  106. writel(reg, mxsfb->base + LCDC_VDCTRL4);
  107. mxsfb_disable_axi_clk(mxsfb);
  108. clk_disable_unprepare(mxsfb->clk);
  109. if (mxsfb->clk_disp_axi)
  110. clk_disable_unprepare(mxsfb->clk_disp_axi);
  111. }
  112. static void mxsfb_crtc_mode_set_nofb(struct mxsfb_drm_private *mxsfb)
  113. {
  114. struct drm_display_mode *m = &mxsfb->pipe.crtc.state->adjusted_mode;
  115. const u32 bus_flags = mxsfb->connector.display_info.bus_flags;
  116. u32 vdctrl0, vsync_pulse_len, hsync_pulse_len;
  117. int err;
  118. /*
  119. * It seems, you can't re-program the controller if it is still
  120. * running. This may lead to shifted pictures (FIFO issue?), so
  121. * first stop the controller and drain its FIFOs.
  122. */
  123. mxsfb_enable_axi_clk(mxsfb);
  124. /* Clear the FIFOs */
  125. writel(CTRL1_FIFO_CLEAR, mxsfb->base + LCDC_CTRL1 + REG_SET);
  126. err = mxsfb_set_pixel_fmt(mxsfb);
  127. if (err)
  128. return;
  129. clk_set_rate(mxsfb->clk, m->crtc_clock * 1000);
  130. writel(TRANSFER_COUNT_SET_VCOUNT(m->crtc_vdisplay) |
  131. TRANSFER_COUNT_SET_HCOUNT(m->crtc_hdisplay),
  132. mxsfb->base + mxsfb->devdata->transfer_count);
  133. vsync_pulse_len = m->crtc_vsync_end - m->crtc_vsync_start;
  134. vdctrl0 = VDCTRL0_ENABLE_PRESENT | /* Always in DOTCLOCK mode */
  135. VDCTRL0_VSYNC_PERIOD_UNIT |
  136. VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
  137. VDCTRL0_SET_VSYNC_PULSE_WIDTH(vsync_pulse_len);
  138. if (m->flags & DRM_MODE_FLAG_PHSYNC)
  139. vdctrl0 |= VDCTRL0_HSYNC_ACT_HIGH;
  140. if (m->flags & DRM_MODE_FLAG_PVSYNC)
  141. vdctrl0 |= VDCTRL0_VSYNC_ACT_HIGH;
  142. if (bus_flags & DRM_BUS_FLAG_DE_HIGH)
  143. vdctrl0 |= VDCTRL0_ENABLE_ACT_HIGH;
  144. if (bus_flags & DRM_BUS_FLAG_PIXDATA_NEGEDGE)
  145. vdctrl0 |= VDCTRL0_DOTCLK_ACT_FALLING;
  146. writel(vdctrl0, mxsfb->base + LCDC_VDCTRL0);
  147. /* Frame length in lines. */
  148. writel(m->crtc_vtotal, mxsfb->base + LCDC_VDCTRL1);
  149. /* Line length in units of clocks or pixels. */
  150. hsync_pulse_len = m->crtc_hsync_end - m->crtc_hsync_start;
  151. writel(set_hsync_pulse_width(mxsfb, hsync_pulse_len) |
  152. VDCTRL2_SET_HSYNC_PERIOD(m->crtc_htotal),
  153. mxsfb->base + LCDC_VDCTRL2);
  154. writel(SET_HOR_WAIT_CNT(m->crtc_hblank_end - m->crtc_hsync_end) |
  155. SET_VERT_WAIT_CNT(m->crtc_vblank_end - m->crtc_vsync_end),
  156. mxsfb->base + LCDC_VDCTRL3);
  157. writel(SET_DOTCLK_H_VALID_DATA_CNT(m->hdisplay),
  158. mxsfb->base + LCDC_VDCTRL4);
  159. mxsfb_disable_axi_clk(mxsfb);
  160. }
  161. void mxsfb_crtc_enable(struct mxsfb_drm_private *mxsfb)
  162. {
  163. mxsfb_crtc_mode_set_nofb(mxsfb);
  164. mxsfb_enable_controller(mxsfb);
  165. }
  166. void mxsfb_crtc_disable(struct mxsfb_drm_private *mxsfb)
  167. {
  168. mxsfb_disable_controller(mxsfb);
  169. }
  170. void mxsfb_plane_atomic_update(struct mxsfb_drm_private *mxsfb,
  171. struct drm_plane_state *state)
  172. {
  173. struct drm_simple_display_pipe *pipe = &mxsfb->pipe;
  174. struct drm_crtc *crtc = &pipe->crtc;
  175. struct drm_framebuffer *fb = pipe->plane.state->fb;
  176. struct drm_pending_vblank_event *event;
  177. struct drm_gem_cma_object *gem;
  178. if (!crtc)
  179. return;
  180. spin_lock_irq(&crtc->dev->event_lock);
  181. event = crtc->state->event;
  182. if (event) {
  183. crtc->state->event = NULL;
  184. if (drm_crtc_vblank_get(crtc) == 0) {
  185. drm_crtc_arm_vblank_event(crtc, event);
  186. } else {
  187. drm_crtc_send_vblank_event(crtc, event);
  188. }
  189. }
  190. spin_unlock_irq(&crtc->dev->event_lock);
  191. if (!fb)
  192. return;
  193. gem = drm_fb_cma_get_gem_obj(fb, 0);
  194. mxsfb_enable_axi_clk(mxsfb);
  195. writel(gem->paddr, mxsfb->base + mxsfb->devdata->next_buf);
  196. mxsfb_disable_axi_clk(mxsfb);
  197. }