mdp5_encoder.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "mdp5_kms.h"
  19. #include "drm_crtc.h"
  20. #include "drm_crtc_helper.h"
  21. struct mdp5_encoder {
  22. struct drm_encoder base;
  23. struct mdp5_interface intf;
  24. spinlock_t intf_lock; /* protect REG_MDP5_INTF_* registers */
  25. bool enabled;
  26. uint32_t bsc;
  27. struct mdp5_ctl *ctl;
  28. };
  29. #define to_mdp5_encoder(x) container_of(x, struct mdp5_encoder, base)
  30. static struct mdp5_kms *get_kms(struct drm_encoder *encoder)
  31. {
  32. struct msm_drm_private *priv = encoder->dev->dev_private;
  33. return to_mdp5_kms(to_mdp_kms(priv->kms));
  34. }
  35. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  36. #include <mach/board.h>
  37. #include <mach/msm_bus.h>
  38. #include <mach/msm_bus_board.h>
  39. #define MDP_BUS_VECTOR_ENTRY(ab_val, ib_val) \
  40. { \
  41. .src = MSM_BUS_MASTER_MDP_PORT0, \
  42. .dst = MSM_BUS_SLAVE_EBI_CH0, \
  43. .ab = (ab_val), \
  44. .ib = (ib_val), \
  45. }
  46. static struct msm_bus_vectors mdp_bus_vectors[] = {
  47. MDP_BUS_VECTOR_ENTRY(0, 0),
  48. MDP_BUS_VECTOR_ENTRY(2000000000, 2000000000),
  49. };
  50. static struct msm_bus_paths mdp_bus_usecases[] = { {
  51. .num_paths = 1,
  52. .vectors = &mdp_bus_vectors[0],
  53. }, {
  54. .num_paths = 1,
  55. .vectors = &mdp_bus_vectors[1],
  56. } };
  57. static struct msm_bus_scale_pdata mdp_bus_scale_table = {
  58. .usecase = mdp_bus_usecases,
  59. .num_usecases = ARRAY_SIZE(mdp_bus_usecases),
  60. .name = "mdss_mdp",
  61. };
  62. static void bs_init(struct mdp5_encoder *mdp5_encoder)
  63. {
  64. mdp5_encoder->bsc = msm_bus_scale_register_client(
  65. &mdp_bus_scale_table);
  66. DBG("bus scale client: %08x", mdp5_encoder->bsc);
  67. }
  68. static void bs_fini(struct mdp5_encoder *mdp5_encoder)
  69. {
  70. if (mdp5_encoder->bsc) {
  71. msm_bus_scale_unregister_client(mdp5_encoder->bsc);
  72. mdp5_encoder->bsc = 0;
  73. }
  74. }
  75. static void bs_set(struct mdp5_encoder *mdp5_encoder, int idx)
  76. {
  77. if (mdp5_encoder->bsc) {
  78. DBG("set bus scaling: %d", idx);
  79. /* HACK: scaling down, and then immediately back up
  80. * seems to leave things broken (underflow).. so
  81. * never disable:
  82. */
  83. idx = 1;
  84. msm_bus_scale_client_update_request(mdp5_encoder->bsc, idx);
  85. }
  86. }
  87. #else
  88. static void bs_init(struct mdp5_encoder *mdp5_encoder) {}
  89. static void bs_fini(struct mdp5_encoder *mdp5_encoder) {}
  90. static void bs_set(struct mdp5_encoder *mdp5_encoder, int idx) {}
  91. #endif
  92. static void mdp5_encoder_destroy(struct drm_encoder *encoder)
  93. {
  94. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  95. bs_fini(mdp5_encoder);
  96. drm_encoder_cleanup(encoder);
  97. kfree(mdp5_encoder);
  98. }
  99. static const struct drm_encoder_funcs mdp5_encoder_funcs = {
  100. .destroy = mdp5_encoder_destroy,
  101. };
  102. static void mdp5_encoder_mode_set(struct drm_encoder *encoder,
  103. struct drm_display_mode *mode,
  104. struct drm_display_mode *adjusted_mode)
  105. {
  106. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  107. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  108. struct drm_device *dev = encoder->dev;
  109. struct drm_connector *connector;
  110. int intf = mdp5_encoder->intf.num;
  111. uint32_t dtv_hsync_skew, vsync_period, vsync_len, ctrl_pol;
  112. uint32_t display_v_start, display_v_end;
  113. uint32_t hsync_start_x, hsync_end_x;
  114. uint32_t format = 0x2100;
  115. unsigned long flags;
  116. mode = adjusted_mode;
  117. DBG("set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  118. mode->base.id, mode->name,
  119. mode->vrefresh, mode->clock,
  120. mode->hdisplay, mode->hsync_start,
  121. mode->hsync_end, mode->htotal,
  122. mode->vdisplay, mode->vsync_start,
  123. mode->vsync_end, mode->vtotal,
  124. mode->type, mode->flags);
  125. ctrl_pol = 0;
  126. /* DSI controller cannot handle active-low sync signals. */
  127. if (mdp5_encoder->intf.type != INTF_DSI) {
  128. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  129. ctrl_pol |= MDP5_INTF_POLARITY_CTL_HSYNC_LOW;
  130. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  131. ctrl_pol |= MDP5_INTF_POLARITY_CTL_VSYNC_LOW;
  132. }
  133. /* probably need to get DATA_EN polarity from panel.. */
  134. dtv_hsync_skew = 0; /* get this from panel? */
  135. /* Get color format from panel, default is 8bpc */
  136. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  137. if (connector->encoder == encoder) {
  138. switch (connector->display_info.bpc) {
  139. case 4:
  140. format |= 0;
  141. break;
  142. case 5:
  143. format |= 0x15;
  144. break;
  145. case 6:
  146. format |= 0x2A;
  147. break;
  148. case 8:
  149. default:
  150. format |= 0x3F;
  151. break;
  152. }
  153. break;
  154. }
  155. }
  156. hsync_start_x = (mode->htotal - mode->hsync_start);
  157. hsync_end_x = mode->htotal - (mode->hsync_start - mode->hdisplay) - 1;
  158. vsync_period = mode->vtotal * mode->htotal;
  159. vsync_len = (mode->vsync_end - mode->vsync_start) * mode->htotal;
  160. display_v_start = (mode->vtotal - mode->vsync_start) * mode->htotal + dtv_hsync_skew;
  161. display_v_end = vsync_period - ((mode->vsync_start - mode->vdisplay) * mode->htotal) + dtv_hsync_skew - 1;
  162. /*
  163. * For edp only:
  164. * DISPLAY_V_START = (VBP * HCYCLE) + HBP
  165. * DISPLAY_V_END = (VBP + VACTIVE) * HCYCLE - 1 - HFP
  166. */
  167. if (mdp5_encoder->intf.type == INTF_eDP) {
  168. display_v_start += mode->htotal - mode->hsync_start;
  169. display_v_end -= mode->hsync_start - mode->hdisplay;
  170. }
  171. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  172. mdp5_write(mdp5_kms, REG_MDP5_INTF_HSYNC_CTL(intf),
  173. MDP5_INTF_HSYNC_CTL_PULSEW(mode->hsync_end - mode->hsync_start) |
  174. MDP5_INTF_HSYNC_CTL_PERIOD(mode->htotal));
  175. mdp5_write(mdp5_kms, REG_MDP5_INTF_VSYNC_PERIOD_F0(intf), vsync_period);
  176. mdp5_write(mdp5_kms, REG_MDP5_INTF_VSYNC_LEN_F0(intf), vsync_len);
  177. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_HCTL(intf),
  178. MDP5_INTF_DISPLAY_HCTL_START(hsync_start_x) |
  179. MDP5_INTF_DISPLAY_HCTL_END(hsync_end_x));
  180. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_VSTART_F0(intf), display_v_start);
  181. mdp5_write(mdp5_kms, REG_MDP5_INTF_DISPLAY_VEND_F0(intf), display_v_end);
  182. mdp5_write(mdp5_kms, REG_MDP5_INTF_BORDER_COLOR(intf), 0);
  183. mdp5_write(mdp5_kms, REG_MDP5_INTF_UNDERFLOW_COLOR(intf), 0xff);
  184. mdp5_write(mdp5_kms, REG_MDP5_INTF_HSYNC_SKEW(intf), dtv_hsync_skew);
  185. mdp5_write(mdp5_kms, REG_MDP5_INTF_POLARITY_CTL(intf), ctrl_pol);
  186. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_HCTL(intf),
  187. MDP5_INTF_ACTIVE_HCTL_START(0) |
  188. MDP5_INTF_ACTIVE_HCTL_END(0));
  189. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_VSTART_F0(intf), 0);
  190. mdp5_write(mdp5_kms, REG_MDP5_INTF_ACTIVE_VEND_F0(intf), 0);
  191. mdp5_write(mdp5_kms, REG_MDP5_INTF_PANEL_FORMAT(intf), format);
  192. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(intf), 0x3); /* frame+line? */
  193. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  194. mdp5_crtc_set_pipeline(encoder->crtc, &mdp5_encoder->intf,
  195. mdp5_encoder->ctl);
  196. }
  197. static void mdp5_encoder_disable(struct drm_encoder *encoder)
  198. {
  199. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  200. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  201. struct mdp5_ctl *ctl = mdp5_encoder->ctl;
  202. int lm = mdp5_crtc_get_lm(encoder->crtc);
  203. struct mdp5_interface *intf = &mdp5_encoder->intf;
  204. int intfn = mdp5_encoder->intf.num;
  205. unsigned long flags;
  206. if (WARN_ON(!mdp5_encoder->enabled))
  207. return;
  208. mdp5_ctl_set_encoder_state(ctl, false);
  209. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  210. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(intfn), 0);
  211. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  212. mdp5_ctl_commit(ctl, mdp_ctl_flush_mask_encoder(intf));
  213. /*
  214. * Wait for a vsync so we know the ENABLE=0 latched before
  215. * the (connector) source of the vsync's gets disabled,
  216. * otherwise we end up in a funny state if we re-enable
  217. * before the disable latches, which results that some of
  218. * the settings changes for the new modeset (like new
  219. * scanout buffer) don't latch properly..
  220. */
  221. mdp_irq_wait(&mdp5_kms->base, intf2vblank(lm, intf));
  222. bs_set(mdp5_encoder, 0);
  223. mdp5_encoder->enabled = false;
  224. }
  225. static void mdp5_encoder_enable(struct drm_encoder *encoder)
  226. {
  227. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  228. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  229. struct mdp5_ctl *ctl = mdp5_encoder->ctl;
  230. struct mdp5_interface *intf = &mdp5_encoder->intf;
  231. int intfn = mdp5_encoder->intf.num;
  232. unsigned long flags;
  233. if (WARN_ON(mdp5_encoder->enabled))
  234. return;
  235. bs_set(mdp5_encoder, 1);
  236. spin_lock_irqsave(&mdp5_encoder->intf_lock, flags);
  237. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(intfn), 1);
  238. spin_unlock_irqrestore(&mdp5_encoder->intf_lock, flags);
  239. mdp5_ctl_commit(ctl, mdp_ctl_flush_mask_encoder(intf));
  240. mdp5_ctl_set_encoder_state(ctl, true);
  241. mdp5_encoder->enabled = true;
  242. }
  243. static const struct drm_encoder_helper_funcs mdp5_encoder_helper_funcs = {
  244. .mode_set = mdp5_encoder_mode_set,
  245. .disable = mdp5_encoder_disable,
  246. .enable = mdp5_encoder_enable,
  247. };
  248. int mdp5_encoder_get_linecount(struct drm_encoder *encoder)
  249. {
  250. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  251. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  252. int intf = mdp5_encoder->intf.num;
  253. return mdp5_read(mdp5_kms, REG_MDP5_INTF_LINE_COUNT(intf));
  254. }
  255. u32 mdp5_encoder_get_framecount(struct drm_encoder *encoder)
  256. {
  257. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  258. struct mdp5_kms *mdp5_kms = get_kms(encoder);
  259. int intf = mdp5_encoder->intf.num;
  260. return mdp5_read(mdp5_kms, REG_MDP5_INTF_FRAME_COUNT(intf));
  261. }
  262. int mdp5_encoder_set_split_display(struct drm_encoder *encoder,
  263. struct drm_encoder *slave_encoder)
  264. {
  265. struct mdp5_encoder *mdp5_encoder = to_mdp5_encoder(encoder);
  266. struct mdp5_encoder *mdp5_slave_enc = to_mdp5_encoder(slave_encoder);
  267. struct mdp5_kms *mdp5_kms;
  268. int intf_num;
  269. u32 data = 0;
  270. if (!encoder || !slave_encoder)
  271. return -EINVAL;
  272. mdp5_kms = get_kms(encoder);
  273. intf_num = mdp5_encoder->intf.num;
  274. /* Switch slave encoder's TimingGen Sync mode,
  275. * to use the master's enable signal for the slave encoder.
  276. */
  277. if (intf_num == 1)
  278. data |= MDP5_SPLIT_DPL_LOWER_INTF2_TG_SYNC;
  279. else if (intf_num == 2)
  280. data |= MDP5_SPLIT_DPL_LOWER_INTF1_TG_SYNC;
  281. else
  282. return -EINVAL;
  283. /* Make sure clocks are on when connectors calling this function. */
  284. mdp5_enable(mdp5_kms);
  285. /* Dumb Panel, Sync mode */
  286. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_UPPER, 0);
  287. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_LOWER, data);
  288. mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_EN, 1);
  289. mdp5_ctl_pair(mdp5_encoder->ctl, mdp5_slave_enc->ctl, true);
  290. mdp5_disable(mdp5_kms);
  291. return 0;
  292. }
  293. /* initialize encoder */
  294. struct drm_encoder *mdp5_encoder_init(struct drm_device *dev,
  295. struct mdp5_interface *intf, struct mdp5_ctl *ctl)
  296. {
  297. struct drm_encoder *encoder = NULL;
  298. struct mdp5_encoder *mdp5_encoder;
  299. int enc_type = (intf->type == INTF_DSI) ?
  300. DRM_MODE_ENCODER_DSI : DRM_MODE_ENCODER_TMDS;
  301. int ret;
  302. mdp5_encoder = kzalloc(sizeof(*mdp5_encoder), GFP_KERNEL);
  303. if (!mdp5_encoder) {
  304. ret = -ENOMEM;
  305. goto fail;
  306. }
  307. memcpy(&mdp5_encoder->intf, intf, sizeof(mdp5_encoder->intf));
  308. encoder = &mdp5_encoder->base;
  309. mdp5_encoder->ctl = ctl;
  310. spin_lock_init(&mdp5_encoder->intf_lock);
  311. drm_encoder_init(dev, encoder, &mdp5_encoder_funcs, enc_type, NULL);
  312. drm_encoder_helper_add(encoder, &mdp5_encoder_helper_funcs);
  313. bs_init(mdp5_encoder);
  314. return encoder;
  315. fail:
  316. if (encoder)
  317. mdp5_encoder_destroy(encoder);
  318. return ERR_PTR(ret);
  319. }