mdp5_crtc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779
  1. /*
  2. * Copyright (c) 2014-2015 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "mdp5_kms.h"
  19. #include <linux/sort.h>
  20. #include <drm/drm_mode.h>
  21. #include "drm_crtc.h"
  22. #include "drm_crtc_helper.h"
  23. #include "drm_flip_work.h"
  24. #define CURSOR_WIDTH 64
  25. #define CURSOR_HEIGHT 64
  26. struct mdp5_crtc {
  27. struct drm_crtc base;
  28. int id;
  29. bool enabled;
  30. /* layer mixer used for this CRTC (+ its lock): */
  31. #define GET_LM_ID(crtc_id) ((crtc_id == 3) ? 5 : crtc_id)
  32. int lm;
  33. spinlock_t lm_lock; /* protect REG_MDP5_LM_* registers */
  34. /* CTL used for this CRTC: */
  35. struct mdp5_ctl *ctl;
  36. /* if there is a pending flip, these will be non-null: */
  37. struct drm_pending_vblank_event *event;
  38. /* Bits have been flushed at the last commit,
  39. * used to decide if a vsync has happened since last commit.
  40. */
  41. u32 flushed_mask;
  42. #define PENDING_CURSOR 0x1
  43. #define PENDING_FLIP 0x2
  44. atomic_t pending;
  45. /* for unref'ing cursor bo's after scanout completes: */
  46. struct drm_flip_work unref_cursor_work;
  47. struct mdp_irq vblank;
  48. struct mdp_irq err;
  49. struct mdp_irq pp_done;
  50. struct completion pp_completion;
  51. bool cmd_mode;
  52. struct {
  53. /* protect REG_MDP5_LM_CURSOR* registers and cursor scanout_bo*/
  54. spinlock_t lock;
  55. /* current cursor being scanned out: */
  56. struct drm_gem_object *scanout_bo;
  57. uint32_t width, height;
  58. uint32_t x, y;
  59. } cursor;
  60. };
  61. #define to_mdp5_crtc(x) container_of(x, struct mdp5_crtc, base)
  62. static struct mdp5_kms *get_kms(struct drm_crtc *crtc)
  63. {
  64. struct msm_drm_private *priv = crtc->dev->dev_private;
  65. return to_mdp5_kms(to_mdp_kms(priv->kms));
  66. }
  67. static void request_pending(struct drm_crtc *crtc, uint32_t pending)
  68. {
  69. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  70. atomic_or(pending, &mdp5_crtc->pending);
  71. mdp_irq_register(&get_kms(crtc)->base, &mdp5_crtc->vblank);
  72. }
  73. static void request_pp_done_pending(struct drm_crtc *crtc)
  74. {
  75. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  76. reinit_completion(&mdp5_crtc->pp_completion);
  77. }
  78. static u32 crtc_flush(struct drm_crtc *crtc, u32 flush_mask)
  79. {
  80. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  81. DBG("%s: flush=%08x", crtc->name, flush_mask);
  82. return mdp5_ctl_commit(mdp5_crtc->ctl, flush_mask);
  83. }
  84. /*
  85. * flush updates, to make sure hw is updated to new scanout fb,
  86. * so that we can safely queue unref to current fb (ie. next
  87. * vblank we know hw is done w/ previous scanout_fb).
  88. */
  89. static u32 crtc_flush_all(struct drm_crtc *crtc)
  90. {
  91. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  92. struct drm_plane *plane;
  93. uint32_t flush_mask = 0;
  94. /* this should not happen: */
  95. if (WARN_ON(!mdp5_crtc->ctl))
  96. return 0;
  97. drm_atomic_crtc_for_each_plane(plane, crtc) {
  98. flush_mask |= mdp5_plane_get_flush(plane);
  99. }
  100. flush_mask |= mdp_ctl_flush_mask_lm(mdp5_crtc->lm);
  101. return crtc_flush(crtc, flush_mask);
  102. }
  103. /* if file!=NULL, this is preclose potential cancel-flip path */
  104. static void complete_flip(struct drm_crtc *crtc, struct drm_file *file)
  105. {
  106. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  107. struct drm_device *dev = crtc->dev;
  108. struct drm_pending_vblank_event *event;
  109. unsigned long flags;
  110. spin_lock_irqsave(&dev->event_lock, flags);
  111. event = mdp5_crtc->event;
  112. if (event) {
  113. /* if regular vblank case (!file) or if cancel-flip from
  114. * preclose on file that requested flip, then send the
  115. * event:
  116. */
  117. if (!file || (event->base.file_priv == file)) {
  118. mdp5_crtc->event = NULL;
  119. DBG("%s: send event: %p", crtc->name, event);
  120. drm_crtc_send_vblank_event(crtc, event);
  121. }
  122. }
  123. spin_unlock_irqrestore(&dev->event_lock, flags);
  124. if (mdp5_crtc->ctl && !crtc->state->enable) {
  125. /* set STAGE_UNUSED for all layers */
  126. mdp5_ctl_blend(mdp5_crtc->ctl, NULL, 0, 0);
  127. mdp5_crtc->ctl = NULL;
  128. }
  129. }
  130. static void unref_cursor_worker(struct drm_flip_work *work, void *val)
  131. {
  132. struct mdp5_crtc *mdp5_crtc =
  133. container_of(work, struct mdp5_crtc, unref_cursor_work);
  134. struct mdp5_kms *mdp5_kms = get_kms(&mdp5_crtc->base);
  135. msm_gem_put_iova(val, mdp5_kms->id);
  136. drm_gem_object_unreference_unlocked(val);
  137. }
  138. static void mdp5_crtc_destroy(struct drm_crtc *crtc)
  139. {
  140. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  141. drm_crtc_cleanup(crtc);
  142. drm_flip_work_cleanup(&mdp5_crtc->unref_cursor_work);
  143. kfree(mdp5_crtc);
  144. }
  145. /*
  146. * blend_setup() - blend all the planes of a CRTC
  147. *
  148. * If no base layer is available, border will be enabled as the base layer.
  149. * Otherwise all layers will be blended based on their stage calculated
  150. * in mdp5_crtc_atomic_check.
  151. */
  152. static void blend_setup(struct drm_crtc *crtc)
  153. {
  154. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  155. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  156. struct drm_plane *plane;
  157. const struct mdp5_cfg_hw *hw_cfg;
  158. struct mdp5_plane_state *pstate, *pstates[STAGE_MAX + 1] = {NULL};
  159. const struct mdp_format *format;
  160. uint32_t lm = mdp5_crtc->lm;
  161. uint32_t blend_op, fg_alpha, bg_alpha, ctl_blend_flags = 0;
  162. unsigned long flags;
  163. uint8_t stage[STAGE_MAX + 1];
  164. int i, plane_cnt = 0;
  165. #define blender(stage) ((stage) - STAGE0)
  166. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  167. spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
  168. /* ctl could be released already when we are shutting down: */
  169. if (!mdp5_crtc->ctl)
  170. goto out;
  171. /* Collect all plane information */
  172. drm_atomic_crtc_for_each_plane(plane, crtc) {
  173. pstate = to_mdp5_plane_state(plane->state);
  174. pstates[pstate->stage] = pstate;
  175. stage[pstate->stage] = mdp5_plane_pipe(plane);
  176. plane_cnt++;
  177. }
  178. if (!pstates[STAGE_BASE]) {
  179. ctl_blend_flags |= MDP5_CTL_BLEND_OP_FLAG_BORDER_OUT;
  180. DBG("Border Color is enabled");
  181. }
  182. /* The reset for blending */
  183. for (i = STAGE0; i <= STAGE_MAX; i++) {
  184. if (!pstates[i])
  185. continue;
  186. format = to_mdp_format(
  187. msm_framebuffer_format(pstates[i]->base.fb));
  188. plane = pstates[i]->base.plane;
  189. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
  190. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(BG_CONST);
  191. fg_alpha = pstates[i]->alpha;
  192. bg_alpha = 0xFF - pstates[i]->alpha;
  193. DBG("Stage %d fg_alpha %x bg_alpha %x", i, fg_alpha, bg_alpha);
  194. if (format->alpha_enable && pstates[i]->premultiplied) {
  195. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
  196. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
  197. if (fg_alpha != 0xff) {
  198. bg_alpha = fg_alpha;
  199. blend_op |=
  200. MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
  201. MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
  202. } else {
  203. blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
  204. }
  205. } else if (format->alpha_enable) {
  206. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_PIXEL) |
  207. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
  208. if (fg_alpha != 0xff) {
  209. bg_alpha = fg_alpha;
  210. blend_op |=
  211. MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA |
  212. MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA |
  213. MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
  214. MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
  215. } else {
  216. blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
  217. }
  218. }
  219. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(lm,
  220. blender(i)), blend_op);
  221. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(lm,
  222. blender(i)), fg_alpha);
  223. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(lm,
  224. blender(i)), bg_alpha);
  225. }
  226. mdp5_ctl_blend(mdp5_crtc->ctl, stage, plane_cnt, ctl_blend_flags);
  227. out:
  228. spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
  229. }
  230. static void mdp5_crtc_mode_set_nofb(struct drm_crtc *crtc)
  231. {
  232. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  233. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  234. unsigned long flags;
  235. struct drm_display_mode *mode;
  236. if (WARN_ON(!crtc->state))
  237. return;
  238. mode = &crtc->state->adjusted_mode;
  239. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  240. crtc->name, mode->base.id, mode->name,
  241. mode->vrefresh, mode->clock,
  242. mode->hdisplay, mode->hsync_start,
  243. mode->hsync_end, mode->htotal,
  244. mode->vdisplay, mode->vsync_start,
  245. mode->vsync_end, mode->vtotal,
  246. mode->type, mode->flags);
  247. spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
  248. mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(mdp5_crtc->lm),
  249. MDP5_LM_OUT_SIZE_WIDTH(mode->hdisplay) |
  250. MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay));
  251. spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
  252. }
  253. static void mdp5_crtc_disable(struct drm_crtc *crtc)
  254. {
  255. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  256. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  257. DBG("%s", crtc->name);
  258. if (WARN_ON(!mdp5_crtc->enabled))
  259. return;
  260. if (mdp5_crtc->cmd_mode)
  261. mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->pp_done);
  262. mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->err);
  263. mdp5_disable(mdp5_kms);
  264. mdp5_crtc->enabled = false;
  265. }
  266. static void mdp5_crtc_enable(struct drm_crtc *crtc)
  267. {
  268. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  269. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  270. DBG("%s", crtc->name);
  271. if (WARN_ON(mdp5_crtc->enabled))
  272. return;
  273. mdp5_enable(mdp5_kms);
  274. mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->err);
  275. if (mdp5_crtc->cmd_mode)
  276. mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->pp_done);
  277. mdp5_crtc->enabled = true;
  278. }
  279. struct plane_state {
  280. struct drm_plane *plane;
  281. struct mdp5_plane_state *state;
  282. };
  283. static int pstate_cmp(const void *a, const void *b)
  284. {
  285. struct plane_state *pa = (struct plane_state *)a;
  286. struct plane_state *pb = (struct plane_state *)b;
  287. return pa->state->zpos - pb->state->zpos;
  288. }
  289. /* is there a helper for this? */
  290. static bool is_fullscreen(struct drm_crtc_state *cstate,
  291. struct drm_plane_state *pstate)
  292. {
  293. return (pstate->crtc_x <= 0) && (pstate->crtc_y <= 0) &&
  294. ((pstate->crtc_x + pstate->crtc_w) >= cstate->mode.hdisplay) &&
  295. ((pstate->crtc_y + pstate->crtc_h) >= cstate->mode.vdisplay);
  296. }
  297. static int mdp5_crtc_atomic_check(struct drm_crtc *crtc,
  298. struct drm_crtc_state *state)
  299. {
  300. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  301. struct drm_plane *plane;
  302. struct drm_device *dev = crtc->dev;
  303. struct plane_state pstates[STAGE_MAX + 1];
  304. const struct mdp5_cfg_hw *hw_cfg;
  305. const struct drm_plane_state *pstate;
  306. int cnt = 0, base = 0, i;
  307. DBG("%s: check", crtc->name);
  308. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  309. pstates[cnt].plane = plane;
  310. pstates[cnt].state = to_mdp5_plane_state(pstate);
  311. cnt++;
  312. }
  313. /* assign a stage based on sorted zpos property */
  314. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  315. /* if the bottom-most layer is not fullscreen, we need to use
  316. * it for solid-color:
  317. */
  318. if ((cnt > 0) && !is_fullscreen(state, &pstates[0].state->base))
  319. base++;
  320. /* verify that there are not too many planes attached to crtc
  321. * and that we don't have conflicting mixer stages:
  322. */
  323. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  324. if ((cnt + base) >= hw_cfg->lm.nb_stages) {
  325. dev_err(dev->dev, "too many planes! cnt=%d, base=%d\n", cnt, base);
  326. return -EINVAL;
  327. }
  328. for (i = 0; i < cnt; i++) {
  329. pstates[i].state->stage = STAGE_BASE + i + base;
  330. DBG("%s: assign pipe %s on stage=%d", crtc->name,
  331. pstates[i].plane->name,
  332. pstates[i].state->stage);
  333. }
  334. return 0;
  335. }
  336. static void mdp5_crtc_atomic_begin(struct drm_crtc *crtc,
  337. struct drm_crtc_state *old_crtc_state)
  338. {
  339. DBG("%s: begin", crtc->name);
  340. }
  341. static void mdp5_crtc_atomic_flush(struct drm_crtc *crtc,
  342. struct drm_crtc_state *old_crtc_state)
  343. {
  344. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  345. struct drm_device *dev = crtc->dev;
  346. unsigned long flags;
  347. DBG("%s: event: %p", crtc->name, crtc->state->event);
  348. WARN_ON(mdp5_crtc->event);
  349. spin_lock_irqsave(&dev->event_lock, flags);
  350. mdp5_crtc->event = crtc->state->event;
  351. spin_unlock_irqrestore(&dev->event_lock, flags);
  352. /*
  353. * If no CTL has been allocated in mdp5_crtc_atomic_check(),
  354. * it means we are trying to flush a CRTC whose state is disabled:
  355. * nothing else needs to be done.
  356. */
  357. if (unlikely(!mdp5_crtc->ctl))
  358. return;
  359. blend_setup(crtc);
  360. /* PP_DONE irq is only used by command mode for now.
  361. * It is better to request pending before FLUSH and START trigger
  362. * to make sure no pp_done irq missed.
  363. * This is safe because no pp_done will happen before SW trigger
  364. * in command mode.
  365. */
  366. if (mdp5_crtc->cmd_mode)
  367. request_pp_done_pending(crtc);
  368. mdp5_crtc->flushed_mask = crtc_flush_all(crtc);
  369. request_pending(crtc, PENDING_FLIP);
  370. }
  371. static void get_roi(struct drm_crtc *crtc, uint32_t *roi_w, uint32_t *roi_h)
  372. {
  373. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  374. uint32_t xres = crtc->mode.hdisplay;
  375. uint32_t yres = crtc->mode.vdisplay;
  376. /*
  377. * Cursor Region Of Interest (ROI) is a plane read from cursor
  378. * buffer to render. The ROI region is determined by the visibility of
  379. * the cursor point. In the default Cursor image the cursor point will
  380. * be at the top left of the cursor image, unless it is specified
  381. * otherwise using hotspot feature.
  382. *
  383. * If the cursor point reaches the right (xres - x < cursor.width) or
  384. * bottom (yres - y < cursor.height) boundary of the screen, then ROI
  385. * width and ROI height need to be evaluated to crop the cursor image
  386. * accordingly.
  387. * (xres-x) will be new cursor width when x > (xres - cursor.width)
  388. * (yres-y) will be new cursor height when y > (yres - cursor.height)
  389. */
  390. *roi_w = min(mdp5_crtc->cursor.width, xres -
  391. mdp5_crtc->cursor.x);
  392. *roi_h = min(mdp5_crtc->cursor.height, yres -
  393. mdp5_crtc->cursor.y);
  394. }
  395. static int mdp5_crtc_cursor_set(struct drm_crtc *crtc,
  396. struct drm_file *file, uint32_t handle,
  397. uint32_t width, uint32_t height)
  398. {
  399. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  400. struct drm_device *dev = crtc->dev;
  401. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  402. struct drm_gem_object *cursor_bo, *old_bo = NULL;
  403. uint32_t blendcfg, stride;
  404. uint64_t cursor_addr;
  405. int ret, lm;
  406. enum mdp5_cursor_alpha cur_alpha = CURSOR_ALPHA_PER_PIXEL;
  407. uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
  408. uint32_t roi_w, roi_h;
  409. bool cursor_enable = true;
  410. unsigned long flags;
  411. if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
  412. dev_err(dev->dev, "bad cursor size: %dx%d\n", width, height);
  413. return -EINVAL;
  414. }
  415. if (NULL == mdp5_crtc->ctl)
  416. return -EINVAL;
  417. if (!handle) {
  418. DBG("Cursor off");
  419. cursor_enable = false;
  420. goto set_cursor;
  421. }
  422. cursor_bo = drm_gem_object_lookup(file, handle);
  423. if (!cursor_bo)
  424. return -ENOENT;
  425. ret = msm_gem_get_iova(cursor_bo, mdp5_kms->id, &cursor_addr);
  426. if (ret)
  427. return -EINVAL;
  428. lm = mdp5_crtc->lm;
  429. stride = width * drm_format_plane_cpp(DRM_FORMAT_ARGB8888, 0);
  430. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  431. old_bo = mdp5_crtc->cursor.scanout_bo;
  432. mdp5_crtc->cursor.scanout_bo = cursor_bo;
  433. mdp5_crtc->cursor.width = width;
  434. mdp5_crtc->cursor.height = height;
  435. get_roi(crtc, &roi_w, &roi_h);
  436. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_STRIDE(lm), stride);
  437. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_FORMAT(lm),
  438. MDP5_LM_CURSOR_FORMAT_FORMAT(CURSOR_FMT_ARGB8888));
  439. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_IMG_SIZE(lm),
  440. MDP5_LM_CURSOR_IMG_SIZE_SRC_H(height) |
  441. MDP5_LM_CURSOR_IMG_SIZE_SRC_W(width));
  442. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_SIZE(lm),
  443. MDP5_LM_CURSOR_SIZE_ROI_H(roi_h) |
  444. MDP5_LM_CURSOR_SIZE_ROI_W(roi_w));
  445. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BASE_ADDR(lm), cursor_addr);
  446. blendcfg = MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN;
  447. blendcfg |= MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(cur_alpha);
  448. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BLEND_CONFIG(lm), blendcfg);
  449. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  450. set_cursor:
  451. ret = mdp5_ctl_set_cursor(mdp5_crtc->ctl, 0, cursor_enable);
  452. if (ret) {
  453. dev_err(dev->dev, "failed to %sable cursor: %d\n",
  454. cursor_enable ? "en" : "dis", ret);
  455. goto end;
  456. }
  457. crtc_flush(crtc, flush_mask);
  458. end:
  459. if (old_bo) {
  460. drm_flip_work_queue(&mdp5_crtc->unref_cursor_work, old_bo);
  461. /* enable vblank to complete cursor work: */
  462. request_pending(crtc, PENDING_CURSOR);
  463. }
  464. return ret;
  465. }
  466. static int mdp5_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  467. {
  468. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  469. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  470. uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
  471. uint32_t roi_w;
  472. uint32_t roi_h;
  473. unsigned long flags;
  474. /* In case the CRTC is disabled, just drop the cursor update */
  475. if (unlikely(!crtc->state->enable))
  476. return 0;
  477. mdp5_crtc->cursor.x = x = max(x, 0);
  478. mdp5_crtc->cursor.y = y = max(y, 0);
  479. get_roi(crtc, &roi_w, &roi_h);
  480. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  481. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_SIZE(mdp5_crtc->lm),
  482. MDP5_LM_CURSOR_SIZE_ROI_H(roi_h) |
  483. MDP5_LM_CURSOR_SIZE_ROI_W(roi_w));
  484. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_START_XY(mdp5_crtc->lm),
  485. MDP5_LM_CURSOR_START_XY_Y_START(y) |
  486. MDP5_LM_CURSOR_START_XY_X_START(x));
  487. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  488. crtc_flush(crtc, flush_mask);
  489. return 0;
  490. }
  491. static const struct drm_crtc_funcs mdp5_crtc_funcs = {
  492. .set_config = drm_atomic_helper_set_config,
  493. .destroy = mdp5_crtc_destroy,
  494. .page_flip = drm_atomic_helper_page_flip,
  495. .set_property = drm_atomic_helper_crtc_set_property,
  496. .reset = drm_atomic_helper_crtc_reset,
  497. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  498. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  499. .cursor_set = mdp5_crtc_cursor_set,
  500. .cursor_move = mdp5_crtc_cursor_move,
  501. };
  502. static const struct drm_crtc_helper_funcs mdp5_crtc_helper_funcs = {
  503. .mode_set_nofb = mdp5_crtc_mode_set_nofb,
  504. .disable = mdp5_crtc_disable,
  505. .enable = mdp5_crtc_enable,
  506. .atomic_check = mdp5_crtc_atomic_check,
  507. .atomic_begin = mdp5_crtc_atomic_begin,
  508. .atomic_flush = mdp5_crtc_atomic_flush,
  509. };
  510. static void mdp5_crtc_vblank_irq(struct mdp_irq *irq, uint32_t irqstatus)
  511. {
  512. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, vblank);
  513. struct drm_crtc *crtc = &mdp5_crtc->base;
  514. struct msm_drm_private *priv = crtc->dev->dev_private;
  515. unsigned pending;
  516. mdp_irq_unregister(&get_kms(crtc)->base, &mdp5_crtc->vblank);
  517. pending = atomic_xchg(&mdp5_crtc->pending, 0);
  518. if (pending & PENDING_FLIP) {
  519. complete_flip(crtc, NULL);
  520. }
  521. if (pending & PENDING_CURSOR)
  522. drm_flip_work_commit(&mdp5_crtc->unref_cursor_work, priv->wq);
  523. }
  524. static void mdp5_crtc_err_irq(struct mdp_irq *irq, uint32_t irqstatus)
  525. {
  526. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, err);
  527. DBG("%s: error: %08x", mdp5_crtc->base.name, irqstatus);
  528. }
  529. static void mdp5_crtc_pp_done_irq(struct mdp_irq *irq, uint32_t irqstatus)
  530. {
  531. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc,
  532. pp_done);
  533. complete(&mdp5_crtc->pp_completion);
  534. }
  535. static void mdp5_crtc_wait_for_pp_done(struct drm_crtc *crtc)
  536. {
  537. struct drm_device *dev = crtc->dev;
  538. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  539. int ret;
  540. ret = wait_for_completion_timeout(&mdp5_crtc->pp_completion,
  541. msecs_to_jiffies(50));
  542. if (ret == 0)
  543. dev_warn(dev->dev, "pp done time out, lm=%d\n", mdp5_crtc->lm);
  544. }
  545. static void mdp5_crtc_wait_for_flush_done(struct drm_crtc *crtc)
  546. {
  547. struct drm_device *dev = crtc->dev;
  548. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  549. int ret;
  550. /* Should not call this function if crtc is disabled. */
  551. if (!mdp5_crtc->ctl)
  552. return;
  553. ret = drm_crtc_vblank_get(crtc);
  554. if (ret)
  555. return;
  556. ret = wait_event_timeout(dev->vblank[drm_crtc_index(crtc)].queue,
  557. ((mdp5_ctl_get_commit_status(mdp5_crtc->ctl) &
  558. mdp5_crtc->flushed_mask) == 0),
  559. msecs_to_jiffies(50));
  560. if (ret <= 0)
  561. dev_warn(dev->dev, "vblank time out, crtc=%d\n", mdp5_crtc->id);
  562. mdp5_crtc->flushed_mask = 0;
  563. drm_crtc_vblank_put(crtc);
  564. }
  565. uint32_t mdp5_crtc_vblank(struct drm_crtc *crtc)
  566. {
  567. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  568. return mdp5_crtc->vblank.irqmask;
  569. }
  570. void mdp5_crtc_set_pipeline(struct drm_crtc *crtc,
  571. struct mdp5_interface *intf, struct mdp5_ctl *ctl)
  572. {
  573. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  574. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  575. int lm = mdp5_crtc_get_lm(crtc);
  576. /* now that we know what irq's we want: */
  577. mdp5_crtc->err.irqmask = intf2err(intf->num);
  578. mdp5_crtc->vblank.irqmask = intf2vblank(lm, intf);
  579. if ((intf->type == INTF_DSI) &&
  580. (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)) {
  581. mdp5_crtc->pp_done.irqmask = lm2ppdone(lm);
  582. mdp5_crtc->pp_done.irq = mdp5_crtc_pp_done_irq;
  583. mdp5_crtc->cmd_mode = true;
  584. } else {
  585. mdp5_crtc->pp_done.irqmask = 0;
  586. mdp5_crtc->pp_done.irq = NULL;
  587. mdp5_crtc->cmd_mode = false;
  588. }
  589. mdp_irq_update(&mdp5_kms->base);
  590. mdp5_crtc->ctl = ctl;
  591. mdp5_ctl_set_pipeline(ctl, intf, lm);
  592. }
  593. int mdp5_crtc_get_lm(struct drm_crtc *crtc)
  594. {
  595. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  596. return WARN_ON(!crtc) ? -EINVAL : mdp5_crtc->lm;
  597. }
  598. void mdp5_crtc_wait_for_commit_done(struct drm_crtc *crtc)
  599. {
  600. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  601. if (mdp5_crtc->cmd_mode)
  602. mdp5_crtc_wait_for_pp_done(crtc);
  603. else
  604. mdp5_crtc_wait_for_flush_done(crtc);
  605. }
  606. /* initialize crtc */
  607. struct drm_crtc *mdp5_crtc_init(struct drm_device *dev,
  608. struct drm_plane *plane, int id)
  609. {
  610. struct drm_crtc *crtc = NULL;
  611. struct mdp5_crtc *mdp5_crtc;
  612. mdp5_crtc = kzalloc(sizeof(*mdp5_crtc), GFP_KERNEL);
  613. if (!mdp5_crtc)
  614. return ERR_PTR(-ENOMEM);
  615. crtc = &mdp5_crtc->base;
  616. mdp5_crtc->id = id;
  617. mdp5_crtc->lm = GET_LM_ID(id);
  618. spin_lock_init(&mdp5_crtc->lm_lock);
  619. spin_lock_init(&mdp5_crtc->cursor.lock);
  620. init_completion(&mdp5_crtc->pp_completion);
  621. mdp5_crtc->vblank.irq = mdp5_crtc_vblank_irq;
  622. mdp5_crtc->err.irq = mdp5_crtc_err_irq;
  623. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &mdp5_crtc_funcs,
  624. NULL);
  625. drm_flip_work_init(&mdp5_crtc->unref_cursor_work,
  626. "unref cursor", unref_cursor_worker);
  627. drm_crtc_helper_add(crtc, &mdp5_crtc_helper_funcs);
  628. plane->crtc = crtc;
  629. return crtc;
  630. }