dsi_phy.h 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #ifndef __DSI_PHY_H__
  14. #define __DSI_PHY_H__
  15. #include <linux/regulator/consumer.h>
  16. #include "dsi.h"
  17. #define dsi_phy_read(offset) msm_readl((offset))
  18. #define dsi_phy_write(offset, data) msm_writel((data), (offset))
  19. struct msm_dsi_phy_ops {
  20. int (*enable)(struct msm_dsi_phy *phy, int src_pll_id,
  21. const unsigned long bit_rate, const unsigned long esc_rate);
  22. void (*disable)(struct msm_dsi_phy *phy);
  23. };
  24. struct msm_dsi_phy_cfg {
  25. enum msm_dsi_phy_type type;
  26. struct dsi_reg_config reg_cfg;
  27. struct msm_dsi_phy_ops ops;
  28. /*
  29. * Each cell {phy_id, pll_id} of the truth table indicates
  30. * if the source PLL selection bit should be set for each PHY.
  31. * Fill default H/W values in illegal cells, eg. cell {0, 1}.
  32. */
  33. bool src_pll_truthtable[DSI_MAX][DSI_MAX];
  34. const resource_size_t io_start[DSI_MAX];
  35. const int num_dsi_phy;
  36. };
  37. extern const struct msm_dsi_phy_cfg dsi_phy_28nm_hpm_cfgs;
  38. extern const struct msm_dsi_phy_cfg dsi_phy_28nm_lp_cfgs;
  39. extern const struct msm_dsi_phy_cfg dsi_phy_20nm_cfgs;
  40. extern const struct msm_dsi_phy_cfg dsi_phy_28nm_8960_cfgs;
  41. struct msm_dsi_dphy_timing {
  42. u32 clk_pre;
  43. u32 clk_post;
  44. u32 clk_zero;
  45. u32 clk_trail;
  46. u32 clk_prepare;
  47. u32 hs_exit;
  48. u32 hs_zero;
  49. u32 hs_prepare;
  50. u32 hs_trail;
  51. u32 hs_rqst;
  52. u32 ta_go;
  53. u32 ta_sure;
  54. u32 ta_get;
  55. };
  56. struct msm_dsi_phy {
  57. struct platform_device *pdev;
  58. void __iomem *base;
  59. void __iomem *reg_base;
  60. int id;
  61. struct clk *ahb_clk;
  62. struct regulator_bulk_data supplies[DSI_DEV_REGULATOR_MAX];
  63. struct msm_dsi_dphy_timing timing;
  64. const struct msm_dsi_phy_cfg *cfg;
  65. bool regulator_ldo_mode;
  66. struct msm_dsi_pll *pll;
  67. };
  68. /*
  69. * PHY internal functions
  70. */
  71. int msm_dsi_dphy_timing_calc(struct msm_dsi_dphy_timing *timing,
  72. const unsigned long bit_rate, const unsigned long esc_rate);
  73. void msm_dsi_phy_set_src_pll(struct msm_dsi_phy *phy, int pll_id, u32 reg,
  74. u32 bit_mask);
  75. #endif /* __DSI_PHY_H__ */