dsi_host.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/err.h>
  16. #include <linux/gpio.h>
  17. #include <linux/gpio/consumer.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_gpio.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/pinctrl/consumer.h>
  23. #include <linux/of_graph.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/mfd/syscon.h>
  27. #include <linux/regmap.h>
  28. #include <video/mipi_display.h>
  29. #include "dsi.h"
  30. #include "dsi.xml.h"
  31. #include "sfpb.xml.h"
  32. #include "dsi_cfg.h"
  33. static int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor)
  34. {
  35. u32 ver;
  36. if (!major || !minor)
  37. return -EINVAL;
  38. /*
  39. * From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0
  40. * makes all other registers 4-byte shifted down.
  41. *
  42. * In order to identify between DSI6G(v3) and beyond, and DSIv2 and
  43. * older, we read the DSI_VERSION register without any shift(offset
  44. * 0x1f0). In the case of DSIv2, this hast to be a non-zero value. In
  45. * the case of DSI6G, this has to be zero (the offset points to a
  46. * scratch register which we never touch)
  47. */
  48. ver = msm_readl(base + REG_DSI_VERSION);
  49. if (ver) {
  50. /* older dsi host, there is no register shift */
  51. ver = FIELD(ver, DSI_VERSION_MAJOR);
  52. if (ver <= MSM_DSI_VER_MAJOR_V2) {
  53. /* old versions */
  54. *major = ver;
  55. *minor = 0;
  56. return 0;
  57. } else {
  58. return -EINVAL;
  59. }
  60. } else {
  61. /*
  62. * newer host, offset 0 has 6G_HW_VERSION, the rest of the
  63. * registers are shifted down, read DSI_VERSION again with
  64. * the shifted offset
  65. */
  66. ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION);
  67. ver = FIELD(ver, DSI_VERSION_MAJOR);
  68. if (ver == MSM_DSI_VER_MAJOR_6G) {
  69. /* 6G version */
  70. *major = ver;
  71. *minor = msm_readl(base + REG_DSI_6G_HW_VERSION);
  72. return 0;
  73. } else {
  74. return -EINVAL;
  75. }
  76. }
  77. }
  78. #define DSI_ERR_STATE_ACK 0x0000
  79. #define DSI_ERR_STATE_TIMEOUT 0x0001
  80. #define DSI_ERR_STATE_DLN0_PHY 0x0002
  81. #define DSI_ERR_STATE_FIFO 0x0004
  82. #define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW 0x0008
  83. #define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION 0x0010
  84. #define DSI_ERR_STATE_PLL_UNLOCKED 0x0020
  85. #define DSI_CLK_CTRL_ENABLE_CLKS \
  86. (DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \
  87. DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \
  88. DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \
  89. DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK)
  90. struct msm_dsi_host {
  91. struct mipi_dsi_host base;
  92. struct platform_device *pdev;
  93. struct drm_device *dev;
  94. int id;
  95. void __iomem *ctrl_base;
  96. struct regulator_bulk_data supplies[DSI_DEV_REGULATOR_MAX];
  97. struct clk *bus_clks[DSI_BUS_CLK_MAX];
  98. struct clk *byte_clk;
  99. struct clk *esc_clk;
  100. struct clk *pixel_clk;
  101. struct clk *byte_clk_src;
  102. struct clk *pixel_clk_src;
  103. u32 byte_clk_rate;
  104. u32 esc_clk_rate;
  105. /* DSI v2 specific clocks */
  106. struct clk *src_clk;
  107. struct clk *esc_clk_src;
  108. struct clk *dsi_clk_src;
  109. u32 src_clk_rate;
  110. struct gpio_desc *disp_en_gpio;
  111. struct gpio_desc *te_gpio;
  112. const struct msm_dsi_cfg_handler *cfg_hnd;
  113. struct completion dma_comp;
  114. struct completion video_comp;
  115. struct mutex dev_mutex;
  116. struct mutex cmd_mutex;
  117. struct mutex clk_mutex;
  118. spinlock_t intr_lock; /* Protect interrupt ctrl register */
  119. u32 err_work_state;
  120. struct work_struct err_work;
  121. struct work_struct hpd_work;
  122. struct workqueue_struct *workqueue;
  123. /* DSI 6G TX buffer*/
  124. struct drm_gem_object *tx_gem_obj;
  125. /* DSI v2 TX buffer */
  126. void *tx_buf;
  127. dma_addr_t tx_buf_paddr;
  128. int tx_size;
  129. u8 *rx_buf;
  130. struct regmap *sfpb;
  131. struct drm_display_mode *mode;
  132. /* connected device info */
  133. struct device_node *device_node;
  134. unsigned int channel;
  135. unsigned int lanes;
  136. enum mipi_dsi_pixel_format format;
  137. unsigned long mode_flags;
  138. /* lane data parsed via DT */
  139. int dlane_swap;
  140. int num_data_lanes;
  141. u32 dma_cmd_ctrl_restore;
  142. bool registered;
  143. bool power_on;
  144. int irq;
  145. };
  146. static u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)
  147. {
  148. switch (fmt) {
  149. case MIPI_DSI_FMT_RGB565: return 16;
  150. case MIPI_DSI_FMT_RGB666_PACKED: return 18;
  151. case MIPI_DSI_FMT_RGB666:
  152. case MIPI_DSI_FMT_RGB888:
  153. default: return 24;
  154. }
  155. }
  156. static inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg)
  157. {
  158. return msm_readl(msm_host->ctrl_base + reg);
  159. }
  160. static inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data)
  161. {
  162. msm_writel(data, msm_host->ctrl_base + reg);
  163. }
  164. static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host);
  165. static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host);
  166. static const struct msm_dsi_cfg_handler *dsi_get_config(
  167. struct msm_dsi_host *msm_host)
  168. {
  169. const struct msm_dsi_cfg_handler *cfg_hnd = NULL;
  170. struct device *dev = &msm_host->pdev->dev;
  171. struct regulator *gdsc_reg;
  172. struct clk *ahb_clk;
  173. int ret;
  174. u32 major = 0, minor = 0;
  175. gdsc_reg = regulator_get(dev, "gdsc");
  176. if (IS_ERR(gdsc_reg)) {
  177. pr_err("%s: cannot get gdsc\n", __func__);
  178. goto exit;
  179. }
  180. ahb_clk = clk_get(dev, "iface_clk");
  181. if (IS_ERR(ahb_clk)) {
  182. pr_err("%s: cannot get interface clock\n", __func__);
  183. goto put_gdsc;
  184. }
  185. ret = regulator_enable(gdsc_reg);
  186. if (ret) {
  187. pr_err("%s: unable to enable gdsc\n", __func__);
  188. goto put_clk;
  189. }
  190. ret = clk_prepare_enable(ahb_clk);
  191. if (ret) {
  192. pr_err("%s: unable to enable ahb_clk\n", __func__);
  193. goto disable_gdsc;
  194. }
  195. ret = dsi_get_version(msm_host->ctrl_base, &major, &minor);
  196. if (ret) {
  197. pr_err("%s: Invalid version\n", __func__);
  198. goto disable_clks;
  199. }
  200. cfg_hnd = msm_dsi_cfg_get(major, minor);
  201. DBG("%s: Version %x:%x\n", __func__, major, minor);
  202. disable_clks:
  203. clk_disable_unprepare(ahb_clk);
  204. disable_gdsc:
  205. regulator_disable(gdsc_reg);
  206. put_clk:
  207. clk_put(ahb_clk);
  208. put_gdsc:
  209. regulator_put(gdsc_reg);
  210. exit:
  211. return cfg_hnd;
  212. }
  213. static inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host)
  214. {
  215. return container_of(host, struct msm_dsi_host, base);
  216. }
  217. static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host)
  218. {
  219. struct regulator_bulk_data *s = msm_host->supplies;
  220. const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
  221. int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
  222. int i;
  223. DBG("");
  224. for (i = num - 1; i >= 0; i--)
  225. if (regs[i].disable_load >= 0)
  226. regulator_set_load(s[i].consumer,
  227. regs[i].disable_load);
  228. regulator_bulk_disable(num, s);
  229. }
  230. static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host)
  231. {
  232. struct regulator_bulk_data *s = msm_host->supplies;
  233. const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
  234. int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
  235. int ret, i;
  236. DBG("");
  237. for (i = 0; i < num; i++) {
  238. if (regs[i].enable_load >= 0) {
  239. ret = regulator_set_load(s[i].consumer,
  240. regs[i].enable_load);
  241. if (ret < 0) {
  242. pr_err("regulator %d set op mode failed, %d\n",
  243. i, ret);
  244. goto fail;
  245. }
  246. }
  247. }
  248. ret = regulator_bulk_enable(num, s);
  249. if (ret < 0) {
  250. pr_err("regulator enable failed, %d\n", ret);
  251. goto fail;
  252. }
  253. return 0;
  254. fail:
  255. for (i--; i >= 0; i--)
  256. regulator_set_load(s[i].consumer, regs[i].disable_load);
  257. return ret;
  258. }
  259. static int dsi_regulator_init(struct msm_dsi_host *msm_host)
  260. {
  261. struct regulator_bulk_data *s = msm_host->supplies;
  262. const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
  263. int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
  264. int i, ret;
  265. for (i = 0; i < num; i++)
  266. s[i].supply = regs[i].name;
  267. ret = devm_regulator_bulk_get(&msm_host->pdev->dev, num, s);
  268. if (ret < 0) {
  269. pr_err("%s: failed to init regulator, ret=%d\n",
  270. __func__, ret);
  271. return ret;
  272. }
  273. return 0;
  274. }
  275. static int dsi_clk_init(struct msm_dsi_host *msm_host)
  276. {
  277. struct device *dev = &msm_host->pdev->dev;
  278. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  279. const struct msm_dsi_config *cfg = cfg_hnd->cfg;
  280. int i, ret = 0;
  281. /* get bus clocks */
  282. for (i = 0; i < cfg->num_bus_clks; i++) {
  283. msm_host->bus_clks[i] = devm_clk_get(dev,
  284. cfg->bus_clk_names[i]);
  285. if (IS_ERR(msm_host->bus_clks[i])) {
  286. ret = PTR_ERR(msm_host->bus_clks[i]);
  287. pr_err("%s: Unable to get %s, ret = %d\n",
  288. __func__, cfg->bus_clk_names[i], ret);
  289. goto exit;
  290. }
  291. }
  292. /* get link and source clocks */
  293. msm_host->byte_clk = devm_clk_get(dev, "byte_clk");
  294. if (IS_ERR(msm_host->byte_clk)) {
  295. ret = PTR_ERR(msm_host->byte_clk);
  296. pr_err("%s: can't find dsi_byte_clk. ret=%d\n",
  297. __func__, ret);
  298. msm_host->byte_clk = NULL;
  299. goto exit;
  300. }
  301. msm_host->pixel_clk = devm_clk_get(dev, "pixel_clk");
  302. if (IS_ERR(msm_host->pixel_clk)) {
  303. ret = PTR_ERR(msm_host->pixel_clk);
  304. pr_err("%s: can't find dsi_pixel_clk. ret=%d\n",
  305. __func__, ret);
  306. msm_host->pixel_clk = NULL;
  307. goto exit;
  308. }
  309. msm_host->esc_clk = devm_clk_get(dev, "core_clk");
  310. if (IS_ERR(msm_host->esc_clk)) {
  311. ret = PTR_ERR(msm_host->esc_clk);
  312. pr_err("%s: can't find dsi_esc_clk. ret=%d\n",
  313. __func__, ret);
  314. msm_host->esc_clk = NULL;
  315. goto exit;
  316. }
  317. msm_host->byte_clk_src = clk_get_parent(msm_host->byte_clk);
  318. if (!msm_host->byte_clk_src) {
  319. ret = -ENODEV;
  320. pr_err("%s: can't find byte_clk_src. ret=%d\n", __func__, ret);
  321. goto exit;
  322. }
  323. msm_host->pixel_clk_src = clk_get_parent(msm_host->pixel_clk);
  324. if (!msm_host->pixel_clk_src) {
  325. ret = -ENODEV;
  326. pr_err("%s: can't find pixel_clk_src. ret=%d\n", __func__, ret);
  327. goto exit;
  328. }
  329. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
  330. msm_host->src_clk = devm_clk_get(dev, "src_clk");
  331. if (IS_ERR(msm_host->src_clk)) {
  332. ret = PTR_ERR(msm_host->src_clk);
  333. pr_err("%s: can't find dsi_src_clk. ret=%d\n",
  334. __func__, ret);
  335. msm_host->src_clk = NULL;
  336. goto exit;
  337. }
  338. msm_host->esc_clk_src = clk_get_parent(msm_host->esc_clk);
  339. if (!msm_host->esc_clk_src) {
  340. ret = -ENODEV;
  341. pr_err("%s: can't get esc_clk_src. ret=%d\n",
  342. __func__, ret);
  343. goto exit;
  344. }
  345. msm_host->dsi_clk_src = clk_get_parent(msm_host->src_clk);
  346. if (!msm_host->dsi_clk_src) {
  347. ret = -ENODEV;
  348. pr_err("%s: can't get dsi_clk_src. ret=%d\n",
  349. __func__, ret);
  350. }
  351. }
  352. exit:
  353. return ret;
  354. }
  355. static int dsi_bus_clk_enable(struct msm_dsi_host *msm_host)
  356. {
  357. const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
  358. int i, ret;
  359. DBG("id=%d", msm_host->id);
  360. for (i = 0; i < cfg->num_bus_clks; i++) {
  361. ret = clk_prepare_enable(msm_host->bus_clks[i]);
  362. if (ret) {
  363. pr_err("%s: failed to enable bus clock %d ret %d\n",
  364. __func__, i, ret);
  365. goto err;
  366. }
  367. }
  368. return 0;
  369. err:
  370. for (; i > 0; i--)
  371. clk_disable_unprepare(msm_host->bus_clks[i]);
  372. return ret;
  373. }
  374. static void dsi_bus_clk_disable(struct msm_dsi_host *msm_host)
  375. {
  376. const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
  377. int i;
  378. DBG("");
  379. for (i = cfg->num_bus_clks - 1; i >= 0; i--)
  380. clk_disable_unprepare(msm_host->bus_clks[i]);
  381. }
  382. static int dsi_link_clk_enable_6g(struct msm_dsi_host *msm_host)
  383. {
  384. int ret;
  385. DBG("Set clk rates: pclk=%d, byteclk=%d",
  386. msm_host->mode->clock, msm_host->byte_clk_rate);
  387. ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
  388. if (ret) {
  389. pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
  390. goto error;
  391. }
  392. ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
  393. if (ret) {
  394. pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
  395. goto error;
  396. }
  397. ret = clk_prepare_enable(msm_host->esc_clk);
  398. if (ret) {
  399. pr_err("%s: Failed to enable dsi esc clk\n", __func__);
  400. goto error;
  401. }
  402. ret = clk_prepare_enable(msm_host->byte_clk);
  403. if (ret) {
  404. pr_err("%s: Failed to enable dsi byte clk\n", __func__);
  405. goto byte_clk_err;
  406. }
  407. ret = clk_prepare_enable(msm_host->pixel_clk);
  408. if (ret) {
  409. pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
  410. goto pixel_clk_err;
  411. }
  412. return 0;
  413. pixel_clk_err:
  414. clk_disable_unprepare(msm_host->byte_clk);
  415. byte_clk_err:
  416. clk_disable_unprepare(msm_host->esc_clk);
  417. error:
  418. return ret;
  419. }
  420. static int dsi_link_clk_enable_v2(struct msm_dsi_host *msm_host)
  421. {
  422. int ret;
  423. DBG("Set clk rates: pclk=%d, byteclk=%d, esc_clk=%d, dsi_src_clk=%d",
  424. msm_host->mode->clock, msm_host->byte_clk_rate,
  425. msm_host->esc_clk_rate, msm_host->src_clk_rate);
  426. ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
  427. if (ret) {
  428. pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
  429. goto error;
  430. }
  431. ret = clk_set_rate(msm_host->esc_clk, msm_host->esc_clk_rate);
  432. if (ret) {
  433. pr_err("%s: Failed to set rate esc clk, %d\n", __func__, ret);
  434. goto error;
  435. }
  436. ret = clk_set_rate(msm_host->src_clk, msm_host->src_clk_rate);
  437. if (ret) {
  438. pr_err("%s: Failed to set rate src clk, %d\n", __func__, ret);
  439. goto error;
  440. }
  441. ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
  442. if (ret) {
  443. pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
  444. goto error;
  445. }
  446. ret = clk_prepare_enable(msm_host->byte_clk);
  447. if (ret) {
  448. pr_err("%s: Failed to enable dsi byte clk\n", __func__);
  449. goto error;
  450. }
  451. ret = clk_prepare_enable(msm_host->esc_clk);
  452. if (ret) {
  453. pr_err("%s: Failed to enable dsi esc clk\n", __func__);
  454. goto esc_clk_err;
  455. }
  456. ret = clk_prepare_enable(msm_host->src_clk);
  457. if (ret) {
  458. pr_err("%s: Failed to enable dsi src clk\n", __func__);
  459. goto src_clk_err;
  460. }
  461. ret = clk_prepare_enable(msm_host->pixel_clk);
  462. if (ret) {
  463. pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
  464. goto pixel_clk_err;
  465. }
  466. return 0;
  467. pixel_clk_err:
  468. clk_disable_unprepare(msm_host->src_clk);
  469. src_clk_err:
  470. clk_disable_unprepare(msm_host->esc_clk);
  471. esc_clk_err:
  472. clk_disable_unprepare(msm_host->byte_clk);
  473. error:
  474. return ret;
  475. }
  476. static int dsi_link_clk_enable(struct msm_dsi_host *msm_host)
  477. {
  478. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  479. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G)
  480. return dsi_link_clk_enable_6g(msm_host);
  481. else
  482. return dsi_link_clk_enable_v2(msm_host);
  483. }
  484. static void dsi_link_clk_disable(struct msm_dsi_host *msm_host)
  485. {
  486. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  487. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
  488. clk_disable_unprepare(msm_host->esc_clk);
  489. clk_disable_unprepare(msm_host->pixel_clk);
  490. clk_disable_unprepare(msm_host->byte_clk);
  491. } else {
  492. clk_disable_unprepare(msm_host->pixel_clk);
  493. clk_disable_unprepare(msm_host->src_clk);
  494. clk_disable_unprepare(msm_host->esc_clk);
  495. clk_disable_unprepare(msm_host->byte_clk);
  496. }
  497. }
  498. static int dsi_clk_ctrl(struct msm_dsi_host *msm_host, bool enable)
  499. {
  500. int ret = 0;
  501. mutex_lock(&msm_host->clk_mutex);
  502. if (enable) {
  503. ret = dsi_bus_clk_enable(msm_host);
  504. if (ret) {
  505. pr_err("%s: Can not enable bus clk, %d\n",
  506. __func__, ret);
  507. goto unlock_ret;
  508. }
  509. ret = dsi_link_clk_enable(msm_host);
  510. if (ret) {
  511. pr_err("%s: Can not enable link clk, %d\n",
  512. __func__, ret);
  513. dsi_bus_clk_disable(msm_host);
  514. goto unlock_ret;
  515. }
  516. } else {
  517. dsi_link_clk_disable(msm_host);
  518. dsi_bus_clk_disable(msm_host);
  519. }
  520. unlock_ret:
  521. mutex_unlock(&msm_host->clk_mutex);
  522. return ret;
  523. }
  524. static int dsi_calc_clk_rate(struct msm_dsi_host *msm_host)
  525. {
  526. struct drm_display_mode *mode = msm_host->mode;
  527. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  528. u8 lanes = msm_host->lanes;
  529. u32 bpp = dsi_get_bpp(msm_host->format);
  530. u32 pclk_rate;
  531. if (!mode) {
  532. pr_err("%s: mode not set\n", __func__);
  533. return -EINVAL;
  534. }
  535. pclk_rate = mode->clock * 1000;
  536. if (lanes > 0) {
  537. msm_host->byte_clk_rate = (pclk_rate * bpp) / (8 * lanes);
  538. } else {
  539. pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__);
  540. msm_host->byte_clk_rate = (pclk_rate * bpp) / 8;
  541. }
  542. DBG("pclk=%d, bclk=%d", pclk_rate, msm_host->byte_clk_rate);
  543. msm_host->esc_clk_rate = clk_get_rate(msm_host->esc_clk);
  544. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
  545. unsigned int esc_mhz, esc_div;
  546. unsigned long byte_mhz;
  547. msm_host->src_clk_rate = (pclk_rate * bpp) / 8;
  548. /*
  549. * esc clock is byte clock followed by a 4 bit divider,
  550. * we need to find an escape clock frequency within the
  551. * mipi DSI spec range within the maximum divider limit
  552. * We iterate here between an escape clock frequencey
  553. * between 20 Mhz to 5 Mhz and pick up the first one
  554. * that can be supported by our divider
  555. */
  556. byte_mhz = msm_host->byte_clk_rate / 1000000;
  557. for (esc_mhz = 20; esc_mhz >= 5; esc_mhz--) {
  558. esc_div = DIV_ROUND_UP(byte_mhz, esc_mhz);
  559. /*
  560. * TODO: Ideally, we shouldn't know what sort of divider
  561. * is available in mmss_cc, we're just assuming that
  562. * it'll always be a 4 bit divider. Need to come up with
  563. * a better way here.
  564. */
  565. if (esc_div >= 1 && esc_div <= 16)
  566. break;
  567. }
  568. if (esc_mhz < 5)
  569. return -EINVAL;
  570. msm_host->esc_clk_rate = msm_host->byte_clk_rate / esc_div;
  571. DBG("esc=%d, src=%d", msm_host->esc_clk_rate,
  572. msm_host->src_clk_rate);
  573. }
  574. return 0;
  575. }
  576. static void dsi_phy_sw_reset(struct msm_dsi_host *msm_host)
  577. {
  578. DBG("");
  579. dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET);
  580. /* Make sure fully reset */
  581. wmb();
  582. udelay(1000);
  583. dsi_write(msm_host, REG_DSI_PHY_RESET, 0);
  584. udelay(100);
  585. }
  586. static void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable)
  587. {
  588. u32 intr;
  589. unsigned long flags;
  590. spin_lock_irqsave(&msm_host->intr_lock, flags);
  591. intr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
  592. if (enable)
  593. intr |= mask;
  594. else
  595. intr &= ~mask;
  596. DBG("intr=%x enable=%d", intr, enable);
  597. dsi_write(msm_host, REG_DSI_INTR_CTRL, intr);
  598. spin_unlock_irqrestore(&msm_host->intr_lock, flags);
  599. }
  600. static inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags)
  601. {
  602. if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  603. return BURST_MODE;
  604. else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  605. return NON_BURST_SYNCH_PULSE;
  606. return NON_BURST_SYNCH_EVENT;
  607. }
  608. static inline enum dsi_vid_dst_format dsi_get_vid_fmt(
  609. const enum mipi_dsi_pixel_format mipi_fmt)
  610. {
  611. switch (mipi_fmt) {
  612. case MIPI_DSI_FMT_RGB888: return VID_DST_FORMAT_RGB888;
  613. case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666_LOOSE;
  614. case MIPI_DSI_FMT_RGB666_PACKED: return VID_DST_FORMAT_RGB666;
  615. case MIPI_DSI_FMT_RGB565: return VID_DST_FORMAT_RGB565;
  616. default: return VID_DST_FORMAT_RGB888;
  617. }
  618. }
  619. static inline enum dsi_cmd_dst_format dsi_get_cmd_fmt(
  620. const enum mipi_dsi_pixel_format mipi_fmt)
  621. {
  622. switch (mipi_fmt) {
  623. case MIPI_DSI_FMT_RGB888: return CMD_DST_FORMAT_RGB888;
  624. case MIPI_DSI_FMT_RGB666_PACKED:
  625. case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666;
  626. case MIPI_DSI_FMT_RGB565: return CMD_DST_FORMAT_RGB565;
  627. default: return CMD_DST_FORMAT_RGB888;
  628. }
  629. }
  630. static void dsi_ctrl_config(struct msm_dsi_host *msm_host, bool enable,
  631. u32 clk_pre, u32 clk_post)
  632. {
  633. u32 flags = msm_host->mode_flags;
  634. enum mipi_dsi_pixel_format mipi_fmt = msm_host->format;
  635. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  636. u32 data = 0;
  637. if (!enable) {
  638. dsi_write(msm_host, REG_DSI_CTRL, 0);
  639. return;
  640. }
  641. if (flags & MIPI_DSI_MODE_VIDEO) {
  642. if (flags & MIPI_DSI_MODE_VIDEO_HSE)
  643. data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE;
  644. if (flags & MIPI_DSI_MODE_VIDEO_HFP)
  645. data |= DSI_VID_CFG0_HFP_POWER_STOP;
  646. if (flags & MIPI_DSI_MODE_VIDEO_HBP)
  647. data |= DSI_VID_CFG0_HBP_POWER_STOP;
  648. if (flags & MIPI_DSI_MODE_VIDEO_HSA)
  649. data |= DSI_VID_CFG0_HSA_POWER_STOP;
  650. /* Always set low power stop mode for BLLP
  651. * to let command engine send packets
  652. */
  653. data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP |
  654. DSI_VID_CFG0_BLLP_POWER_STOP;
  655. data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags));
  656. data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt));
  657. data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel);
  658. dsi_write(msm_host, REG_DSI_VID_CFG0, data);
  659. /* Do not swap RGB colors */
  660. data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB);
  661. dsi_write(msm_host, REG_DSI_VID_CFG1, 0);
  662. } else {
  663. /* Do not swap RGB colors */
  664. data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB);
  665. data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt));
  666. dsi_write(msm_host, REG_DSI_CMD_CFG0, data);
  667. data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) |
  668. DSI_CMD_CFG1_WR_MEM_CONTINUE(
  669. MIPI_DCS_WRITE_MEMORY_CONTINUE);
  670. /* Always insert DCS command */
  671. data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND;
  672. dsi_write(msm_host, REG_DSI_CMD_CFG1, data);
  673. }
  674. dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL,
  675. DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER |
  676. DSI_CMD_DMA_CTRL_LOW_POWER);
  677. data = 0;
  678. /* Always assume dedicated TE pin */
  679. data |= DSI_TRIG_CTRL_TE;
  680. data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE);
  681. data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW);
  682. data |= DSI_TRIG_CTRL_STREAM(msm_host->channel);
  683. if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
  684. (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_2))
  685. data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME;
  686. dsi_write(msm_host, REG_DSI_TRIG_CTRL, data);
  687. data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(clk_post) |
  688. DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(clk_pre);
  689. dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data);
  690. data = 0;
  691. if (!(flags & MIPI_DSI_MODE_EOT_PACKET))
  692. data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND;
  693. dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data);
  694. /* allow only ack-err-status to generate interrupt */
  695. dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0);
  696. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
  697. dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
  698. data = DSI_CTRL_CLK_EN;
  699. DBG("lane number=%d", msm_host->lanes);
  700. data |= ((DSI_CTRL_LANE0 << msm_host->lanes) - DSI_CTRL_LANE0);
  701. dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
  702. DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(msm_host->dlane_swap));
  703. if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
  704. dsi_write(msm_host, REG_DSI_LANE_CTRL,
  705. DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
  706. data |= DSI_CTRL_ENABLE;
  707. dsi_write(msm_host, REG_DSI_CTRL, data);
  708. }
  709. static void dsi_timing_setup(struct msm_dsi_host *msm_host)
  710. {
  711. struct drm_display_mode *mode = msm_host->mode;
  712. u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */
  713. u32 h_total = mode->htotal;
  714. u32 v_total = mode->vtotal;
  715. u32 hs_end = mode->hsync_end - mode->hsync_start;
  716. u32 vs_end = mode->vsync_end - mode->vsync_start;
  717. u32 ha_start = h_total - mode->hsync_start;
  718. u32 ha_end = ha_start + mode->hdisplay;
  719. u32 va_start = v_total - mode->vsync_start;
  720. u32 va_end = va_start + mode->vdisplay;
  721. u32 wc;
  722. DBG("");
  723. if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) {
  724. dsi_write(msm_host, REG_DSI_ACTIVE_H,
  725. DSI_ACTIVE_H_START(ha_start) |
  726. DSI_ACTIVE_H_END(ha_end));
  727. dsi_write(msm_host, REG_DSI_ACTIVE_V,
  728. DSI_ACTIVE_V_START(va_start) |
  729. DSI_ACTIVE_V_END(va_end));
  730. dsi_write(msm_host, REG_DSI_TOTAL,
  731. DSI_TOTAL_H_TOTAL(h_total - 1) |
  732. DSI_TOTAL_V_TOTAL(v_total - 1));
  733. dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC,
  734. DSI_ACTIVE_HSYNC_START(hs_start) |
  735. DSI_ACTIVE_HSYNC_END(hs_end));
  736. dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0);
  737. dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS,
  738. DSI_ACTIVE_VSYNC_VPOS_START(vs_start) |
  739. DSI_ACTIVE_VSYNC_VPOS_END(vs_end));
  740. } else { /* command mode */
  741. /* image data and 1 byte write_memory_start cmd */
  742. wc = mode->hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1;
  743. dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_CTRL,
  744. DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT(wc) |
  745. DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL(
  746. msm_host->channel) |
  747. DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE(
  748. MIPI_DSI_DCS_LONG_WRITE));
  749. dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_TOTAL,
  750. DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL(mode->hdisplay) |
  751. DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL(mode->vdisplay));
  752. }
  753. }
  754. static void dsi_sw_reset(struct msm_dsi_host *msm_host)
  755. {
  756. dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
  757. wmb(); /* clocks need to be enabled before reset */
  758. dsi_write(msm_host, REG_DSI_RESET, 1);
  759. wmb(); /* make sure reset happen */
  760. dsi_write(msm_host, REG_DSI_RESET, 0);
  761. }
  762. static void dsi_op_mode_config(struct msm_dsi_host *msm_host,
  763. bool video_mode, bool enable)
  764. {
  765. u32 dsi_ctrl;
  766. dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL);
  767. if (!enable) {
  768. dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN |
  769. DSI_CTRL_CMD_MODE_EN);
  770. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE |
  771. DSI_IRQ_MASK_VIDEO_DONE, 0);
  772. } else {
  773. if (video_mode) {
  774. dsi_ctrl |= DSI_CTRL_VID_MODE_EN;
  775. } else { /* command mode */
  776. dsi_ctrl |= DSI_CTRL_CMD_MODE_EN;
  777. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1);
  778. }
  779. dsi_ctrl |= DSI_CTRL_ENABLE;
  780. }
  781. dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl);
  782. }
  783. static void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host)
  784. {
  785. u32 data;
  786. data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL);
  787. if (mode == 0)
  788. data &= ~DSI_CMD_DMA_CTRL_LOW_POWER;
  789. else
  790. data |= DSI_CMD_DMA_CTRL_LOW_POWER;
  791. dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data);
  792. }
  793. static void dsi_wait4video_done(struct msm_dsi_host *msm_host)
  794. {
  795. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1);
  796. reinit_completion(&msm_host->video_comp);
  797. wait_for_completion_timeout(&msm_host->video_comp,
  798. msecs_to_jiffies(70));
  799. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0);
  800. }
  801. static void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host)
  802. {
  803. if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO))
  804. return;
  805. if (msm_host->power_on) {
  806. dsi_wait4video_done(msm_host);
  807. /* delay 4 ms to skip BLLP */
  808. usleep_range(2000, 4000);
  809. }
  810. }
  811. /* dsi_cmd */
  812. static int dsi_tx_buf_alloc(struct msm_dsi_host *msm_host, int size)
  813. {
  814. struct drm_device *dev = msm_host->dev;
  815. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  816. int ret;
  817. uint64_t iova;
  818. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
  819. mutex_lock(&dev->struct_mutex);
  820. msm_host->tx_gem_obj = msm_gem_new(dev, size, MSM_BO_UNCACHED);
  821. if (IS_ERR(msm_host->tx_gem_obj)) {
  822. ret = PTR_ERR(msm_host->tx_gem_obj);
  823. pr_err("%s: failed to allocate gem, %d\n",
  824. __func__, ret);
  825. msm_host->tx_gem_obj = NULL;
  826. mutex_unlock(&dev->struct_mutex);
  827. return ret;
  828. }
  829. ret = msm_gem_get_iova_locked(msm_host->tx_gem_obj, 0, &iova);
  830. mutex_unlock(&dev->struct_mutex);
  831. if (ret) {
  832. pr_err("%s: failed to get iova, %d\n", __func__, ret);
  833. return ret;
  834. }
  835. if (iova & 0x07) {
  836. pr_err("%s: buf NOT 8 bytes aligned\n", __func__);
  837. return -EINVAL;
  838. }
  839. msm_host->tx_size = msm_host->tx_gem_obj->size;
  840. } else {
  841. msm_host->tx_buf = dma_alloc_coherent(dev->dev, size,
  842. &msm_host->tx_buf_paddr, GFP_KERNEL);
  843. if (!msm_host->tx_buf) {
  844. ret = -ENOMEM;
  845. pr_err("%s: failed to allocate tx buf, %d\n",
  846. __func__, ret);
  847. return ret;
  848. }
  849. msm_host->tx_size = size;
  850. }
  851. return 0;
  852. }
  853. static void dsi_tx_buf_free(struct msm_dsi_host *msm_host)
  854. {
  855. struct drm_device *dev = msm_host->dev;
  856. if (msm_host->tx_gem_obj) {
  857. msm_gem_put_iova(msm_host->tx_gem_obj, 0);
  858. mutex_lock(&dev->struct_mutex);
  859. msm_gem_free_object(msm_host->tx_gem_obj);
  860. msm_host->tx_gem_obj = NULL;
  861. mutex_unlock(&dev->struct_mutex);
  862. }
  863. if (msm_host->tx_buf)
  864. dma_free_coherent(dev->dev, msm_host->tx_size, msm_host->tx_buf,
  865. msm_host->tx_buf_paddr);
  866. }
  867. /*
  868. * prepare cmd buffer to be txed
  869. */
  870. static int dsi_cmd_dma_add(struct msm_dsi_host *msm_host,
  871. const struct mipi_dsi_msg *msg)
  872. {
  873. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  874. struct mipi_dsi_packet packet;
  875. int len;
  876. int ret;
  877. u8 *data;
  878. ret = mipi_dsi_create_packet(&packet, msg);
  879. if (ret) {
  880. pr_err("%s: create packet failed, %d\n", __func__, ret);
  881. return ret;
  882. }
  883. len = (packet.size + 3) & (~0x3);
  884. if (len > msm_host->tx_size) {
  885. pr_err("%s: packet size is too big\n", __func__);
  886. return -EINVAL;
  887. }
  888. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
  889. data = msm_gem_get_vaddr(msm_host->tx_gem_obj);
  890. if (IS_ERR(data)) {
  891. ret = PTR_ERR(data);
  892. pr_err("%s: get vaddr failed, %d\n", __func__, ret);
  893. return ret;
  894. }
  895. } else {
  896. data = msm_host->tx_buf;
  897. }
  898. /* MSM specific command format in memory */
  899. data[0] = packet.header[1];
  900. data[1] = packet.header[2];
  901. data[2] = packet.header[0];
  902. data[3] = BIT(7); /* Last packet */
  903. if (mipi_dsi_packet_format_is_long(msg->type))
  904. data[3] |= BIT(6);
  905. if (msg->rx_buf && msg->rx_len)
  906. data[3] |= BIT(5);
  907. /* Long packet */
  908. if (packet.payload && packet.payload_length)
  909. memcpy(data + 4, packet.payload, packet.payload_length);
  910. /* Append 0xff to the end */
  911. if (packet.size < len)
  912. memset(data + packet.size, 0xff, len - packet.size);
  913. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G)
  914. msm_gem_put_vaddr(msm_host->tx_gem_obj);
  915. return len;
  916. }
  917. /*
  918. * dsi_short_read1_resp: 1 parameter
  919. */
  920. static int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg)
  921. {
  922. u8 *data = msg->rx_buf;
  923. if (data && (msg->rx_len >= 1)) {
  924. *data = buf[1]; /* strip out dcs type */
  925. return 1;
  926. } else {
  927. pr_err("%s: read data does not match with rx_buf len %zu\n",
  928. __func__, msg->rx_len);
  929. return -EINVAL;
  930. }
  931. }
  932. /*
  933. * dsi_short_read2_resp: 2 parameter
  934. */
  935. static int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg)
  936. {
  937. u8 *data = msg->rx_buf;
  938. if (data && (msg->rx_len >= 2)) {
  939. data[0] = buf[1]; /* strip out dcs type */
  940. data[1] = buf[2];
  941. return 2;
  942. } else {
  943. pr_err("%s: read data does not match with rx_buf len %zu\n",
  944. __func__, msg->rx_len);
  945. return -EINVAL;
  946. }
  947. }
  948. static int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg)
  949. {
  950. /* strip out 4 byte dcs header */
  951. if (msg->rx_buf && msg->rx_len)
  952. memcpy(msg->rx_buf, buf + 4, msg->rx_len);
  953. return msg->rx_len;
  954. }
  955. static int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len)
  956. {
  957. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  958. int ret;
  959. uint64_t dma_base;
  960. bool triggered;
  961. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
  962. ret = msm_gem_get_iova(msm_host->tx_gem_obj, 0, &dma_base);
  963. if (ret) {
  964. pr_err("%s: failed to get iova: %d\n", __func__, ret);
  965. return ret;
  966. }
  967. } else {
  968. dma_base = msm_host->tx_buf_paddr;
  969. }
  970. reinit_completion(&msm_host->dma_comp);
  971. dsi_wait4video_eng_busy(msm_host);
  972. triggered = msm_dsi_manager_cmd_xfer_trigger(
  973. msm_host->id, dma_base, len);
  974. if (triggered) {
  975. ret = wait_for_completion_timeout(&msm_host->dma_comp,
  976. msecs_to_jiffies(200));
  977. DBG("ret=%d", ret);
  978. if (ret == 0)
  979. ret = -ETIMEDOUT;
  980. else
  981. ret = len;
  982. } else
  983. ret = len;
  984. return ret;
  985. }
  986. static int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host,
  987. u8 *buf, int rx_byte, int pkt_size)
  988. {
  989. u32 *lp, *temp, data;
  990. int i, j = 0, cnt;
  991. u32 read_cnt;
  992. u8 reg[16];
  993. int repeated_bytes = 0;
  994. int buf_offset = buf - msm_host->rx_buf;
  995. lp = (u32 *)buf;
  996. temp = (u32 *)reg;
  997. cnt = (rx_byte + 3) >> 2;
  998. if (cnt > 4)
  999. cnt = 4; /* 4 x 32 bits registers only */
  1000. if (rx_byte == 4)
  1001. read_cnt = 4;
  1002. else
  1003. read_cnt = pkt_size + 6;
  1004. /*
  1005. * In case of multiple reads from the panel, after the first read, there
  1006. * is possibility that there are some bytes in the payload repeating in
  1007. * the RDBK_DATA registers. Since we read all the parameters from the
  1008. * panel right from the first byte for every pass. We need to skip the
  1009. * repeating bytes and then append the new parameters to the rx buffer.
  1010. */
  1011. if (read_cnt > 16) {
  1012. int bytes_shifted;
  1013. /* Any data more than 16 bytes will be shifted out.
  1014. * The temp read buffer should already contain these bytes.
  1015. * The remaining bytes in read buffer are the repeated bytes.
  1016. */
  1017. bytes_shifted = read_cnt - 16;
  1018. repeated_bytes = buf_offset - bytes_shifted;
  1019. }
  1020. for (i = cnt - 1; i >= 0; i--) {
  1021. data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i));
  1022. *temp++ = ntohl(data); /* to host byte order */
  1023. DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data));
  1024. }
  1025. for (i = repeated_bytes; i < 16; i++)
  1026. buf[j++] = reg[i];
  1027. return j;
  1028. }
  1029. static int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host,
  1030. const struct mipi_dsi_msg *msg)
  1031. {
  1032. int len, ret;
  1033. int bllp_len = msm_host->mode->hdisplay *
  1034. dsi_get_bpp(msm_host->format) / 8;
  1035. len = dsi_cmd_dma_add(msm_host, msg);
  1036. if (!len) {
  1037. pr_err("%s: failed to add cmd type = 0x%x\n",
  1038. __func__, msg->type);
  1039. return -EINVAL;
  1040. }
  1041. /* for video mode, do not send cmds more than
  1042. * one pixel line, since it only transmit it
  1043. * during BLLP.
  1044. */
  1045. /* TODO: if the command is sent in LP mode, the bit rate is only
  1046. * half of esc clk rate. In this case, if the video is already
  1047. * actively streaming, we need to check more carefully if the
  1048. * command can be fit into one BLLP.
  1049. */
  1050. if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) {
  1051. pr_err("%s: cmd cannot fit into BLLP period, len=%d\n",
  1052. __func__, len);
  1053. return -EINVAL;
  1054. }
  1055. ret = dsi_cmd_dma_tx(msm_host, len);
  1056. if (ret < len) {
  1057. pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d\n",
  1058. __func__, msg->type, (*(u8 *)(msg->tx_buf)), len);
  1059. return -ECOMM;
  1060. }
  1061. return len;
  1062. }
  1063. static void dsi_sw_reset_restore(struct msm_dsi_host *msm_host)
  1064. {
  1065. u32 data0, data1;
  1066. data0 = dsi_read(msm_host, REG_DSI_CTRL);
  1067. data1 = data0;
  1068. data1 &= ~DSI_CTRL_ENABLE;
  1069. dsi_write(msm_host, REG_DSI_CTRL, data1);
  1070. /*
  1071. * dsi controller need to be disabled before
  1072. * clocks turned on
  1073. */
  1074. wmb();
  1075. dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
  1076. wmb(); /* make sure clocks enabled */
  1077. /* dsi controller can only be reset while clocks are running */
  1078. dsi_write(msm_host, REG_DSI_RESET, 1);
  1079. wmb(); /* make sure reset happen */
  1080. dsi_write(msm_host, REG_DSI_RESET, 0);
  1081. wmb(); /* controller out of reset */
  1082. dsi_write(msm_host, REG_DSI_CTRL, data0);
  1083. wmb(); /* make sure dsi controller enabled again */
  1084. }
  1085. static void dsi_hpd_worker(struct work_struct *work)
  1086. {
  1087. struct msm_dsi_host *msm_host =
  1088. container_of(work, struct msm_dsi_host, hpd_work);
  1089. drm_helper_hpd_irq_event(msm_host->dev);
  1090. }
  1091. static void dsi_err_worker(struct work_struct *work)
  1092. {
  1093. struct msm_dsi_host *msm_host =
  1094. container_of(work, struct msm_dsi_host, err_work);
  1095. u32 status = msm_host->err_work_state;
  1096. pr_err_ratelimited("%s: status=%x\n", __func__, status);
  1097. if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW)
  1098. dsi_sw_reset_restore(msm_host);
  1099. /* It is safe to clear here because error irq is disabled. */
  1100. msm_host->err_work_state = 0;
  1101. /* enable dsi error interrupt */
  1102. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
  1103. }
  1104. static void dsi_ack_err_status(struct msm_dsi_host *msm_host)
  1105. {
  1106. u32 status;
  1107. status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS);
  1108. if (status) {
  1109. dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status);
  1110. /* Writing of an extra 0 needed to clear error bits */
  1111. dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0);
  1112. msm_host->err_work_state |= DSI_ERR_STATE_ACK;
  1113. }
  1114. }
  1115. static void dsi_timeout_status(struct msm_dsi_host *msm_host)
  1116. {
  1117. u32 status;
  1118. status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS);
  1119. if (status) {
  1120. dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status);
  1121. msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT;
  1122. }
  1123. }
  1124. static void dsi_dln0_phy_err(struct msm_dsi_host *msm_host)
  1125. {
  1126. u32 status;
  1127. status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR);
  1128. if (status & (DSI_DLN0_PHY_ERR_DLN0_ERR_ESC |
  1129. DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC |
  1130. DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL |
  1131. DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 |
  1132. DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1)) {
  1133. dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status);
  1134. msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY;
  1135. }
  1136. }
  1137. static void dsi_fifo_status(struct msm_dsi_host *msm_host)
  1138. {
  1139. u32 status;
  1140. status = dsi_read(msm_host, REG_DSI_FIFO_STATUS);
  1141. /* fifo underflow, overflow */
  1142. if (status) {
  1143. dsi_write(msm_host, REG_DSI_FIFO_STATUS, status);
  1144. msm_host->err_work_state |= DSI_ERR_STATE_FIFO;
  1145. if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW)
  1146. msm_host->err_work_state |=
  1147. DSI_ERR_STATE_MDP_FIFO_UNDERFLOW;
  1148. }
  1149. }
  1150. static void dsi_status(struct msm_dsi_host *msm_host)
  1151. {
  1152. u32 status;
  1153. status = dsi_read(msm_host, REG_DSI_STATUS0);
  1154. if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) {
  1155. dsi_write(msm_host, REG_DSI_STATUS0, status);
  1156. msm_host->err_work_state |=
  1157. DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION;
  1158. }
  1159. }
  1160. static void dsi_clk_status(struct msm_dsi_host *msm_host)
  1161. {
  1162. u32 status;
  1163. status = dsi_read(msm_host, REG_DSI_CLK_STATUS);
  1164. if (status & DSI_CLK_STATUS_PLL_UNLOCKED) {
  1165. dsi_write(msm_host, REG_DSI_CLK_STATUS, status);
  1166. msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED;
  1167. }
  1168. }
  1169. static void dsi_error(struct msm_dsi_host *msm_host)
  1170. {
  1171. /* disable dsi error interrupt */
  1172. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0);
  1173. dsi_clk_status(msm_host);
  1174. dsi_fifo_status(msm_host);
  1175. dsi_ack_err_status(msm_host);
  1176. dsi_timeout_status(msm_host);
  1177. dsi_status(msm_host);
  1178. dsi_dln0_phy_err(msm_host);
  1179. queue_work(msm_host->workqueue, &msm_host->err_work);
  1180. }
  1181. static irqreturn_t dsi_host_irq(int irq, void *ptr)
  1182. {
  1183. struct msm_dsi_host *msm_host = ptr;
  1184. u32 isr;
  1185. unsigned long flags;
  1186. if (!msm_host->ctrl_base)
  1187. return IRQ_HANDLED;
  1188. spin_lock_irqsave(&msm_host->intr_lock, flags);
  1189. isr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
  1190. dsi_write(msm_host, REG_DSI_INTR_CTRL, isr);
  1191. spin_unlock_irqrestore(&msm_host->intr_lock, flags);
  1192. DBG("isr=0x%x, id=%d", isr, msm_host->id);
  1193. if (isr & DSI_IRQ_ERROR)
  1194. dsi_error(msm_host);
  1195. if (isr & DSI_IRQ_VIDEO_DONE)
  1196. complete(&msm_host->video_comp);
  1197. if (isr & DSI_IRQ_CMD_DMA_DONE)
  1198. complete(&msm_host->dma_comp);
  1199. return IRQ_HANDLED;
  1200. }
  1201. static int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host,
  1202. struct device *panel_device)
  1203. {
  1204. msm_host->disp_en_gpio = devm_gpiod_get_optional(panel_device,
  1205. "disp-enable",
  1206. GPIOD_OUT_LOW);
  1207. if (IS_ERR(msm_host->disp_en_gpio)) {
  1208. DBG("cannot get disp-enable-gpios %ld",
  1209. PTR_ERR(msm_host->disp_en_gpio));
  1210. return PTR_ERR(msm_host->disp_en_gpio);
  1211. }
  1212. msm_host->te_gpio = devm_gpiod_get_optional(panel_device, "disp-te",
  1213. GPIOD_IN);
  1214. if (IS_ERR(msm_host->te_gpio)) {
  1215. DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio));
  1216. return PTR_ERR(msm_host->te_gpio);
  1217. }
  1218. return 0;
  1219. }
  1220. static int dsi_host_attach(struct mipi_dsi_host *host,
  1221. struct mipi_dsi_device *dsi)
  1222. {
  1223. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1224. int ret;
  1225. if (dsi->lanes > msm_host->num_data_lanes)
  1226. return -EINVAL;
  1227. msm_host->channel = dsi->channel;
  1228. msm_host->lanes = dsi->lanes;
  1229. msm_host->format = dsi->format;
  1230. msm_host->mode_flags = dsi->mode_flags;
  1231. /* Some gpios defined in panel DT need to be controlled by host */
  1232. ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev);
  1233. if (ret)
  1234. return ret;
  1235. DBG("id=%d", msm_host->id);
  1236. if (msm_host->dev)
  1237. queue_work(msm_host->workqueue, &msm_host->hpd_work);
  1238. return 0;
  1239. }
  1240. static int dsi_host_detach(struct mipi_dsi_host *host,
  1241. struct mipi_dsi_device *dsi)
  1242. {
  1243. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1244. msm_host->device_node = NULL;
  1245. DBG("id=%d", msm_host->id);
  1246. if (msm_host->dev)
  1247. queue_work(msm_host->workqueue, &msm_host->hpd_work);
  1248. return 0;
  1249. }
  1250. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
  1251. const struct mipi_dsi_msg *msg)
  1252. {
  1253. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1254. int ret;
  1255. if (!msg || !msm_host->power_on)
  1256. return -EINVAL;
  1257. mutex_lock(&msm_host->cmd_mutex);
  1258. ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg);
  1259. mutex_unlock(&msm_host->cmd_mutex);
  1260. return ret;
  1261. }
  1262. static struct mipi_dsi_host_ops dsi_host_ops = {
  1263. .attach = dsi_host_attach,
  1264. .detach = dsi_host_detach,
  1265. .transfer = dsi_host_transfer,
  1266. };
  1267. /*
  1268. * List of supported physical to logical lane mappings.
  1269. * For example, the 2nd entry represents the following mapping:
  1270. *
  1271. * "3012": Logic 3->Phys 0; Logic 0->Phys 1; Logic 1->Phys 2; Logic 2->Phys 3;
  1272. */
  1273. static const int supported_data_lane_swaps[][4] = {
  1274. { 0, 1, 2, 3 },
  1275. { 3, 0, 1, 2 },
  1276. { 2, 3, 0, 1 },
  1277. { 1, 2, 3, 0 },
  1278. { 0, 3, 2, 1 },
  1279. { 1, 0, 3, 2 },
  1280. { 2, 1, 0, 3 },
  1281. { 3, 2, 1, 0 },
  1282. };
  1283. static int dsi_host_parse_lane_data(struct msm_dsi_host *msm_host,
  1284. struct device_node *ep)
  1285. {
  1286. struct device *dev = &msm_host->pdev->dev;
  1287. struct property *prop;
  1288. u32 lane_map[4];
  1289. int ret, i, len, num_lanes;
  1290. prop = of_find_property(ep, "data-lanes", &len);
  1291. if (!prop) {
  1292. dev_dbg(dev, "failed to find data lane mapping\n");
  1293. return -EINVAL;
  1294. }
  1295. num_lanes = len / sizeof(u32);
  1296. if (num_lanes < 1 || num_lanes > 4) {
  1297. dev_err(dev, "bad number of data lanes\n");
  1298. return -EINVAL;
  1299. }
  1300. msm_host->num_data_lanes = num_lanes;
  1301. ret = of_property_read_u32_array(ep, "data-lanes", lane_map,
  1302. num_lanes);
  1303. if (ret) {
  1304. dev_err(dev, "failed to read lane data\n");
  1305. return ret;
  1306. }
  1307. /*
  1308. * compare DT specified physical-logical lane mappings with the ones
  1309. * supported by hardware
  1310. */
  1311. for (i = 0; i < ARRAY_SIZE(supported_data_lane_swaps); i++) {
  1312. const int *swap = supported_data_lane_swaps[i];
  1313. int j;
  1314. /*
  1315. * the data-lanes array we get from DT has a logical->physical
  1316. * mapping. The "data lane swap" register field represents
  1317. * supported configurations in a physical->logical mapping.
  1318. * Translate the DT mapping to what we understand and find a
  1319. * configuration that works.
  1320. */
  1321. for (j = 0; j < num_lanes; j++) {
  1322. if (lane_map[j] < 0 || lane_map[j] > 3)
  1323. dev_err(dev, "bad physical lane entry %u\n",
  1324. lane_map[j]);
  1325. if (swap[lane_map[j]] != j)
  1326. break;
  1327. }
  1328. if (j == num_lanes) {
  1329. msm_host->dlane_swap = i;
  1330. return 0;
  1331. }
  1332. }
  1333. return -EINVAL;
  1334. }
  1335. static int dsi_host_parse_dt(struct msm_dsi_host *msm_host)
  1336. {
  1337. struct device *dev = &msm_host->pdev->dev;
  1338. struct device_node *np = dev->of_node;
  1339. struct device_node *endpoint, *device_node;
  1340. int ret;
  1341. /*
  1342. * Get the endpoint of the output port of the DSI host. In our case,
  1343. * this is mapped to port number with reg = 1. Don't return an error if
  1344. * the remote endpoint isn't defined. It's possible that there is
  1345. * nothing connected to the dsi output.
  1346. */
  1347. endpoint = of_graph_get_endpoint_by_regs(np, 1, -1);
  1348. if (!endpoint) {
  1349. dev_dbg(dev, "%s: no endpoint\n", __func__);
  1350. return 0;
  1351. }
  1352. ret = dsi_host_parse_lane_data(msm_host, endpoint);
  1353. if (ret) {
  1354. dev_err(dev, "%s: invalid lane configuration %d\n",
  1355. __func__, ret);
  1356. goto err;
  1357. }
  1358. /* Get panel node from the output port's endpoint data */
  1359. device_node = of_graph_get_remote_port_parent(endpoint);
  1360. if (!device_node) {
  1361. dev_err(dev, "%s: no valid device\n", __func__);
  1362. ret = -ENODEV;
  1363. goto err;
  1364. }
  1365. msm_host->device_node = device_node;
  1366. if (of_property_read_bool(np, "syscon-sfpb")) {
  1367. msm_host->sfpb = syscon_regmap_lookup_by_phandle(np,
  1368. "syscon-sfpb");
  1369. if (IS_ERR(msm_host->sfpb)) {
  1370. dev_err(dev, "%s: failed to get sfpb regmap\n",
  1371. __func__);
  1372. ret = PTR_ERR(msm_host->sfpb);
  1373. }
  1374. }
  1375. of_node_put(device_node);
  1376. err:
  1377. of_node_put(endpoint);
  1378. return ret;
  1379. }
  1380. static int dsi_host_get_id(struct msm_dsi_host *msm_host)
  1381. {
  1382. struct platform_device *pdev = msm_host->pdev;
  1383. const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
  1384. struct resource *res;
  1385. int i;
  1386. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dsi_ctrl");
  1387. if (!res)
  1388. return -EINVAL;
  1389. for (i = 0; i < cfg->num_dsi; i++) {
  1390. if (cfg->io_start[i] == res->start)
  1391. return i;
  1392. }
  1393. return -EINVAL;
  1394. }
  1395. int msm_dsi_host_init(struct msm_dsi *msm_dsi)
  1396. {
  1397. struct msm_dsi_host *msm_host = NULL;
  1398. struct platform_device *pdev = msm_dsi->pdev;
  1399. int ret;
  1400. msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL);
  1401. if (!msm_host) {
  1402. pr_err("%s: FAILED: cannot alloc dsi host\n",
  1403. __func__);
  1404. ret = -ENOMEM;
  1405. goto fail;
  1406. }
  1407. msm_host->pdev = pdev;
  1408. ret = dsi_host_parse_dt(msm_host);
  1409. if (ret) {
  1410. pr_err("%s: failed to parse dt\n", __func__);
  1411. goto fail;
  1412. }
  1413. msm_host->ctrl_base = msm_ioremap(pdev, "dsi_ctrl", "DSI CTRL");
  1414. if (IS_ERR(msm_host->ctrl_base)) {
  1415. pr_err("%s: unable to map Dsi ctrl base\n", __func__);
  1416. ret = PTR_ERR(msm_host->ctrl_base);
  1417. goto fail;
  1418. }
  1419. msm_host->cfg_hnd = dsi_get_config(msm_host);
  1420. if (!msm_host->cfg_hnd) {
  1421. ret = -EINVAL;
  1422. pr_err("%s: get config failed\n", __func__);
  1423. goto fail;
  1424. }
  1425. msm_host->id = dsi_host_get_id(msm_host);
  1426. if (msm_host->id < 0) {
  1427. ret = msm_host->id;
  1428. pr_err("%s: unable to identify DSI host index\n", __func__);
  1429. goto fail;
  1430. }
  1431. /* fixup base address by io offset */
  1432. msm_host->ctrl_base += msm_host->cfg_hnd->cfg->io_offset;
  1433. ret = dsi_regulator_init(msm_host);
  1434. if (ret) {
  1435. pr_err("%s: regulator init failed\n", __func__);
  1436. goto fail;
  1437. }
  1438. ret = dsi_clk_init(msm_host);
  1439. if (ret) {
  1440. pr_err("%s: unable to initialize dsi clks\n", __func__);
  1441. goto fail;
  1442. }
  1443. msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL);
  1444. if (!msm_host->rx_buf) {
  1445. pr_err("%s: alloc rx temp buf failed\n", __func__);
  1446. goto fail;
  1447. }
  1448. init_completion(&msm_host->dma_comp);
  1449. init_completion(&msm_host->video_comp);
  1450. mutex_init(&msm_host->dev_mutex);
  1451. mutex_init(&msm_host->cmd_mutex);
  1452. mutex_init(&msm_host->clk_mutex);
  1453. spin_lock_init(&msm_host->intr_lock);
  1454. /* setup workqueue */
  1455. msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0);
  1456. INIT_WORK(&msm_host->err_work, dsi_err_worker);
  1457. INIT_WORK(&msm_host->hpd_work, dsi_hpd_worker);
  1458. msm_dsi->host = &msm_host->base;
  1459. msm_dsi->id = msm_host->id;
  1460. DBG("Dsi Host %d initialized", msm_host->id);
  1461. return 0;
  1462. fail:
  1463. return ret;
  1464. }
  1465. void msm_dsi_host_destroy(struct mipi_dsi_host *host)
  1466. {
  1467. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1468. DBG("");
  1469. dsi_tx_buf_free(msm_host);
  1470. if (msm_host->workqueue) {
  1471. flush_workqueue(msm_host->workqueue);
  1472. destroy_workqueue(msm_host->workqueue);
  1473. msm_host->workqueue = NULL;
  1474. }
  1475. mutex_destroy(&msm_host->clk_mutex);
  1476. mutex_destroy(&msm_host->cmd_mutex);
  1477. mutex_destroy(&msm_host->dev_mutex);
  1478. }
  1479. int msm_dsi_host_modeset_init(struct mipi_dsi_host *host,
  1480. struct drm_device *dev)
  1481. {
  1482. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1483. struct platform_device *pdev = msm_host->pdev;
  1484. int ret;
  1485. msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1486. if (msm_host->irq < 0) {
  1487. ret = msm_host->irq;
  1488. dev_err(dev->dev, "failed to get irq: %d\n", ret);
  1489. return ret;
  1490. }
  1491. ret = devm_request_irq(&pdev->dev, msm_host->irq,
  1492. dsi_host_irq, IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1493. "dsi_isr", msm_host);
  1494. if (ret < 0) {
  1495. dev_err(&pdev->dev, "failed to request IRQ%u: %d\n",
  1496. msm_host->irq, ret);
  1497. return ret;
  1498. }
  1499. msm_host->dev = dev;
  1500. ret = dsi_tx_buf_alloc(msm_host, SZ_4K);
  1501. if (ret) {
  1502. pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret);
  1503. return ret;
  1504. }
  1505. return 0;
  1506. }
  1507. int msm_dsi_host_register(struct mipi_dsi_host *host, bool check_defer)
  1508. {
  1509. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1510. int ret;
  1511. /* Register mipi dsi host */
  1512. if (!msm_host->registered) {
  1513. host->dev = &msm_host->pdev->dev;
  1514. host->ops = &dsi_host_ops;
  1515. ret = mipi_dsi_host_register(host);
  1516. if (ret)
  1517. return ret;
  1518. msm_host->registered = true;
  1519. /* If the panel driver has not been probed after host register,
  1520. * we should defer the host's probe.
  1521. * It makes sure panel is connected when fbcon detects
  1522. * connector status and gets the proper display mode to
  1523. * create framebuffer.
  1524. * Don't try to defer if there is nothing connected to the dsi
  1525. * output
  1526. */
  1527. if (check_defer && msm_host->device_node) {
  1528. if (!of_drm_find_panel(msm_host->device_node))
  1529. if (!of_drm_find_bridge(msm_host->device_node))
  1530. return -EPROBE_DEFER;
  1531. }
  1532. }
  1533. return 0;
  1534. }
  1535. void msm_dsi_host_unregister(struct mipi_dsi_host *host)
  1536. {
  1537. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1538. if (msm_host->registered) {
  1539. mipi_dsi_host_unregister(host);
  1540. host->dev = NULL;
  1541. host->ops = NULL;
  1542. msm_host->registered = false;
  1543. }
  1544. }
  1545. int msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host,
  1546. const struct mipi_dsi_msg *msg)
  1547. {
  1548. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1549. /* TODO: make sure dsi_cmd_mdp is idle.
  1550. * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME
  1551. * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed.
  1552. * How to handle the old versions? Wait for mdp cmd done?
  1553. */
  1554. /*
  1555. * mdss interrupt is generated in mdp core clock domain
  1556. * mdp clock need to be enabled to receive dsi interrupt
  1557. */
  1558. dsi_clk_ctrl(msm_host, 1);
  1559. /* TODO: vote for bus bandwidth */
  1560. if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
  1561. dsi_set_tx_power_mode(0, msm_host);
  1562. msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL);
  1563. dsi_write(msm_host, REG_DSI_CTRL,
  1564. msm_host->dma_cmd_ctrl_restore |
  1565. DSI_CTRL_CMD_MODE_EN |
  1566. DSI_CTRL_ENABLE);
  1567. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1);
  1568. return 0;
  1569. }
  1570. void msm_dsi_host_xfer_restore(struct mipi_dsi_host *host,
  1571. const struct mipi_dsi_msg *msg)
  1572. {
  1573. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1574. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0);
  1575. dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore);
  1576. if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
  1577. dsi_set_tx_power_mode(1, msm_host);
  1578. /* TODO: unvote for bus bandwidth */
  1579. dsi_clk_ctrl(msm_host, 0);
  1580. }
  1581. int msm_dsi_host_cmd_tx(struct mipi_dsi_host *host,
  1582. const struct mipi_dsi_msg *msg)
  1583. {
  1584. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1585. return dsi_cmds2buf_tx(msm_host, msg);
  1586. }
  1587. int msm_dsi_host_cmd_rx(struct mipi_dsi_host *host,
  1588. const struct mipi_dsi_msg *msg)
  1589. {
  1590. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1591. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  1592. int data_byte, rx_byte, dlen, end;
  1593. int short_response, diff, pkt_size, ret = 0;
  1594. char cmd;
  1595. int rlen = msg->rx_len;
  1596. u8 *buf;
  1597. if (rlen <= 2) {
  1598. short_response = 1;
  1599. pkt_size = rlen;
  1600. rx_byte = 4;
  1601. } else {
  1602. short_response = 0;
  1603. data_byte = 10; /* first read */
  1604. if (rlen < data_byte)
  1605. pkt_size = rlen;
  1606. else
  1607. pkt_size = data_byte;
  1608. rx_byte = data_byte + 6; /* 4 header + 2 crc */
  1609. }
  1610. buf = msm_host->rx_buf;
  1611. end = 0;
  1612. while (!end) {
  1613. u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8};
  1614. struct mipi_dsi_msg max_pkt_size_msg = {
  1615. .channel = msg->channel,
  1616. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1617. .tx_len = 2,
  1618. .tx_buf = tx,
  1619. };
  1620. DBG("rlen=%d pkt_size=%d rx_byte=%d",
  1621. rlen, pkt_size, rx_byte);
  1622. ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg);
  1623. if (ret < 2) {
  1624. pr_err("%s: Set max pkt size failed, %d\n",
  1625. __func__, ret);
  1626. return -EINVAL;
  1627. }
  1628. if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
  1629. (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) {
  1630. /* Clear the RDBK_DATA registers */
  1631. dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL,
  1632. DSI_RDBK_DATA_CTRL_CLR);
  1633. wmb(); /* make sure the RDBK registers are cleared */
  1634. dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0);
  1635. wmb(); /* release cleared status before transfer */
  1636. }
  1637. ret = dsi_cmds2buf_tx(msm_host, msg);
  1638. if (ret < msg->tx_len) {
  1639. pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret);
  1640. return ret;
  1641. }
  1642. /*
  1643. * once cmd_dma_done interrupt received,
  1644. * return data from client is ready and stored
  1645. * at RDBK_DATA register already
  1646. * since rx fifo is 16 bytes, dcs header is kept at first loop,
  1647. * after that dcs header lost during shift into registers
  1648. */
  1649. dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size);
  1650. if (dlen <= 0)
  1651. return 0;
  1652. if (short_response)
  1653. break;
  1654. if (rlen <= data_byte) {
  1655. diff = data_byte - rlen;
  1656. end = 1;
  1657. } else {
  1658. diff = 0;
  1659. rlen -= data_byte;
  1660. }
  1661. if (!end) {
  1662. dlen -= 2; /* 2 crc */
  1663. dlen -= diff;
  1664. buf += dlen; /* next start position */
  1665. data_byte = 14; /* NOT first read */
  1666. if (rlen < data_byte)
  1667. pkt_size += rlen;
  1668. else
  1669. pkt_size += data_byte;
  1670. DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff);
  1671. }
  1672. }
  1673. /*
  1674. * For single Long read, if the requested rlen < 10,
  1675. * we need to shift the start position of rx
  1676. * data buffer to skip the bytes which are not
  1677. * updated.
  1678. */
  1679. if (pkt_size < 10 && !short_response)
  1680. buf = msm_host->rx_buf + (10 - rlen);
  1681. else
  1682. buf = msm_host->rx_buf;
  1683. cmd = buf[0];
  1684. switch (cmd) {
  1685. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1686. pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__);
  1687. ret = 0;
  1688. break;
  1689. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1690. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1691. ret = dsi_short_read1_resp(buf, msg);
  1692. break;
  1693. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1694. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1695. ret = dsi_short_read2_resp(buf, msg);
  1696. break;
  1697. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1698. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1699. ret = dsi_long_read_resp(buf, msg);
  1700. break;
  1701. default:
  1702. pr_warn("%s:Invalid response cmd\n", __func__);
  1703. ret = 0;
  1704. }
  1705. return ret;
  1706. }
  1707. void msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 dma_base,
  1708. u32 len)
  1709. {
  1710. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1711. dsi_write(msm_host, REG_DSI_DMA_BASE, dma_base);
  1712. dsi_write(msm_host, REG_DSI_DMA_LEN, len);
  1713. dsi_write(msm_host, REG_DSI_TRIG_DMA, 1);
  1714. /* Make sure trigger happens */
  1715. wmb();
  1716. }
  1717. int msm_dsi_host_set_src_pll(struct mipi_dsi_host *host,
  1718. struct msm_dsi_pll *src_pll)
  1719. {
  1720. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1721. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  1722. struct clk *byte_clk_provider, *pixel_clk_provider;
  1723. int ret;
  1724. ret = msm_dsi_pll_get_clk_provider(src_pll,
  1725. &byte_clk_provider, &pixel_clk_provider);
  1726. if (ret) {
  1727. pr_info("%s: can't get provider from pll, don't set parent\n",
  1728. __func__);
  1729. return 0;
  1730. }
  1731. ret = clk_set_parent(msm_host->byte_clk_src, byte_clk_provider);
  1732. if (ret) {
  1733. pr_err("%s: can't set parent to byte_clk_src. ret=%d\n",
  1734. __func__, ret);
  1735. goto exit;
  1736. }
  1737. ret = clk_set_parent(msm_host->pixel_clk_src, pixel_clk_provider);
  1738. if (ret) {
  1739. pr_err("%s: can't set parent to pixel_clk_src. ret=%d\n",
  1740. __func__, ret);
  1741. goto exit;
  1742. }
  1743. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
  1744. ret = clk_set_parent(msm_host->dsi_clk_src, pixel_clk_provider);
  1745. if (ret) {
  1746. pr_err("%s: can't set parent to dsi_clk_src. ret=%d\n",
  1747. __func__, ret);
  1748. goto exit;
  1749. }
  1750. ret = clk_set_parent(msm_host->esc_clk_src, byte_clk_provider);
  1751. if (ret) {
  1752. pr_err("%s: can't set parent to esc_clk_src. ret=%d\n",
  1753. __func__, ret);
  1754. goto exit;
  1755. }
  1756. }
  1757. exit:
  1758. return ret;
  1759. }
  1760. int msm_dsi_host_enable(struct mipi_dsi_host *host)
  1761. {
  1762. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1763. dsi_op_mode_config(msm_host,
  1764. !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true);
  1765. /* TODO: clock should be turned off for command mode,
  1766. * and only turned on before MDP START.
  1767. * This part of code should be enabled once mdp driver support it.
  1768. */
  1769. /* if (msm_panel->mode == MSM_DSI_CMD_MODE)
  1770. dsi_clk_ctrl(msm_host, 0); */
  1771. return 0;
  1772. }
  1773. int msm_dsi_host_disable(struct mipi_dsi_host *host)
  1774. {
  1775. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1776. dsi_op_mode_config(msm_host,
  1777. !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false);
  1778. /* Since we have disabled INTF, the video engine won't stop so that
  1779. * the cmd engine will be blocked.
  1780. * Reset to disable video engine so that we can send off cmd.
  1781. */
  1782. dsi_sw_reset(msm_host);
  1783. return 0;
  1784. }
  1785. static void msm_dsi_sfpb_config(struct msm_dsi_host *msm_host, bool enable)
  1786. {
  1787. enum sfpb_ahb_arb_master_port_en en;
  1788. if (!msm_host->sfpb)
  1789. return;
  1790. en = enable ? SFPB_MASTER_PORT_ENABLE : SFPB_MASTER_PORT_DISABLE;
  1791. regmap_update_bits(msm_host->sfpb, REG_SFPB_GPREG,
  1792. SFPB_GPREG_MASTER_PORT_EN__MASK,
  1793. SFPB_GPREG_MASTER_PORT_EN(en));
  1794. }
  1795. int msm_dsi_host_power_on(struct mipi_dsi_host *host)
  1796. {
  1797. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1798. u32 clk_pre = 0, clk_post = 0;
  1799. int ret = 0;
  1800. mutex_lock(&msm_host->dev_mutex);
  1801. if (msm_host->power_on) {
  1802. DBG("dsi host already on");
  1803. goto unlock_ret;
  1804. }
  1805. msm_dsi_sfpb_config(msm_host, true);
  1806. ret = dsi_calc_clk_rate(msm_host);
  1807. if (ret) {
  1808. pr_err("%s: unable to calc clk rate, %d\n", __func__, ret);
  1809. goto unlock_ret;
  1810. }
  1811. ret = dsi_host_regulator_enable(msm_host);
  1812. if (ret) {
  1813. pr_err("%s:Failed to enable vregs.ret=%d\n",
  1814. __func__, ret);
  1815. goto unlock_ret;
  1816. }
  1817. ret = dsi_bus_clk_enable(msm_host);
  1818. if (ret) {
  1819. pr_err("%s: failed to enable bus clocks, %d\n", __func__, ret);
  1820. goto fail_disable_reg;
  1821. }
  1822. dsi_phy_sw_reset(msm_host);
  1823. ret = msm_dsi_manager_phy_enable(msm_host->id,
  1824. msm_host->byte_clk_rate * 8,
  1825. msm_host->esc_clk_rate,
  1826. &clk_pre, &clk_post);
  1827. dsi_bus_clk_disable(msm_host);
  1828. if (ret) {
  1829. pr_err("%s: failed to enable phy, %d\n", __func__, ret);
  1830. goto fail_disable_reg;
  1831. }
  1832. ret = dsi_clk_ctrl(msm_host, 1);
  1833. if (ret) {
  1834. pr_err("%s: failed to enable clocks. ret=%d\n", __func__, ret);
  1835. goto fail_disable_reg;
  1836. }
  1837. ret = pinctrl_pm_select_default_state(&msm_host->pdev->dev);
  1838. if (ret) {
  1839. pr_err("%s: failed to set pinctrl default state, %d\n",
  1840. __func__, ret);
  1841. goto fail_disable_clk;
  1842. }
  1843. dsi_timing_setup(msm_host);
  1844. dsi_sw_reset(msm_host);
  1845. dsi_ctrl_config(msm_host, true, clk_pre, clk_post);
  1846. if (msm_host->disp_en_gpio)
  1847. gpiod_set_value(msm_host->disp_en_gpio, 1);
  1848. msm_host->power_on = true;
  1849. mutex_unlock(&msm_host->dev_mutex);
  1850. return 0;
  1851. fail_disable_clk:
  1852. dsi_clk_ctrl(msm_host, 0);
  1853. fail_disable_reg:
  1854. dsi_host_regulator_disable(msm_host);
  1855. unlock_ret:
  1856. mutex_unlock(&msm_host->dev_mutex);
  1857. return ret;
  1858. }
  1859. int msm_dsi_host_power_off(struct mipi_dsi_host *host)
  1860. {
  1861. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1862. mutex_lock(&msm_host->dev_mutex);
  1863. if (!msm_host->power_on) {
  1864. DBG("dsi host already off");
  1865. goto unlock_ret;
  1866. }
  1867. dsi_ctrl_config(msm_host, false, 0, 0);
  1868. if (msm_host->disp_en_gpio)
  1869. gpiod_set_value(msm_host->disp_en_gpio, 0);
  1870. pinctrl_pm_select_sleep_state(&msm_host->pdev->dev);
  1871. msm_dsi_manager_phy_disable(msm_host->id);
  1872. dsi_clk_ctrl(msm_host, 0);
  1873. dsi_host_regulator_disable(msm_host);
  1874. msm_dsi_sfpb_config(msm_host, false);
  1875. DBG("-");
  1876. msm_host->power_on = false;
  1877. unlock_ret:
  1878. mutex_unlock(&msm_host->dev_mutex);
  1879. return 0;
  1880. }
  1881. int msm_dsi_host_set_display_mode(struct mipi_dsi_host *host,
  1882. struct drm_display_mode *mode)
  1883. {
  1884. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1885. if (msm_host->mode) {
  1886. drm_mode_destroy(msm_host->dev, msm_host->mode);
  1887. msm_host->mode = NULL;
  1888. }
  1889. msm_host->mode = drm_mode_duplicate(msm_host->dev, mode);
  1890. if (!msm_host->mode) {
  1891. pr_err("%s: cannot duplicate mode\n", __func__);
  1892. return -ENOMEM;
  1893. }
  1894. return 0;
  1895. }
  1896. struct drm_panel *msm_dsi_host_get_panel(struct mipi_dsi_host *host,
  1897. unsigned long *panel_flags)
  1898. {
  1899. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1900. struct drm_panel *panel;
  1901. panel = of_drm_find_panel(msm_host->device_node);
  1902. if (panel_flags)
  1903. *panel_flags = msm_host->mode_flags;
  1904. return panel;
  1905. }
  1906. struct drm_bridge *msm_dsi_host_get_bridge(struct mipi_dsi_host *host)
  1907. {
  1908. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1909. return of_drm_find_bridge(msm_host->device_node);
  1910. }