adreno_gpu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * Copyright (c) 2014 The Linux Foundation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "adreno_gpu.h"
  20. #include "msm_gem.h"
  21. #include "msm_mmu.h"
  22. #define RB_SIZE SZ_32K
  23. #define RB_BLKSIZE 32
  24. int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
  25. {
  26. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  27. switch (param) {
  28. case MSM_PARAM_GPU_ID:
  29. *value = adreno_gpu->info->revn;
  30. return 0;
  31. case MSM_PARAM_GMEM_SIZE:
  32. *value = adreno_gpu->gmem;
  33. return 0;
  34. case MSM_PARAM_CHIP_ID:
  35. *value = adreno_gpu->rev.patchid |
  36. (adreno_gpu->rev.minor << 8) |
  37. (adreno_gpu->rev.major << 16) |
  38. (adreno_gpu->rev.core << 24);
  39. return 0;
  40. case MSM_PARAM_MAX_FREQ:
  41. *value = adreno_gpu->base.fast_rate;
  42. return 0;
  43. case MSM_PARAM_TIMESTAMP:
  44. if (adreno_gpu->funcs->get_timestamp)
  45. return adreno_gpu->funcs->get_timestamp(gpu, value);
  46. return -EINVAL;
  47. default:
  48. DBG("%s: invalid param: %u", gpu->name, param);
  49. return -EINVAL;
  50. }
  51. }
  52. int adreno_hw_init(struct msm_gpu *gpu)
  53. {
  54. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  55. int ret;
  56. DBG("%s", gpu->name);
  57. ret = msm_gem_get_iova(gpu->rb->bo, gpu->id, &gpu->rb_iova);
  58. if (ret) {
  59. gpu->rb_iova = 0;
  60. dev_err(gpu->dev->dev, "could not map ringbuffer: %d\n", ret);
  61. return ret;
  62. }
  63. /* Setup REG_CP_RB_CNTL: */
  64. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_CNTL,
  65. /* size is log2(quad-words): */
  66. AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) |
  67. AXXX_CP_RB_CNTL_BLKSZ(ilog2(RB_BLKSIZE / 8)) |
  68. (adreno_is_a430(adreno_gpu) ? AXXX_CP_RB_CNTL_NO_UPDATE : 0));
  69. /* Setup ringbuffer address: */
  70. adreno_gpu_write64(adreno_gpu, REG_ADRENO_CP_RB_BASE,
  71. REG_ADRENO_CP_RB_BASE_HI, gpu->rb_iova);
  72. if (!adreno_is_a430(adreno_gpu)) {
  73. adreno_gpu_write64(adreno_gpu, REG_ADRENO_CP_RB_RPTR_ADDR,
  74. REG_ADRENO_CP_RB_RPTR_ADDR_HI,
  75. rbmemptr(adreno_gpu, rptr));
  76. }
  77. return 0;
  78. }
  79. static uint32_t get_wptr(struct msm_ringbuffer *ring)
  80. {
  81. return ring->cur - ring->start;
  82. }
  83. /* Use this helper to read rptr, since a430 doesn't update rptr in memory */
  84. static uint32_t get_rptr(struct adreno_gpu *adreno_gpu)
  85. {
  86. if (adreno_is_a430(adreno_gpu))
  87. return adreno_gpu->memptrs->rptr = adreno_gpu_read(
  88. adreno_gpu, REG_ADRENO_CP_RB_RPTR);
  89. else
  90. return adreno_gpu->memptrs->rptr;
  91. }
  92. uint32_t adreno_last_fence(struct msm_gpu *gpu)
  93. {
  94. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  95. return adreno_gpu->memptrs->fence;
  96. }
  97. void adreno_recover(struct msm_gpu *gpu)
  98. {
  99. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  100. struct drm_device *dev = gpu->dev;
  101. int ret;
  102. gpu->funcs->pm_suspend(gpu);
  103. /* reset ringbuffer: */
  104. gpu->rb->cur = gpu->rb->start;
  105. /* reset completed fence seqno: */
  106. adreno_gpu->memptrs->fence = gpu->fctx->completed_fence;
  107. adreno_gpu->memptrs->rptr = 0;
  108. adreno_gpu->memptrs->wptr = 0;
  109. gpu->funcs->pm_resume(gpu);
  110. disable_irq(gpu->irq);
  111. ret = gpu->funcs->hw_init(gpu);
  112. if (ret) {
  113. dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
  114. /* hmm, oh well? */
  115. }
  116. enable_irq(gpu->irq);
  117. }
  118. void adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  119. struct msm_file_private *ctx)
  120. {
  121. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  122. struct msm_drm_private *priv = gpu->dev->dev_private;
  123. struct msm_ringbuffer *ring = gpu->rb;
  124. unsigned i;
  125. for (i = 0; i < submit->nr_cmds; i++) {
  126. switch (submit->cmd[i].type) {
  127. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  128. /* ignore IB-targets */
  129. break;
  130. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  131. /* ignore if there has not been a ctx switch: */
  132. if (priv->lastctx == ctx)
  133. break;
  134. case MSM_SUBMIT_CMD_BUF:
  135. OUT_PKT3(ring, adreno_is_a430(adreno_gpu) ?
  136. CP_INDIRECT_BUFFER_PFE : CP_INDIRECT_BUFFER_PFD, 2);
  137. OUT_RING(ring, submit->cmd[i].iova);
  138. OUT_RING(ring, submit->cmd[i].size);
  139. OUT_PKT2(ring);
  140. break;
  141. }
  142. }
  143. OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
  144. OUT_RING(ring, submit->fence->seqno);
  145. if (adreno_is_a3xx(adreno_gpu) || adreno_is_a4xx(adreno_gpu)) {
  146. /* Flush HLSQ lazy updates to make sure there is nothing
  147. * pending for indirect loads after the timestamp has
  148. * passed:
  149. */
  150. OUT_PKT3(ring, CP_EVENT_WRITE, 1);
  151. OUT_RING(ring, HLSQ_FLUSH);
  152. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  153. OUT_RING(ring, 0x00000000);
  154. }
  155. OUT_PKT3(ring, CP_EVENT_WRITE, 3);
  156. OUT_RING(ring, CACHE_FLUSH_TS);
  157. OUT_RING(ring, rbmemptr(adreno_gpu, fence));
  158. OUT_RING(ring, submit->fence->seqno);
  159. /* we could maybe be clever and only CP_COND_EXEC the interrupt: */
  160. OUT_PKT3(ring, CP_INTERRUPT, 1);
  161. OUT_RING(ring, 0x80000000);
  162. /* Workaround for missing irq issue on 8x16/a306. Unsure if the
  163. * root cause is a platform issue or some a306 quirk, but this
  164. * keeps things humming along:
  165. */
  166. if (adreno_is_a306(adreno_gpu)) {
  167. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  168. OUT_RING(ring, 0x00000000);
  169. OUT_PKT3(ring, CP_INTERRUPT, 1);
  170. OUT_RING(ring, 0x80000000);
  171. }
  172. #if 0
  173. if (adreno_is_a3xx(adreno_gpu)) {
  174. /* Dummy set-constant to trigger context rollover */
  175. OUT_PKT3(ring, CP_SET_CONSTANT, 2);
  176. OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
  177. OUT_RING(ring, 0x00000000);
  178. }
  179. #endif
  180. gpu->funcs->flush(gpu);
  181. }
  182. void adreno_flush(struct msm_gpu *gpu)
  183. {
  184. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  185. uint32_t wptr;
  186. /*
  187. * Mask wptr value that we calculate to fit in the HW range. This is
  188. * to account for the possibility that the last command fit exactly into
  189. * the ringbuffer and rb->next hasn't wrapped to zero yet
  190. */
  191. wptr = get_wptr(gpu->rb) & ((gpu->rb->size / 4) - 1);
  192. /* ensure writes to ringbuffer have hit system memory: */
  193. mb();
  194. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_WPTR, wptr);
  195. }
  196. bool adreno_idle(struct msm_gpu *gpu)
  197. {
  198. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  199. uint32_t wptr = get_wptr(gpu->rb);
  200. /* wait for CP to drain ringbuffer: */
  201. if (!spin_until(get_rptr(adreno_gpu) == wptr))
  202. return true;
  203. /* TODO maybe we need to reset GPU here to recover from hang? */
  204. DRM_ERROR("%s: timeout waiting to drain ringbuffer!\n", gpu->name);
  205. return false;
  206. }
  207. #ifdef CONFIG_DEBUG_FS
  208. void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
  209. {
  210. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  211. int i;
  212. seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
  213. adreno_gpu->info->revn, adreno_gpu->rev.core,
  214. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  215. adreno_gpu->rev.patchid);
  216. seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence,
  217. gpu->fctx->last_fence);
  218. seq_printf(m, "rptr: %d\n", get_rptr(adreno_gpu));
  219. seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr);
  220. seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb));
  221. gpu->funcs->pm_resume(gpu);
  222. /* dump these out in a form that can be parsed by demsm: */
  223. seq_printf(m, "IO:region %s 00000000 00020000\n", gpu->name);
  224. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  225. uint32_t start = adreno_gpu->registers[i];
  226. uint32_t end = adreno_gpu->registers[i+1];
  227. uint32_t addr;
  228. for (addr = start; addr <= end; addr++) {
  229. uint32_t val = gpu_read(gpu, addr);
  230. seq_printf(m, "IO:R %08x %08x\n", addr<<2, val);
  231. }
  232. }
  233. gpu->funcs->pm_suspend(gpu);
  234. }
  235. #endif
  236. /* Dump common gpu status and scratch registers on any hang, to make
  237. * the hangcheck logs more useful. The scratch registers seem always
  238. * safe to read when GPU has hung (unlike some other regs, depending
  239. * on how the GPU hung), and they are useful to match up to cmdstream
  240. * dumps when debugging hangs:
  241. */
  242. void adreno_dump_info(struct msm_gpu *gpu)
  243. {
  244. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  245. printk("revision: %d (%d.%d.%d.%d)\n",
  246. adreno_gpu->info->revn, adreno_gpu->rev.core,
  247. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  248. adreno_gpu->rev.patchid);
  249. printk("fence: %d/%d\n", adreno_gpu->memptrs->fence,
  250. gpu->fctx->last_fence);
  251. printk("rptr: %d\n", get_rptr(adreno_gpu));
  252. printk("wptr: %d\n", adreno_gpu->memptrs->wptr);
  253. printk("rb wptr: %d\n", get_wptr(gpu->rb));
  254. }
  255. /* would be nice to not have to duplicate the _show() stuff with printk(): */
  256. void adreno_dump(struct msm_gpu *gpu)
  257. {
  258. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  259. int i;
  260. /* dump these out in a form that can be parsed by demsm: */
  261. printk("IO:region %s 00000000 00020000\n", gpu->name);
  262. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  263. uint32_t start = adreno_gpu->registers[i];
  264. uint32_t end = adreno_gpu->registers[i+1];
  265. uint32_t addr;
  266. for (addr = start; addr <= end; addr++) {
  267. uint32_t val = gpu_read(gpu, addr);
  268. printk("IO:R %08x %08x\n", addr<<2, val);
  269. }
  270. }
  271. }
  272. static uint32_t ring_freewords(struct msm_gpu *gpu)
  273. {
  274. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  275. uint32_t size = gpu->rb->size / 4;
  276. uint32_t wptr = get_wptr(gpu->rb);
  277. uint32_t rptr = get_rptr(adreno_gpu);
  278. return (rptr + (size - 1) - wptr) % size;
  279. }
  280. void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords)
  281. {
  282. if (spin_until(ring_freewords(gpu) >= ndwords))
  283. DRM_ERROR("%s: timeout waiting for ringbuffer space\n", gpu->name);
  284. }
  285. static const char *iommu_ports[] = {
  286. "gfx3d_user", "gfx3d_priv",
  287. "gfx3d1_user", "gfx3d1_priv",
  288. };
  289. int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
  290. struct adreno_gpu *adreno_gpu, const struct adreno_gpu_funcs *funcs)
  291. {
  292. struct adreno_platform_config *config = pdev->dev.platform_data;
  293. struct msm_gpu *gpu = &adreno_gpu->base;
  294. int ret;
  295. adreno_gpu->funcs = funcs;
  296. adreno_gpu->info = adreno_info(config->rev);
  297. adreno_gpu->gmem = adreno_gpu->info->gmem;
  298. adreno_gpu->revn = adreno_gpu->info->revn;
  299. adreno_gpu->rev = config->rev;
  300. adreno_gpu->quirks = config->quirks;
  301. gpu->fast_rate = config->fast_rate;
  302. gpu->slow_rate = config->slow_rate;
  303. gpu->bus_freq = config->bus_freq;
  304. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  305. gpu->bus_scale_table = config->bus_scale_table;
  306. #endif
  307. DBG("fast_rate=%u, slow_rate=%u, bus_freq=%u",
  308. gpu->fast_rate, gpu->slow_rate, gpu->bus_freq);
  309. ret = msm_gpu_init(drm, pdev, &adreno_gpu->base, &funcs->base,
  310. adreno_gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq",
  311. RB_SIZE);
  312. if (ret)
  313. return ret;
  314. ret = request_firmware(&adreno_gpu->pm4, adreno_gpu->info->pm4fw, drm->dev);
  315. if (ret) {
  316. dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n",
  317. adreno_gpu->info->pm4fw, ret);
  318. return ret;
  319. }
  320. ret = request_firmware(&adreno_gpu->pfp, adreno_gpu->info->pfpfw, drm->dev);
  321. if (ret) {
  322. dev_err(drm->dev, "failed to load %s PFP firmware: %d\n",
  323. adreno_gpu->info->pfpfw, ret);
  324. return ret;
  325. }
  326. if (gpu->aspace && gpu->aspace->mmu) {
  327. struct msm_mmu *mmu = gpu->aspace->mmu;
  328. ret = mmu->funcs->attach(mmu, iommu_ports,
  329. ARRAY_SIZE(iommu_ports));
  330. if (ret)
  331. return ret;
  332. }
  333. mutex_lock(&drm->struct_mutex);
  334. adreno_gpu->memptrs_bo = msm_gem_new(drm, sizeof(*adreno_gpu->memptrs),
  335. MSM_BO_UNCACHED);
  336. mutex_unlock(&drm->struct_mutex);
  337. if (IS_ERR(adreno_gpu->memptrs_bo)) {
  338. ret = PTR_ERR(adreno_gpu->memptrs_bo);
  339. adreno_gpu->memptrs_bo = NULL;
  340. dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
  341. return ret;
  342. }
  343. adreno_gpu->memptrs = msm_gem_get_vaddr(adreno_gpu->memptrs_bo);
  344. if (IS_ERR(adreno_gpu->memptrs)) {
  345. dev_err(drm->dev, "could not vmap memptrs\n");
  346. return -ENOMEM;
  347. }
  348. ret = msm_gem_get_iova(adreno_gpu->memptrs_bo, gpu->id,
  349. &adreno_gpu->memptrs_iova);
  350. if (ret) {
  351. dev_err(drm->dev, "could not map memptrs: %d\n", ret);
  352. return ret;
  353. }
  354. return 0;
  355. }
  356. void adreno_gpu_cleanup(struct adreno_gpu *gpu)
  357. {
  358. if (gpu->memptrs_bo) {
  359. if (gpu->memptrs)
  360. msm_gem_put_vaddr(gpu->memptrs_bo);
  361. if (gpu->memptrs_iova)
  362. msm_gem_put_iova(gpu->memptrs_bo, gpu->base.id);
  363. drm_gem_object_unreference_unlocked(gpu->memptrs_bo);
  364. }
  365. release_firmware(gpu->pm4);
  366. release_firmware(gpu->pfp);
  367. msm_gpu_cleanup(&gpu->base);
  368. }