a4xx.xml.h 146 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053
  1. #ifndef A4XX_XML
  2. #define A4XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 431 bytes, from 2016-04-26 17:56:44)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2016-02-10 17:07:21)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32907 bytes, from 2016-11-26 23:01:08)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 12025 bytes, from 2016-11-26 23:01:08)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 22544 bytes, from 2016-11-26 23:01:08)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2016-11-26 23:01:08)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 110765 bytes, from 2016-11-26 23:01:48)
  15. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a5xx.xml ( 90321 bytes, from 2016-11-28 16:50:05)
  16. - /home/robclark/src/freedreno/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2015-09-24 17:30:00)
  17. Copyright (C) 2013-2016 by the following authors:
  18. - Rob Clark <robdclark@gmail.com> (robclark)
  19. - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
  20. Permission is hereby granted, free of charge, to any person obtaining
  21. a copy of this software and associated documentation files (the
  22. "Software"), to deal in the Software without restriction, including
  23. without limitation the rights to use, copy, modify, merge, publish,
  24. distribute, sublicense, and/or sell copies of the Software, and to
  25. permit persons to whom the Software is furnished to do so, subject to
  26. the following conditions:
  27. The above copyright notice and this permission notice (including the
  28. next paragraph) shall be included in all copies or substantial
  29. portions of the Software.
  30. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  31. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  32. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  33. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  34. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  35. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  36. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  37. */
  38. enum a4xx_color_fmt {
  39. RB4_A8_UNORM = 1,
  40. RB4_R8_UNORM = 2,
  41. RB4_R8_SNORM = 3,
  42. RB4_R8_UINT = 4,
  43. RB4_R8_SINT = 5,
  44. RB4_R4G4B4A4_UNORM = 8,
  45. RB4_R5G5B5A1_UNORM = 10,
  46. RB4_R5G6B5_UNORM = 14,
  47. RB4_R8G8_UNORM = 15,
  48. RB4_R8G8_SNORM = 16,
  49. RB4_R8G8_UINT = 17,
  50. RB4_R8G8_SINT = 18,
  51. RB4_R16_UNORM = 19,
  52. RB4_R16_SNORM = 20,
  53. RB4_R16_FLOAT = 21,
  54. RB4_R16_UINT = 22,
  55. RB4_R16_SINT = 23,
  56. RB4_R8G8B8_UNORM = 25,
  57. RB4_R8G8B8A8_UNORM = 26,
  58. RB4_R8G8B8A8_SNORM = 28,
  59. RB4_R8G8B8A8_UINT = 29,
  60. RB4_R8G8B8A8_SINT = 30,
  61. RB4_R10G10B10A2_UNORM = 31,
  62. RB4_R10G10B10A2_UINT = 34,
  63. RB4_R11G11B10_FLOAT = 39,
  64. RB4_R16G16_UNORM = 40,
  65. RB4_R16G16_SNORM = 41,
  66. RB4_R16G16_FLOAT = 42,
  67. RB4_R16G16_UINT = 43,
  68. RB4_R16G16_SINT = 44,
  69. RB4_R32_FLOAT = 45,
  70. RB4_R32_UINT = 46,
  71. RB4_R32_SINT = 47,
  72. RB4_R16G16B16A16_UNORM = 52,
  73. RB4_R16G16B16A16_SNORM = 53,
  74. RB4_R16G16B16A16_FLOAT = 54,
  75. RB4_R16G16B16A16_UINT = 55,
  76. RB4_R16G16B16A16_SINT = 56,
  77. RB4_R32G32_FLOAT = 57,
  78. RB4_R32G32_UINT = 58,
  79. RB4_R32G32_SINT = 59,
  80. RB4_R32G32B32A32_FLOAT = 60,
  81. RB4_R32G32B32A32_UINT = 61,
  82. RB4_R32G32B32A32_SINT = 62,
  83. };
  84. enum a4xx_tile_mode {
  85. TILE4_LINEAR = 0,
  86. TILE4_2 = 2,
  87. TILE4_3 = 3,
  88. };
  89. enum a4xx_vtx_fmt {
  90. VFMT4_32_FLOAT = 1,
  91. VFMT4_32_32_FLOAT = 2,
  92. VFMT4_32_32_32_FLOAT = 3,
  93. VFMT4_32_32_32_32_FLOAT = 4,
  94. VFMT4_16_FLOAT = 5,
  95. VFMT4_16_16_FLOAT = 6,
  96. VFMT4_16_16_16_FLOAT = 7,
  97. VFMT4_16_16_16_16_FLOAT = 8,
  98. VFMT4_32_FIXED = 9,
  99. VFMT4_32_32_FIXED = 10,
  100. VFMT4_32_32_32_FIXED = 11,
  101. VFMT4_32_32_32_32_FIXED = 12,
  102. VFMT4_11_11_10_FLOAT = 13,
  103. VFMT4_16_SINT = 16,
  104. VFMT4_16_16_SINT = 17,
  105. VFMT4_16_16_16_SINT = 18,
  106. VFMT4_16_16_16_16_SINT = 19,
  107. VFMT4_16_UINT = 20,
  108. VFMT4_16_16_UINT = 21,
  109. VFMT4_16_16_16_UINT = 22,
  110. VFMT4_16_16_16_16_UINT = 23,
  111. VFMT4_16_SNORM = 24,
  112. VFMT4_16_16_SNORM = 25,
  113. VFMT4_16_16_16_SNORM = 26,
  114. VFMT4_16_16_16_16_SNORM = 27,
  115. VFMT4_16_UNORM = 28,
  116. VFMT4_16_16_UNORM = 29,
  117. VFMT4_16_16_16_UNORM = 30,
  118. VFMT4_16_16_16_16_UNORM = 31,
  119. VFMT4_32_UINT = 32,
  120. VFMT4_32_32_UINT = 33,
  121. VFMT4_32_32_32_UINT = 34,
  122. VFMT4_32_32_32_32_UINT = 35,
  123. VFMT4_32_SINT = 36,
  124. VFMT4_32_32_SINT = 37,
  125. VFMT4_32_32_32_SINT = 38,
  126. VFMT4_32_32_32_32_SINT = 39,
  127. VFMT4_8_UINT = 40,
  128. VFMT4_8_8_UINT = 41,
  129. VFMT4_8_8_8_UINT = 42,
  130. VFMT4_8_8_8_8_UINT = 43,
  131. VFMT4_8_UNORM = 44,
  132. VFMT4_8_8_UNORM = 45,
  133. VFMT4_8_8_8_UNORM = 46,
  134. VFMT4_8_8_8_8_UNORM = 47,
  135. VFMT4_8_SINT = 48,
  136. VFMT4_8_8_SINT = 49,
  137. VFMT4_8_8_8_SINT = 50,
  138. VFMT4_8_8_8_8_SINT = 51,
  139. VFMT4_8_SNORM = 52,
  140. VFMT4_8_8_SNORM = 53,
  141. VFMT4_8_8_8_SNORM = 54,
  142. VFMT4_8_8_8_8_SNORM = 55,
  143. VFMT4_10_10_10_2_UINT = 56,
  144. VFMT4_10_10_10_2_UNORM = 57,
  145. VFMT4_10_10_10_2_SINT = 58,
  146. VFMT4_10_10_10_2_SNORM = 59,
  147. VFMT4_2_10_10_10_UINT = 60,
  148. VFMT4_2_10_10_10_UNORM = 61,
  149. VFMT4_2_10_10_10_SINT = 62,
  150. VFMT4_2_10_10_10_SNORM = 63,
  151. };
  152. enum a4xx_tex_fmt {
  153. TFMT4_A8_UNORM = 3,
  154. TFMT4_8_UNORM = 4,
  155. TFMT4_8_SNORM = 5,
  156. TFMT4_8_UINT = 6,
  157. TFMT4_8_SINT = 7,
  158. TFMT4_4_4_4_4_UNORM = 8,
  159. TFMT4_5_5_5_1_UNORM = 9,
  160. TFMT4_5_6_5_UNORM = 11,
  161. TFMT4_L8_A8_UNORM = 13,
  162. TFMT4_8_8_UNORM = 14,
  163. TFMT4_8_8_SNORM = 15,
  164. TFMT4_8_8_UINT = 16,
  165. TFMT4_8_8_SINT = 17,
  166. TFMT4_16_UNORM = 18,
  167. TFMT4_16_SNORM = 19,
  168. TFMT4_16_FLOAT = 20,
  169. TFMT4_16_UINT = 21,
  170. TFMT4_16_SINT = 22,
  171. TFMT4_8_8_8_8_UNORM = 28,
  172. TFMT4_8_8_8_8_SNORM = 29,
  173. TFMT4_8_8_8_8_UINT = 30,
  174. TFMT4_8_8_8_8_SINT = 31,
  175. TFMT4_9_9_9_E5_FLOAT = 32,
  176. TFMT4_10_10_10_2_UNORM = 33,
  177. TFMT4_10_10_10_2_UINT = 34,
  178. TFMT4_11_11_10_FLOAT = 37,
  179. TFMT4_16_16_UNORM = 38,
  180. TFMT4_16_16_SNORM = 39,
  181. TFMT4_16_16_FLOAT = 40,
  182. TFMT4_16_16_UINT = 41,
  183. TFMT4_16_16_SINT = 42,
  184. TFMT4_32_FLOAT = 43,
  185. TFMT4_32_UINT = 44,
  186. TFMT4_32_SINT = 45,
  187. TFMT4_16_16_16_16_UNORM = 51,
  188. TFMT4_16_16_16_16_SNORM = 52,
  189. TFMT4_16_16_16_16_FLOAT = 53,
  190. TFMT4_16_16_16_16_UINT = 54,
  191. TFMT4_16_16_16_16_SINT = 55,
  192. TFMT4_32_32_FLOAT = 56,
  193. TFMT4_32_32_UINT = 57,
  194. TFMT4_32_32_SINT = 58,
  195. TFMT4_32_32_32_FLOAT = 59,
  196. TFMT4_32_32_32_UINT = 60,
  197. TFMT4_32_32_32_SINT = 61,
  198. TFMT4_32_32_32_32_FLOAT = 63,
  199. TFMT4_32_32_32_32_UINT = 64,
  200. TFMT4_32_32_32_32_SINT = 65,
  201. TFMT4_X8Z24_UNORM = 71,
  202. TFMT4_DXT1 = 86,
  203. TFMT4_DXT3 = 87,
  204. TFMT4_DXT5 = 88,
  205. TFMT4_RGTC1_UNORM = 90,
  206. TFMT4_RGTC1_SNORM = 91,
  207. TFMT4_RGTC2_UNORM = 94,
  208. TFMT4_RGTC2_SNORM = 95,
  209. TFMT4_BPTC_UFLOAT = 97,
  210. TFMT4_BPTC_FLOAT = 98,
  211. TFMT4_BPTC = 99,
  212. TFMT4_ATC_RGB = 100,
  213. TFMT4_ATC_RGBA_EXPLICIT = 101,
  214. TFMT4_ATC_RGBA_INTERPOLATED = 102,
  215. TFMT4_ETC2_RG11_UNORM = 103,
  216. TFMT4_ETC2_RG11_SNORM = 104,
  217. TFMT4_ETC2_R11_UNORM = 105,
  218. TFMT4_ETC2_R11_SNORM = 106,
  219. TFMT4_ETC1 = 107,
  220. TFMT4_ETC2_RGB8 = 108,
  221. TFMT4_ETC2_RGBA8 = 109,
  222. TFMT4_ETC2_RGB8A1 = 110,
  223. TFMT4_ASTC_4x4 = 111,
  224. TFMT4_ASTC_5x4 = 112,
  225. TFMT4_ASTC_5x5 = 113,
  226. TFMT4_ASTC_6x5 = 114,
  227. TFMT4_ASTC_6x6 = 115,
  228. TFMT4_ASTC_8x5 = 116,
  229. TFMT4_ASTC_8x6 = 117,
  230. TFMT4_ASTC_8x8 = 118,
  231. TFMT4_ASTC_10x5 = 119,
  232. TFMT4_ASTC_10x6 = 120,
  233. TFMT4_ASTC_10x8 = 121,
  234. TFMT4_ASTC_10x10 = 122,
  235. TFMT4_ASTC_12x10 = 123,
  236. TFMT4_ASTC_12x12 = 124,
  237. };
  238. enum a4xx_tex_fetchsize {
  239. TFETCH4_1_BYTE = 0,
  240. TFETCH4_2_BYTE = 1,
  241. TFETCH4_4_BYTE = 2,
  242. TFETCH4_8_BYTE = 3,
  243. TFETCH4_16_BYTE = 4,
  244. };
  245. enum a4xx_depth_format {
  246. DEPTH4_NONE = 0,
  247. DEPTH4_16 = 1,
  248. DEPTH4_24_8 = 2,
  249. DEPTH4_32 = 3,
  250. };
  251. enum a4xx_tess_spacing {
  252. EQUAL_SPACING = 0,
  253. ODD_SPACING = 2,
  254. EVEN_SPACING = 3,
  255. };
  256. enum a4xx_ccu_perfcounter_select {
  257. CCU_BUSY_CYCLES = 0,
  258. CCU_RB_DEPTH_RETURN_STALL = 2,
  259. CCU_RB_COLOR_RETURN_STALL = 3,
  260. CCU_DEPTH_BLOCKS = 6,
  261. CCU_COLOR_BLOCKS = 7,
  262. CCU_DEPTH_BLOCK_HIT = 8,
  263. CCU_COLOR_BLOCK_HIT = 9,
  264. CCU_DEPTH_FLAG1_COUNT = 10,
  265. CCU_DEPTH_FLAG2_COUNT = 11,
  266. CCU_DEPTH_FLAG3_COUNT = 12,
  267. CCU_DEPTH_FLAG4_COUNT = 13,
  268. CCU_COLOR_FLAG1_COUNT = 14,
  269. CCU_COLOR_FLAG2_COUNT = 15,
  270. CCU_COLOR_FLAG3_COUNT = 16,
  271. CCU_COLOR_FLAG4_COUNT = 17,
  272. CCU_PARTIAL_BLOCK_READ = 18,
  273. };
  274. enum a4xx_cp_perfcounter_select {
  275. CP_ALWAYS_COUNT = 0,
  276. CP_BUSY = 1,
  277. CP_PFP_IDLE = 2,
  278. CP_PFP_BUSY_WORKING = 3,
  279. CP_PFP_STALL_CYCLES_ANY = 4,
  280. CP_PFP_STARVE_CYCLES_ANY = 5,
  281. CP_PFP_STARVED_PER_LOAD_ADDR = 6,
  282. CP_PFP_STALLED_PER_STORE_ADDR = 7,
  283. CP_PFP_PC_PROFILE = 8,
  284. CP_PFP_MATCH_PM4_PKT_PROFILE = 9,
  285. CP_PFP_COND_INDIRECT_DISCARDED = 10,
  286. CP_LONG_RESUMPTIONS = 11,
  287. CP_RESUME_CYCLES = 12,
  288. CP_RESUME_TO_BOUNDARY_CYCLES = 13,
  289. CP_LONG_PREEMPTIONS = 14,
  290. CP_PREEMPT_CYCLES = 15,
  291. CP_PREEMPT_TO_BOUNDARY_CYCLES = 16,
  292. CP_ME_FIFO_EMPTY_PFP_IDLE = 17,
  293. CP_ME_FIFO_EMPTY_PFP_BUSY = 18,
  294. CP_ME_FIFO_NOT_EMPTY_NOT_FULL = 19,
  295. CP_ME_FIFO_FULL_ME_BUSY = 20,
  296. CP_ME_FIFO_FULL_ME_NON_WORKING = 21,
  297. CP_ME_WAITING_FOR_PACKETS = 22,
  298. CP_ME_BUSY_WORKING = 23,
  299. CP_ME_STARVE_CYCLES_ANY = 24,
  300. CP_ME_STARVE_CYCLES_PER_PROFILE = 25,
  301. CP_ME_STALL_CYCLES_PER_PROFILE = 26,
  302. CP_ME_PC_PROFILE = 27,
  303. CP_RCIU_FIFO_EMPTY = 28,
  304. CP_RCIU_FIFO_NOT_EMPTY_NOT_FULL = 29,
  305. CP_RCIU_FIFO_FULL = 30,
  306. CP_RCIU_FIFO_FULL_NO_CONTEXT = 31,
  307. CP_RCIU_FIFO_FULL_AHB_MASTER = 32,
  308. CP_RCIU_FIFO_FULL_OTHER = 33,
  309. CP_AHB_IDLE = 34,
  310. CP_AHB_STALL_ON_GRANT_NO_SPLIT = 35,
  311. CP_AHB_STALL_ON_GRANT_SPLIT = 36,
  312. CP_AHB_STALL_ON_GRANT_SPLIT_PROFILE = 37,
  313. CP_AHB_BUSY_WORKING = 38,
  314. CP_AHB_BUSY_STALL_ON_HRDY = 39,
  315. CP_AHB_BUSY_STALL_ON_HRDY_PROFILE = 40,
  316. };
  317. enum a4xx_gras_ras_perfcounter_select {
  318. RAS_SUPER_TILES = 0,
  319. RAS_8X8_TILES = 1,
  320. RAS_4X4_TILES = 2,
  321. RAS_BUSY_CYCLES = 3,
  322. RAS_STALL_CYCLES_BY_RB = 4,
  323. RAS_STALL_CYCLES_BY_VSC = 5,
  324. RAS_STARVE_CYCLES_BY_TSE = 6,
  325. RAS_SUPERTILE_CYCLES = 7,
  326. RAS_TILE_CYCLES = 8,
  327. RAS_FULLY_COVERED_SUPER_TILES = 9,
  328. RAS_FULLY_COVERED_8X8_TILES = 10,
  329. RAS_4X4_PRIM = 11,
  330. RAS_8X4_4X8_PRIM = 12,
  331. RAS_8X8_PRIM = 13,
  332. };
  333. enum a4xx_gras_tse_perfcounter_select {
  334. TSE_INPUT_PRIM = 0,
  335. TSE_INPUT_NULL_PRIM = 1,
  336. TSE_TRIVAL_REJ_PRIM = 2,
  337. TSE_CLIPPED_PRIM = 3,
  338. TSE_NEW_PRIM = 4,
  339. TSE_ZERO_AREA_PRIM = 5,
  340. TSE_FACENESS_CULLED_PRIM = 6,
  341. TSE_ZERO_PIXEL_PRIM = 7,
  342. TSE_OUTPUT_NULL_PRIM = 8,
  343. TSE_OUTPUT_VISIBLE_PRIM = 9,
  344. TSE_PRE_CLIP_PRIM = 10,
  345. TSE_POST_CLIP_PRIM = 11,
  346. TSE_BUSY_CYCLES = 12,
  347. TSE_PC_STARVE = 13,
  348. TSE_RAS_STALL = 14,
  349. TSE_STALL_BARYPLANE_FIFO_FULL = 15,
  350. TSE_STALL_ZPLANE_FIFO_FULL = 16,
  351. };
  352. enum a4xx_hlsq_perfcounter_select {
  353. HLSQ_SP_VS_STAGE_CONSTANT = 0,
  354. HLSQ_SP_VS_STAGE_INSTRUCTIONS = 1,
  355. HLSQ_SP_FS_STAGE_CONSTANT = 2,
  356. HLSQ_SP_FS_STAGE_INSTRUCTIONS = 3,
  357. HLSQ_TP_STATE = 4,
  358. HLSQ_QUADS = 5,
  359. HLSQ_PIXELS = 6,
  360. HLSQ_VERTICES = 7,
  361. HLSQ_SP_VS_STAGE_DATA_BYTES = 13,
  362. HLSQ_SP_FS_STAGE_DATA_BYTES = 14,
  363. HLSQ_BUSY_CYCLES = 15,
  364. HLSQ_STALL_CYCLES_SP_STATE = 16,
  365. HLSQ_STALL_CYCLES_SP_VS_STAGE = 17,
  366. HLSQ_STALL_CYCLES_SP_FS_STAGE = 18,
  367. HLSQ_STALL_CYCLES_UCHE = 19,
  368. HLSQ_RBBM_LOAD_CYCLES = 20,
  369. HLSQ_DI_TO_VS_START_SP = 21,
  370. HLSQ_DI_TO_FS_START_SP = 22,
  371. HLSQ_VS_STAGE_START_TO_DONE_SP = 23,
  372. HLSQ_FS_STAGE_START_TO_DONE_SP = 24,
  373. HLSQ_SP_STATE_COPY_CYCLES_VS_STAGE = 25,
  374. HLSQ_SP_STATE_COPY_CYCLES_FS_STAGE = 26,
  375. HLSQ_UCHE_LATENCY_CYCLES = 27,
  376. HLSQ_UCHE_LATENCY_COUNT = 28,
  377. HLSQ_STARVE_CYCLES_VFD = 29,
  378. };
  379. enum a4xx_pc_perfcounter_select {
  380. PC_VIS_STREAMS_LOADED = 0,
  381. PC_VPC_PRIMITIVES = 2,
  382. PC_DEAD_PRIM = 3,
  383. PC_LIVE_PRIM = 4,
  384. PC_DEAD_DRAWCALLS = 5,
  385. PC_LIVE_DRAWCALLS = 6,
  386. PC_VERTEX_MISSES = 7,
  387. PC_STALL_CYCLES_VFD = 9,
  388. PC_STALL_CYCLES_TSE = 10,
  389. PC_STALL_CYCLES_UCHE = 11,
  390. PC_WORKING_CYCLES = 12,
  391. PC_IA_VERTICES = 13,
  392. PC_GS_PRIMITIVES = 14,
  393. PC_HS_INVOCATIONS = 15,
  394. PC_DS_INVOCATIONS = 16,
  395. PC_DS_PRIMITIVES = 17,
  396. PC_STARVE_CYCLES_FOR_INDEX = 20,
  397. PC_STARVE_CYCLES_FOR_TESS_FACTOR = 21,
  398. PC_STARVE_CYCLES_FOR_VIZ_STREAM = 22,
  399. PC_STALL_CYCLES_TESS = 23,
  400. PC_STARVE_CYCLES_FOR_POSITION = 24,
  401. PC_MODE0_DRAWCALL = 25,
  402. PC_MODE1_DRAWCALL = 26,
  403. PC_MODE2_DRAWCALL = 27,
  404. PC_MODE3_DRAWCALL = 28,
  405. PC_MODE4_DRAWCALL = 29,
  406. PC_PREDICATED_DEAD_DRAWCALL = 30,
  407. PC_STALL_CYCLES_BY_TSE_ONLY = 31,
  408. PC_STALL_CYCLES_BY_VPC_ONLY = 32,
  409. PC_VPC_POS_DATA_TRANSACTION = 33,
  410. PC_BUSY_CYCLES = 34,
  411. PC_STARVE_CYCLES_DI = 35,
  412. PC_STALL_CYCLES_VPC = 36,
  413. TESS_WORKING_CYCLES = 37,
  414. TESS_NUM_CYCLES_SETUP_WORKING = 38,
  415. TESS_NUM_CYCLES_PTGEN_WORKING = 39,
  416. TESS_NUM_CYCLES_CONNGEN_WORKING = 40,
  417. TESS_BUSY_CYCLES = 41,
  418. TESS_STARVE_CYCLES_PC = 42,
  419. TESS_STALL_CYCLES_PC = 43,
  420. };
  421. enum a4xx_pwr_perfcounter_select {
  422. PWR_CORE_CLOCK_CYCLES = 0,
  423. PWR_BUSY_CLOCK_CYCLES = 1,
  424. };
  425. enum a4xx_rb_perfcounter_select {
  426. RB_BUSY_CYCLES = 0,
  427. RB_BUSY_CYCLES_BINNING = 1,
  428. RB_BUSY_CYCLES_RENDERING = 2,
  429. RB_BUSY_CYCLES_RESOLVE = 3,
  430. RB_STARVE_CYCLES_BY_SP = 4,
  431. RB_STARVE_CYCLES_BY_RAS = 5,
  432. RB_STARVE_CYCLES_BY_MARB = 6,
  433. RB_STALL_CYCLES_BY_MARB = 7,
  434. RB_STALL_CYCLES_BY_HLSQ = 8,
  435. RB_RB_RB_MARB_DATA = 9,
  436. RB_SP_RB_QUAD = 10,
  437. RB_RAS_RB_Z_QUADS = 11,
  438. RB_GMEM_CH0_READ = 12,
  439. RB_GMEM_CH1_READ = 13,
  440. RB_GMEM_CH0_WRITE = 14,
  441. RB_GMEM_CH1_WRITE = 15,
  442. RB_CP_CONTEXT_DONE = 16,
  443. RB_CP_CACHE_FLUSH = 17,
  444. RB_CP_ZPASS_DONE = 18,
  445. RB_STALL_FIFO0_FULL = 19,
  446. RB_STALL_FIFO1_FULL = 20,
  447. RB_STALL_FIFO2_FULL = 21,
  448. RB_STALL_FIFO3_FULL = 22,
  449. RB_RB_HLSQ_TRANSACTIONS = 23,
  450. RB_Z_READ = 24,
  451. RB_Z_WRITE = 25,
  452. RB_C_READ = 26,
  453. RB_C_WRITE = 27,
  454. RB_C_READ_LATENCY = 28,
  455. RB_Z_READ_LATENCY = 29,
  456. RB_STALL_BY_UCHE = 30,
  457. RB_MARB_UCHE_TRANSACTIONS = 31,
  458. RB_CACHE_STALL_MISS = 32,
  459. RB_CACHE_STALL_FIFO_FULL = 33,
  460. RB_8BIT_BLENDER_UNITS_ACTIVE = 34,
  461. RB_16BIT_BLENDER_UNITS_ACTIVE = 35,
  462. RB_SAMPLER_UNITS_ACTIVE = 36,
  463. RB_TOTAL_PASS = 38,
  464. RB_Z_PASS = 39,
  465. RB_Z_FAIL = 40,
  466. RB_S_FAIL = 41,
  467. RB_POWER0 = 42,
  468. RB_POWER1 = 43,
  469. RB_POWER2 = 44,
  470. RB_POWER3 = 45,
  471. RB_POWER4 = 46,
  472. RB_POWER5 = 47,
  473. RB_POWER6 = 48,
  474. RB_POWER7 = 49,
  475. };
  476. enum a4xx_rbbm_perfcounter_select {
  477. RBBM_ALWAYS_ON = 0,
  478. RBBM_VBIF_BUSY = 1,
  479. RBBM_TSE_BUSY = 2,
  480. RBBM_RAS_BUSY = 3,
  481. RBBM_PC_DCALL_BUSY = 4,
  482. RBBM_PC_VSD_BUSY = 5,
  483. RBBM_VFD_BUSY = 6,
  484. RBBM_VPC_BUSY = 7,
  485. RBBM_UCHE_BUSY = 8,
  486. RBBM_VSC_BUSY = 9,
  487. RBBM_HLSQ_BUSY = 10,
  488. RBBM_ANY_RB_BUSY = 11,
  489. RBBM_ANY_TPL1_BUSY = 12,
  490. RBBM_ANY_SP_BUSY = 13,
  491. RBBM_ANY_MARB_BUSY = 14,
  492. RBBM_ANY_ARB_BUSY = 15,
  493. RBBM_AHB_STATUS_BUSY = 16,
  494. RBBM_AHB_STATUS_STALLED = 17,
  495. RBBM_AHB_STATUS_TXFR = 18,
  496. RBBM_AHB_STATUS_TXFR_SPLIT = 19,
  497. RBBM_AHB_STATUS_TXFR_ERROR = 20,
  498. RBBM_AHB_STATUS_LONG_STALL = 21,
  499. RBBM_STATUS_MASKED = 22,
  500. RBBM_CP_BUSY_GFX_CORE_IDLE = 23,
  501. RBBM_TESS_BUSY = 24,
  502. RBBM_COM_BUSY = 25,
  503. RBBM_DCOM_BUSY = 32,
  504. RBBM_ANY_CCU_BUSY = 33,
  505. RBBM_DPM_BUSY = 34,
  506. };
  507. enum a4xx_sp_perfcounter_select {
  508. SP_LM_LOAD_INSTRUCTIONS = 0,
  509. SP_LM_STORE_INSTRUCTIONS = 1,
  510. SP_LM_ATOMICS = 2,
  511. SP_GM_LOAD_INSTRUCTIONS = 3,
  512. SP_GM_STORE_INSTRUCTIONS = 4,
  513. SP_GM_ATOMICS = 5,
  514. SP_VS_STAGE_TEX_INSTRUCTIONS = 6,
  515. SP_VS_STAGE_CFLOW_INSTRUCTIONS = 7,
  516. SP_VS_STAGE_EFU_INSTRUCTIONS = 8,
  517. SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 9,
  518. SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 10,
  519. SP_FS_STAGE_TEX_INSTRUCTIONS = 11,
  520. SP_FS_STAGE_CFLOW_INSTRUCTIONS = 12,
  521. SP_FS_STAGE_EFU_INSTRUCTIONS = 13,
  522. SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 14,
  523. SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 15,
  524. SP_VS_INSTRUCTIONS = 17,
  525. SP_FS_INSTRUCTIONS = 18,
  526. SP_ADDR_LOCK_COUNT = 19,
  527. SP_UCHE_READ_TRANS = 20,
  528. SP_UCHE_WRITE_TRANS = 21,
  529. SP_EXPORT_VPC_TRANS = 22,
  530. SP_EXPORT_RB_TRANS = 23,
  531. SP_PIXELS_KILLED = 24,
  532. SP_ICL1_REQUESTS = 25,
  533. SP_ICL1_MISSES = 26,
  534. SP_ICL0_REQUESTS = 27,
  535. SP_ICL0_MISSES = 28,
  536. SP_ALU_WORKING_CYCLES = 29,
  537. SP_EFU_WORKING_CYCLES = 30,
  538. SP_STALL_CYCLES_BY_VPC = 31,
  539. SP_STALL_CYCLES_BY_TP = 32,
  540. SP_STALL_CYCLES_BY_UCHE = 33,
  541. SP_STALL_CYCLES_BY_RB = 34,
  542. SP_BUSY_CYCLES = 35,
  543. SP_HS_INSTRUCTIONS = 36,
  544. SP_DS_INSTRUCTIONS = 37,
  545. SP_GS_INSTRUCTIONS = 38,
  546. SP_CS_INSTRUCTIONS = 39,
  547. SP_SCHEDULER_NON_WORKING = 40,
  548. SP_WAVE_CONTEXTS = 41,
  549. SP_WAVE_CONTEXT_CYCLES = 42,
  550. SP_POWER0 = 43,
  551. SP_POWER1 = 44,
  552. SP_POWER2 = 45,
  553. SP_POWER3 = 46,
  554. SP_POWER4 = 47,
  555. SP_POWER5 = 48,
  556. SP_POWER6 = 49,
  557. SP_POWER7 = 50,
  558. SP_POWER8 = 51,
  559. SP_POWER9 = 52,
  560. SP_POWER10 = 53,
  561. SP_POWER11 = 54,
  562. SP_POWER12 = 55,
  563. SP_POWER13 = 56,
  564. SP_POWER14 = 57,
  565. SP_POWER15 = 58,
  566. };
  567. enum a4xx_tp_perfcounter_select {
  568. TP_L1_REQUESTS = 0,
  569. TP_L1_MISSES = 1,
  570. TP_QUADS_OFFSET = 8,
  571. TP_QUAD_SHADOW = 9,
  572. TP_QUADS_ARRAY = 10,
  573. TP_QUADS_GRADIENT = 11,
  574. TP_QUADS_1D2D = 12,
  575. TP_QUADS_3DCUBE = 13,
  576. TP_BUSY_CYCLES = 16,
  577. TP_STALL_CYCLES_BY_ARB = 17,
  578. TP_STATE_CACHE_REQUESTS = 20,
  579. TP_STATE_CACHE_MISSES = 21,
  580. TP_POWER0 = 22,
  581. TP_POWER1 = 23,
  582. TP_POWER2 = 24,
  583. TP_POWER3 = 25,
  584. TP_POWER4 = 26,
  585. TP_POWER5 = 27,
  586. TP_POWER6 = 28,
  587. TP_POWER7 = 29,
  588. };
  589. enum a4xx_uche_perfcounter_select {
  590. UCHE_VBIF_READ_BEATS_TP = 0,
  591. UCHE_VBIF_READ_BEATS_VFD = 1,
  592. UCHE_VBIF_READ_BEATS_HLSQ = 2,
  593. UCHE_VBIF_READ_BEATS_MARB = 3,
  594. UCHE_VBIF_READ_BEATS_SP = 4,
  595. UCHE_READ_REQUESTS_TP = 5,
  596. UCHE_READ_REQUESTS_VFD = 6,
  597. UCHE_READ_REQUESTS_HLSQ = 7,
  598. UCHE_READ_REQUESTS_MARB = 8,
  599. UCHE_READ_REQUESTS_SP = 9,
  600. UCHE_WRITE_REQUESTS_MARB = 10,
  601. UCHE_WRITE_REQUESTS_SP = 11,
  602. UCHE_TAG_CHECK_FAILS = 12,
  603. UCHE_EVICTS = 13,
  604. UCHE_FLUSHES = 14,
  605. UCHE_VBIF_LATENCY_CYCLES = 15,
  606. UCHE_VBIF_LATENCY_SAMPLES = 16,
  607. UCHE_BUSY_CYCLES = 17,
  608. UCHE_VBIF_READ_BEATS_PC = 18,
  609. UCHE_READ_REQUESTS_PC = 19,
  610. UCHE_WRITE_REQUESTS_VPC = 20,
  611. UCHE_STALL_BY_VBIF = 21,
  612. UCHE_WRITE_REQUESTS_VSC = 22,
  613. UCHE_POWER0 = 23,
  614. UCHE_POWER1 = 24,
  615. UCHE_POWER2 = 25,
  616. UCHE_POWER3 = 26,
  617. UCHE_POWER4 = 27,
  618. UCHE_POWER5 = 28,
  619. UCHE_POWER6 = 29,
  620. UCHE_POWER7 = 30,
  621. };
  622. enum a4xx_vbif_perfcounter_select {
  623. AXI_READ_REQUESTS_ID_0 = 0,
  624. AXI_READ_REQUESTS_ID_1 = 1,
  625. AXI_READ_REQUESTS_ID_2 = 2,
  626. AXI_READ_REQUESTS_ID_3 = 3,
  627. AXI_READ_REQUESTS_ID_4 = 4,
  628. AXI_READ_REQUESTS_ID_5 = 5,
  629. AXI_READ_REQUESTS_ID_6 = 6,
  630. AXI_READ_REQUESTS_ID_7 = 7,
  631. AXI_READ_REQUESTS_ID_8 = 8,
  632. AXI_READ_REQUESTS_ID_9 = 9,
  633. AXI_READ_REQUESTS_ID_10 = 10,
  634. AXI_READ_REQUESTS_ID_11 = 11,
  635. AXI_READ_REQUESTS_ID_12 = 12,
  636. AXI_READ_REQUESTS_ID_13 = 13,
  637. AXI_READ_REQUESTS_ID_14 = 14,
  638. AXI_READ_REQUESTS_ID_15 = 15,
  639. AXI0_READ_REQUESTS_TOTAL = 16,
  640. AXI1_READ_REQUESTS_TOTAL = 17,
  641. AXI2_READ_REQUESTS_TOTAL = 18,
  642. AXI3_READ_REQUESTS_TOTAL = 19,
  643. AXI_READ_REQUESTS_TOTAL = 20,
  644. AXI_WRITE_REQUESTS_ID_0 = 21,
  645. AXI_WRITE_REQUESTS_ID_1 = 22,
  646. AXI_WRITE_REQUESTS_ID_2 = 23,
  647. AXI_WRITE_REQUESTS_ID_3 = 24,
  648. AXI_WRITE_REQUESTS_ID_4 = 25,
  649. AXI_WRITE_REQUESTS_ID_5 = 26,
  650. AXI_WRITE_REQUESTS_ID_6 = 27,
  651. AXI_WRITE_REQUESTS_ID_7 = 28,
  652. AXI_WRITE_REQUESTS_ID_8 = 29,
  653. AXI_WRITE_REQUESTS_ID_9 = 30,
  654. AXI_WRITE_REQUESTS_ID_10 = 31,
  655. AXI_WRITE_REQUESTS_ID_11 = 32,
  656. AXI_WRITE_REQUESTS_ID_12 = 33,
  657. AXI_WRITE_REQUESTS_ID_13 = 34,
  658. AXI_WRITE_REQUESTS_ID_14 = 35,
  659. AXI_WRITE_REQUESTS_ID_15 = 36,
  660. AXI0_WRITE_REQUESTS_TOTAL = 37,
  661. AXI1_WRITE_REQUESTS_TOTAL = 38,
  662. AXI2_WRITE_REQUESTS_TOTAL = 39,
  663. AXI3_WRITE_REQUESTS_TOTAL = 40,
  664. AXI_WRITE_REQUESTS_TOTAL = 41,
  665. AXI_TOTAL_REQUESTS = 42,
  666. AXI_READ_DATA_BEATS_ID_0 = 43,
  667. AXI_READ_DATA_BEATS_ID_1 = 44,
  668. AXI_READ_DATA_BEATS_ID_2 = 45,
  669. AXI_READ_DATA_BEATS_ID_3 = 46,
  670. AXI_READ_DATA_BEATS_ID_4 = 47,
  671. AXI_READ_DATA_BEATS_ID_5 = 48,
  672. AXI_READ_DATA_BEATS_ID_6 = 49,
  673. AXI_READ_DATA_BEATS_ID_7 = 50,
  674. AXI_READ_DATA_BEATS_ID_8 = 51,
  675. AXI_READ_DATA_BEATS_ID_9 = 52,
  676. AXI_READ_DATA_BEATS_ID_10 = 53,
  677. AXI_READ_DATA_BEATS_ID_11 = 54,
  678. AXI_READ_DATA_BEATS_ID_12 = 55,
  679. AXI_READ_DATA_BEATS_ID_13 = 56,
  680. AXI_READ_DATA_BEATS_ID_14 = 57,
  681. AXI_READ_DATA_BEATS_ID_15 = 58,
  682. AXI0_READ_DATA_BEATS_TOTAL = 59,
  683. AXI1_READ_DATA_BEATS_TOTAL = 60,
  684. AXI2_READ_DATA_BEATS_TOTAL = 61,
  685. AXI3_READ_DATA_BEATS_TOTAL = 62,
  686. AXI_READ_DATA_BEATS_TOTAL = 63,
  687. AXI_WRITE_DATA_BEATS_ID_0 = 64,
  688. AXI_WRITE_DATA_BEATS_ID_1 = 65,
  689. AXI_WRITE_DATA_BEATS_ID_2 = 66,
  690. AXI_WRITE_DATA_BEATS_ID_3 = 67,
  691. AXI_WRITE_DATA_BEATS_ID_4 = 68,
  692. AXI_WRITE_DATA_BEATS_ID_5 = 69,
  693. AXI_WRITE_DATA_BEATS_ID_6 = 70,
  694. AXI_WRITE_DATA_BEATS_ID_7 = 71,
  695. AXI_WRITE_DATA_BEATS_ID_8 = 72,
  696. AXI_WRITE_DATA_BEATS_ID_9 = 73,
  697. AXI_WRITE_DATA_BEATS_ID_10 = 74,
  698. AXI_WRITE_DATA_BEATS_ID_11 = 75,
  699. AXI_WRITE_DATA_BEATS_ID_12 = 76,
  700. AXI_WRITE_DATA_BEATS_ID_13 = 77,
  701. AXI_WRITE_DATA_BEATS_ID_14 = 78,
  702. AXI_WRITE_DATA_BEATS_ID_15 = 79,
  703. AXI0_WRITE_DATA_BEATS_TOTAL = 80,
  704. AXI1_WRITE_DATA_BEATS_TOTAL = 81,
  705. AXI2_WRITE_DATA_BEATS_TOTAL = 82,
  706. AXI3_WRITE_DATA_BEATS_TOTAL = 83,
  707. AXI_WRITE_DATA_BEATS_TOTAL = 84,
  708. AXI_DATA_BEATS_TOTAL = 85,
  709. CYCLES_HELD_OFF_ID_0 = 86,
  710. CYCLES_HELD_OFF_ID_1 = 87,
  711. CYCLES_HELD_OFF_ID_2 = 88,
  712. CYCLES_HELD_OFF_ID_3 = 89,
  713. CYCLES_HELD_OFF_ID_4 = 90,
  714. CYCLES_HELD_OFF_ID_5 = 91,
  715. CYCLES_HELD_OFF_ID_6 = 92,
  716. CYCLES_HELD_OFF_ID_7 = 93,
  717. CYCLES_HELD_OFF_ID_8 = 94,
  718. CYCLES_HELD_OFF_ID_9 = 95,
  719. CYCLES_HELD_OFF_ID_10 = 96,
  720. CYCLES_HELD_OFF_ID_11 = 97,
  721. CYCLES_HELD_OFF_ID_12 = 98,
  722. CYCLES_HELD_OFF_ID_13 = 99,
  723. CYCLES_HELD_OFF_ID_14 = 100,
  724. CYCLES_HELD_OFF_ID_15 = 101,
  725. AXI_READ_REQUEST_HELD_OFF = 102,
  726. AXI_WRITE_REQUEST_HELD_OFF = 103,
  727. AXI_REQUEST_HELD_OFF = 104,
  728. AXI_WRITE_DATA_HELD_OFF = 105,
  729. OCMEM_AXI_READ_REQUEST_HELD_OFF = 106,
  730. OCMEM_AXI_WRITE_REQUEST_HELD_OFF = 107,
  731. OCMEM_AXI_REQUEST_HELD_OFF = 108,
  732. OCMEM_AXI_WRITE_DATA_HELD_OFF = 109,
  733. ELAPSED_CYCLES_DDR = 110,
  734. ELAPSED_CYCLES_OCMEM = 111,
  735. };
  736. enum a4xx_vfd_perfcounter_select {
  737. VFD_UCHE_BYTE_FETCHED = 0,
  738. VFD_UCHE_TRANS = 1,
  739. VFD_FETCH_INSTRUCTIONS = 3,
  740. VFD_BUSY_CYCLES = 5,
  741. VFD_STALL_CYCLES_UCHE = 6,
  742. VFD_STALL_CYCLES_HLSQ = 7,
  743. VFD_STALL_CYCLES_VPC_BYPASS = 8,
  744. VFD_STALL_CYCLES_VPC_ALLOC = 9,
  745. VFD_MODE_0_FIBERS = 13,
  746. VFD_MODE_1_FIBERS = 14,
  747. VFD_MODE_2_FIBERS = 15,
  748. VFD_MODE_3_FIBERS = 16,
  749. VFD_MODE_4_FIBERS = 17,
  750. VFD_BFIFO_STALL = 18,
  751. VFD_NUM_VERTICES_TOTAL = 19,
  752. VFD_PACKER_FULL = 20,
  753. VFD_UCHE_REQUEST_FIFO_FULL = 21,
  754. VFD_STARVE_CYCLES_PC = 22,
  755. VFD_STARVE_CYCLES_UCHE = 23,
  756. };
  757. enum a4xx_vpc_perfcounter_select {
  758. VPC_SP_LM_COMPONENTS = 2,
  759. VPC_SP0_LM_BYTES = 3,
  760. VPC_SP1_LM_BYTES = 4,
  761. VPC_SP2_LM_BYTES = 5,
  762. VPC_SP3_LM_BYTES = 6,
  763. VPC_WORKING_CYCLES = 7,
  764. VPC_STALL_CYCLES_LM = 8,
  765. VPC_STARVE_CYCLES_RAS = 9,
  766. VPC_STREAMOUT_CYCLES = 10,
  767. VPC_UCHE_TRANSACTIONS = 12,
  768. VPC_STALL_CYCLES_UCHE = 13,
  769. VPC_BUSY_CYCLES = 14,
  770. VPC_STARVE_CYCLES_SP = 15,
  771. };
  772. enum a4xx_vsc_perfcounter_select {
  773. VSC_BUSY_CYCLES = 0,
  774. VSC_WORKING_CYCLES = 1,
  775. VSC_STALL_CYCLES_UCHE = 2,
  776. VSC_STARVE_CYCLES_RAS = 3,
  777. VSC_EOT_NUM = 4,
  778. };
  779. enum a4xx_tex_filter {
  780. A4XX_TEX_NEAREST = 0,
  781. A4XX_TEX_LINEAR = 1,
  782. A4XX_TEX_ANISO = 2,
  783. };
  784. enum a4xx_tex_clamp {
  785. A4XX_TEX_REPEAT = 0,
  786. A4XX_TEX_CLAMP_TO_EDGE = 1,
  787. A4XX_TEX_MIRROR_REPEAT = 2,
  788. A4XX_TEX_CLAMP_TO_BORDER = 3,
  789. A4XX_TEX_MIRROR_CLAMP = 4,
  790. };
  791. enum a4xx_tex_aniso {
  792. A4XX_TEX_ANISO_1 = 0,
  793. A4XX_TEX_ANISO_2 = 1,
  794. A4XX_TEX_ANISO_4 = 2,
  795. A4XX_TEX_ANISO_8 = 3,
  796. A4XX_TEX_ANISO_16 = 4,
  797. };
  798. enum a4xx_tex_swiz {
  799. A4XX_TEX_X = 0,
  800. A4XX_TEX_Y = 1,
  801. A4XX_TEX_Z = 2,
  802. A4XX_TEX_W = 3,
  803. A4XX_TEX_ZERO = 4,
  804. A4XX_TEX_ONE = 5,
  805. };
  806. enum a4xx_tex_type {
  807. A4XX_TEX_1D = 0,
  808. A4XX_TEX_2D = 1,
  809. A4XX_TEX_CUBE = 2,
  810. A4XX_TEX_3D = 3,
  811. };
  812. #define A4XX_CGC_HLSQ_EARLY_CYC__MASK 0x00700000
  813. #define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT 20
  814. static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val)
  815. {
  816. return ((val) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT) & A4XX_CGC_HLSQ_EARLY_CYC__MASK;
  817. }
  818. #define A4XX_INT0_RBBM_GPU_IDLE 0x00000001
  819. #define A4XX_INT0_RBBM_AHB_ERROR 0x00000002
  820. #define A4XX_INT0_RBBM_REG_TIMEOUT 0x00000004
  821. #define A4XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
  822. #define A4XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
  823. #define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
  824. #define A4XX_INT0_VFD_ERROR 0x00000040
  825. #define A4XX_INT0_CP_SW_INT 0x00000080
  826. #define A4XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
  827. #define A4XX_INT0_CP_OPCODE_ERROR 0x00000200
  828. #define A4XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
  829. #define A4XX_INT0_CP_HW_FAULT 0x00000800
  830. #define A4XX_INT0_CP_DMA 0x00001000
  831. #define A4XX_INT0_CP_IB2_INT 0x00002000
  832. #define A4XX_INT0_CP_IB1_INT 0x00004000
  833. #define A4XX_INT0_CP_RB_INT 0x00008000
  834. #define A4XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
  835. #define A4XX_INT0_CP_RB_DONE_TS 0x00020000
  836. #define A4XX_INT0_CP_VS_DONE_TS 0x00040000
  837. #define A4XX_INT0_CP_PS_DONE_TS 0x00080000
  838. #define A4XX_INT0_CACHE_FLUSH_TS 0x00100000
  839. #define A4XX_INT0_CP_AHB_ERROR_HALT 0x00200000
  840. #define A4XX_INT0_MISC_HANG_DETECT 0x01000000
  841. #define A4XX_INT0_UCHE_OOB_ACCESS 0x02000000
  842. #define REG_A4XX_RB_GMEM_BASE_ADDR 0x00000cc0
  843. #define REG_A4XX_RB_PERFCTR_RB_SEL_0 0x00000cc7
  844. #define REG_A4XX_RB_PERFCTR_RB_SEL_1 0x00000cc8
  845. #define REG_A4XX_RB_PERFCTR_RB_SEL_2 0x00000cc9
  846. #define REG_A4XX_RB_PERFCTR_RB_SEL_3 0x00000cca
  847. #define REG_A4XX_RB_PERFCTR_RB_SEL_4 0x00000ccb
  848. #define REG_A4XX_RB_PERFCTR_RB_SEL_5 0x00000ccc
  849. #define REG_A4XX_RB_PERFCTR_RB_SEL_6 0x00000ccd
  850. #define REG_A4XX_RB_PERFCTR_RB_SEL_7 0x00000cce
  851. #define REG_A4XX_RB_PERFCTR_CCU_SEL_0 0x00000ccf
  852. #define REG_A4XX_RB_PERFCTR_CCU_SEL_1 0x00000cd0
  853. #define REG_A4XX_RB_PERFCTR_CCU_SEL_2 0x00000cd1
  854. #define REG_A4XX_RB_PERFCTR_CCU_SEL_3 0x00000cd2
  855. #define REG_A4XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
  856. #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
  857. #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
  858. static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
  859. {
  860. return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
  861. }
  862. #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x3fff0000
  863. #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 16
  864. static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
  865. {
  866. return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
  867. }
  868. #define REG_A4XX_RB_CLEAR_COLOR_DW0 0x000020cc
  869. #define REG_A4XX_RB_CLEAR_COLOR_DW1 0x000020cd
  870. #define REG_A4XX_RB_CLEAR_COLOR_DW2 0x000020ce
  871. #define REG_A4XX_RB_CLEAR_COLOR_DW3 0x000020cf
  872. #define REG_A4XX_RB_MODE_CONTROL 0x000020a0
  873. #define A4XX_RB_MODE_CONTROL_WIDTH__MASK 0x0000003f
  874. #define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT 0
  875. static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val)
  876. {
  877. return ((val >> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT) & A4XX_RB_MODE_CONTROL_WIDTH__MASK;
  878. }
  879. #define A4XX_RB_MODE_CONTROL_HEIGHT__MASK 0x00003f00
  880. #define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT 8
  881. static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val)
  882. {
  883. return ((val >> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK;
  884. }
  885. #define A4XX_RB_MODE_CONTROL_ENABLE_GMEM 0x00010000
  886. #define REG_A4XX_RB_RENDER_CONTROL 0x000020a1
  887. #define A4XX_RB_RENDER_CONTROL_BINNING_PASS 0x00000001
  888. #define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00000020
  889. #define REG_A4XX_RB_MSAA_CONTROL 0x000020a2
  890. #define A4XX_RB_MSAA_CONTROL_DISABLE 0x00001000
  891. #define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000e000
  892. #define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 13
  893. static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val)
  894. {
  895. return ((val) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK;
  896. }
  897. #define REG_A4XX_RB_RENDER_CONTROL2 0x000020a3
  898. #define A4XX_RB_RENDER_CONTROL2_XCOORD 0x00000001
  899. #define A4XX_RB_RENDER_CONTROL2_YCOORD 0x00000002
  900. #define A4XX_RB_RENDER_CONTROL2_ZCOORD 0x00000004
  901. #define A4XX_RB_RENDER_CONTROL2_WCOORD 0x00000008
  902. #define A4XX_RB_RENDER_CONTROL2_SAMPLEMASK 0x00000010
  903. #define A4XX_RB_RENDER_CONTROL2_FACENESS 0x00000020
  904. #define A4XX_RB_RENDER_CONTROL2_SAMPLEID 0x00000040
  905. #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK 0x00000380
  906. #define A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT 7
  907. static inline uint32_t A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES(uint32_t val)
  908. {
  909. return ((val) << A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__SHIFT) & A4XX_RB_RENDER_CONTROL2_MSAA_SAMPLES__MASK;
  910. }
  911. #define A4XX_RB_RENDER_CONTROL2_SAMPLEID_HR 0x00000800
  912. #define A4XX_RB_RENDER_CONTROL2_VARYING 0x00001000
  913. static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
  914. static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
  915. #define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
  916. #define A4XX_RB_MRT_CONTROL_BLEND 0x00000010
  917. #define A4XX_RB_MRT_CONTROL_BLEND2 0x00000020
  918. #define A4XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000040
  919. #define A4XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
  920. #define A4XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
  921. static inline uint32_t A4XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
  922. {
  923. return ((val) << A4XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A4XX_RB_MRT_CONTROL_ROP_CODE__MASK;
  924. }
  925. #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
  926. #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
  927. static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  928. {
  929. return ((val) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  930. }
  931. static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020a5 + 0x5*i0; }
  932. #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
  933. #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  934. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val)
  935. {
  936. return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  937. }
  938. #define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
  939. #define A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
  940. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a4xx_tile_mode val)
  941. {
  942. return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
  943. }
  944. #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK 0x00000600
  945. #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT 9
  946. static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
  947. {
  948. return ((val) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
  949. }
  950. #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00001800
  951. #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 11
  952. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  953. {
  954. return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  955. }
  956. #define A4XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00002000
  957. #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xffffc000
  958. #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 14
  959. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
  960. {
  961. return ((val >> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
  962. }
  963. static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0) { return 0x000020a6 + 0x5*i0; }
  964. static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0) { return 0x000020a7 + 0x5*i0; }
  965. #define A4XX_RB_MRT_CONTROL3_STRIDE__MASK 0x03fffff8
  966. #define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT 3
  967. static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val)
  968. {
  969. return ((val) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK;
  970. }
  971. static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020a8 + 0x5*i0; }
  972. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  973. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  974. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  975. {
  976. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  977. }
  978. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  979. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  980. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  981. {
  982. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  983. }
  984. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  985. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  986. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  987. {
  988. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  989. }
  990. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  991. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  992. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  993. {
  994. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  995. }
  996. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  997. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  998. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  999. {
  1000. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  1001. }
  1002. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  1003. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  1004. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  1005. {
  1006. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  1007. }
  1008. #define REG_A4XX_RB_BLEND_RED 0x000020f0
  1009. #define A4XX_RB_BLEND_RED_UINT__MASK 0x000000ff
  1010. #define A4XX_RB_BLEND_RED_UINT__SHIFT 0
  1011. static inline uint32_t A4XX_RB_BLEND_RED_UINT(uint32_t val)
  1012. {
  1013. return ((val) << A4XX_RB_BLEND_RED_UINT__SHIFT) & A4XX_RB_BLEND_RED_UINT__MASK;
  1014. }
  1015. #define A4XX_RB_BLEND_RED_SINT__MASK 0x0000ff00
  1016. #define A4XX_RB_BLEND_RED_SINT__SHIFT 8
  1017. static inline uint32_t A4XX_RB_BLEND_RED_SINT(uint32_t val)
  1018. {
  1019. return ((val) << A4XX_RB_BLEND_RED_SINT__SHIFT) & A4XX_RB_BLEND_RED_SINT__MASK;
  1020. }
  1021. #define A4XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
  1022. #define A4XX_RB_BLEND_RED_FLOAT__SHIFT 16
  1023. static inline uint32_t A4XX_RB_BLEND_RED_FLOAT(float val)
  1024. {
  1025. return ((util_float_to_half(val)) << A4XX_RB_BLEND_RED_FLOAT__SHIFT) & A4XX_RB_BLEND_RED_FLOAT__MASK;
  1026. }
  1027. #define REG_A4XX_RB_BLEND_RED_F32 0x000020f1
  1028. #define A4XX_RB_BLEND_RED_F32__MASK 0xffffffff
  1029. #define A4XX_RB_BLEND_RED_F32__SHIFT 0
  1030. static inline uint32_t A4XX_RB_BLEND_RED_F32(float val)
  1031. {
  1032. return ((fui(val)) << A4XX_RB_BLEND_RED_F32__SHIFT) & A4XX_RB_BLEND_RED_F32__MASK;
  1033. }
  1034. #define REG_A4XX_RB_BLEND_GREEN 0x000020f2
  1035. #define A4XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
  1036. #define A4XX_RB_BLEND_GREEN_UINT__SHIFT 0
  1037. static inline uint32_t A4XX_RB_BLEND_GREEN_UINT(uint32_t val)
  1038. {
  1039. return ((val) << A4XX_RB_BLEND_GREEN_UINT__SHIFT) & A4XX_RB_BLEND_GREEN_UINT__MASK;
  1040. }
  1041. #define A4XX_RB_BLEND_GREEN_SINT__MASK 0x0000ff00
  1042. #define A4XX_RB_BLEND_GREEN_SINT__SHIFT 8
  1043. static inline uint32_t A4XX_RB_BLEND_GREEN_SINT(uint32_t val)
  1044. {
  1045. return ((val) << A4XX_RB_BLEND_GREEN_SINT__SHIFT) & A4XX_RB_BLEND_GREEN_SINT__MASK;
  1046. }
  1047. #define A4XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
  1048. #define A4XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
  1049. static inline uint32_t A4XX_RB_BLEND_GREEN_FLOAT(float val)
  1050. {
  1051. return ((util_float_to_half(val)) << A4XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A4XX_RB_BLEND_GREEN_FLOAT__MASK;
  1052. }
  1053. #define REG_A4XX_RB_BLEND_GREEN_F32 0x000020f3
  1054. #define A4XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
  1055. #define A4XX_RB_BLEND_GREEN_F32__SHIFT 0
  1056. static inline uint32_t A4XX_RB_BLEND_GREEN_F32(float val)
  1057. {
  1058. return ((fui(val)) << A4XX_RB_BLEND_GREEN_F32__SHIFT) & A4XX_RB_BLEND_GREEN_F32__MASK;
  1059. }
  1060. #define REG_A4XX_RB_BLEND_BLUE 0x000020f4
  1061. #define A4XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
  1062. #define A4XX_RB_BLEND_BLUE_UINT__SHIFT 0
  1063. static inline uint32_t A4XX_RB_BLEND_BLUE_UINT(uint32_t val)
  1064. {
  1065. return ((val) << A4XX_RB_BLEND_BLUE_UINT__SHIFT) & A4XX_RB_BLEND_BLUE_UINT__MASK;
  1066. }
  1067. #define A4XX_RB_BLEND_BLUE_SINT__MASK 0x0000ff00
  1068. #define A4XX_RB_BLEND_BLUE_SINT__SHIFT 8
  1069. static inline uint32_t A4XX_RB_BLEND_BLUE_SINT(uint32_t val)
  1070. {
  1071. return ((val) << A4XX_RB_BLEND_BLUE_SINT__SHIFT) & A4XX_RB_BLEND_BLUE_SINT__MASK;
  1072. }
  1073. #define A4XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
  1074. #define A4XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
  1075. static inline uint32_t A4XX_RB_BLEND_BLUE_FLOAT(float val)
  1076. {
  1077. return ((util_float_to_half(val)) << A4XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A4XX_RB_BLEND_BLUE_FLOAT__MASK;
  1078. }
  1079. #define REG_A4XX_RB_BLEND_BLUE_F32 0x000020f5
  1080. #define A4XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
  1081. #define A4XX_RB_BLEND_BLUE_F32__SHIFT 0
  1082. static inline uint32_t A4XX_RB_BLEND_BLUE_F32(float val)
  1083. {
  1084. return ((fui(val)) << A4XX_RB_BLEND_BLUE_F32__SHIFT) & A4XX_RB_BLEND_BLUE_F32__MASK;
  1085. }
  1086. #define REG_A4XX_RB_BLEND_ALPHA 0x000020f6
  1087. #define A4XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
  1088. #define A4XX_RB_BLEND_ALPHA_UINT__SHIFT 0
  1089. static inline uint32_t A4XX_RB_BLEND_ALPHA_UINT(uint32_t val)
  1090. {
  1091. return ((val) << A4XX_RB_BLEND_ALPHA_UINT__SHIFT) & A4XX_RB_BLEND_ALPHA_UINT__MASK;
  1092. }
  1093. #define A4XX_RB_BLEND_ALPHA_SINT__MASK 0x0000ff00
  1094. #define A4XX_RB_BLEND_ALPHA_SINT__SHIFT 8
  1095. static inline uint32_t A4XX_RB_BLEND_ALPHA_SINT(uint32_t val)
  1096. {
  1097. return ((val) << A4XX_RB_BLEND_ALPHA_SINT__SHIFT) & A4XX_RB_BLEND_ALPHA_SINT__MASK;
  1098. }
  1099. #define A4XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
  1100. #define A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
  1101. static inline uint32_t A4XX_RB_BLEND_ALPHA_FLOAT(float val)
  1102. {
  1103. return ((util_float_to_half(val)) << A4XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A4XX_RB_BLEND_ALPHA_FLOAT__MASK;
  1104. }
  1105. #define REG_A4XX_RB_BLEND_ALPHA_F32 0x000020f7
  1106. #define A4XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
  1107. #define A4XX_RB_BLEND_ALPHA_F32__SHIFT 0
  1108. static inline uint32_t A4XX_RB_BLEND_ALPHA_F32(float val)
  1109. {
  1110. return ((fui(val)) << A4XX_RB_BLEND_ALPHA_F32__SHIFT) & A4XX_RB_BLEND_ALPHA_F32__MASK;
  1111. }
  1112. #define REG_A4XX_RB_ALPHA_CONTROL 0x000020f8
  1113. #define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
  1114. #define A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
  1115. static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
  1116. {
  1117. return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
  1118. }
  1119. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
  1120. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
  1121. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
  1122. static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  1123. {
  1124. return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
  1125. }
  1126. #define REG_A4XX_RB_FS_OUTPUT 0x000020f9
  1127. #define A4XX_RB_FS_OUTPUT_ENABLE_BLEND__MASK 0x000000ff
  1128. #define A4XX_RB_FS_OUTPUT_ENABLE_BLEND__SHIFT 0
  1129. static inline uint32_t A4XX_RB_FS_OUTPUT_ENABLE_BLEND(uint32_t val)
  1130. {
  1131. return ((val) << A4XX_RB_FS_OUTPUT_ENABLE_BLEND__SHIFT) & A4XX_RB_FS_OUTPUT_ENABLE_BLEND__MASK;
  1132. }
  1133. #define A4XX_RB_FS_OUTPUT_INDEPENDENT_BLEND 0x00000100
  1134. #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK 0xffff0000
  1135. #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT 16
  1136. static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val)
  1137. {
  1138. return ((val) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK;
  1139. }
  1140. #define REG_A4XX_RB_SAMPLE_COUNT_CONTROL 0x000020fa
  1141. #define A4XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
  1142. #define A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__MASK 0xfffffffc
  1143. #define A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__SHIFT 2
  1144. static inline uint32_t A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR(uint32_t val)
  1145. {
  1146. return ((val >> 2) << A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__SHIFT) & A4XX_RB_SAMPLE_COUNT_CONTROL_ADDR__MASK;
  1147. }
  1148. #define REG_A4XX_RB_RENDER_COMPONENTS 0x000020fb
  1149. #define A4XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
  1150. #define A4XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
  1151. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
  1152. {
  1153. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT0__MASK;
  1154. }
  1155. #define A4XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
  1156. #define A4XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
  1157. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
  1158. {
  1159. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT1__MASK;
  1160. }
  1161. #define A4XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
  1162. #define A4XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
  1163. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
  1164. {
  1165. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT2__MASK;
  1166. }
  1167. #define A4XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
  1168. #define A4XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
  1169. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
  1170. {
  1171. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT3__MASK;
  1172. }
  1173. #define A4XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
  1174. #define A4XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
  1175. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
  1176. {
  1177. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT4__MASK;
  1178. }
  1179. #define A4XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
  1180. #define A4XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
  1181. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
  1182. {
  1183. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT5__MASK;
  1184. }
  1185. #define A4XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
  1186. #define A4XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
  1187. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
  1188. {
  1189. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT6__MASK;
  1190. }
  1191. #define A4XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
  1192. #define A4XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
  1193. static inline uint32_t A4XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
  1194. {
  1195. return ((val) << A4XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A4XX_RB_RENDER_COMPONENTS_RT7__MASK;
  1196. }
  1197. #define REG_A4XX_RB_COPY_CONTROL 0x000020fc
  1198. #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
  1199. #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
  1200. static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
  1201. {
  1202. return ((val) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
  1203. }
  1204. #define A4XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
  1205. #define A4XX_RB_COPY_CONTROL_MODE__SHIFT 4
  1206. static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
  1207. {
  1208. return ((val) << A4XX_RB_COPY_CONTROL_MODE__SHIFT) & A4XX_RB_COPY_CONTROL_MODE__MASK;
  1209. }
  1210. #define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
  1211. #define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
  1212. static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
  1213. {
  1214. return ((val) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
  1215. }
  1216. #define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
  1217. #define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
  1218. static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
  1219. {
  1220. return ((val >> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
  1221. }
  1222. #define REG_A4XX_RB_COPY_DEST_BASE 0x000020fd
  1223. #define A4XX_RB_COPY_DEST_BASE_BASE__MASK 0xffffffe0
  1224. #define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT 5
  1225. static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
  1226. {
  1227. return ((val >> 5) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A4XX_RB_COPY_DEST_BASE_BASE__MASK;
  1228. }
  1229. #define REG_A4XX_RB_COPY_DEST_PITCH 0x000020fe
  1230. #define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
  1231. #define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
  1232. static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
  1233. {
  1234. return ((val >> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK;
  1235. }
  1236. #define REG_A4XX_RB_COPY_DEST_INFO 0x000020ff
  1237. #define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
  1238. #define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
  1239. static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val)
  1240. {
  1241. return ((val) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK;
  1242. }
  1243. #define A4XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
  1244. #define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
  1245. static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
  1246. {
  1247. return ((val) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK;
  1248. }
  1249. #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
  1250. #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
  1251. static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
  1252. {
  1253. return ((val) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
  1254. }
  1255. #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
  1256. #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
  1257. static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
  1258. {
  1259. return ((val) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
  1260. }
  1261. #define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
  1262. #define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
  1263. static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
  1264. {
  1265. return ((val) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
  1266. }
  1267. #define A4XX_RB_COPY_DEST_INFO_TILE__MASK 0x03000000
  1268. #define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT 24
  1269. static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val)
  1270. {
  1271. return ((val) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A4XX_RB_COPY_DEST_INFO_TILE__MASK;
  1272. }
  1273. #define REG_A4XX_RB_FS_OUTPUT_REG 0x00002100
  1274. #define A4XX_RB_FS_OUTPUT_REG_MRT__MASK 0x0000000f
  1275. #define A4XX_RB_FS_OUTPUT_REG_MRT__SHIFT 0
  1276. static inline uint32_t A4XX_RB_FS_OUTPUT_REG_MRT(uint32_t val)
  1277. {
  1278. return ((val) << A4XX_RB_FS_OUTPUT_REG_MRT__SHIFT) & A4XX_RB_FS_OUTPUT_REG_MRT__MASK;
  1279. }
  1280. #define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z 0x00000020
  1281. #define REG_A4XX_RB_DEPTH_CONTROL 0x00002101
  1282. #define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
  1283. #define A4XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
  1284. #define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
  1285. #define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
  1286. #define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
  1287. static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
  1288. {
  1289. return ((val) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
  1290. }
  1291. #define A4XX_RB_DEPTH_CONTROL_Z_CLAMP_ENABLE 0x00000080
  1292. #define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00010000
  1293. #define A4XX_RB_DEPTH_CONTROL_FORCE_FRAGZ_TO_FS 0x00020000
  1294. #define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
  1295. #define REG_A4XX_RB_DEPTH_CLEAR 0x00002102
  1296. #define REG_A4XX_RB_DEPTH_INFO 0x00002103
  1297. #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
  1298. #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
  1299. static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val)
  1300. {
  1301. return ((val) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
  1302. }
  1303. #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
  1304. #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
  1305. static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
  1306. {
  1307. return ((val >> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
  1308. }
  1309. #define REG_A4XX_RB_DEPTH_PITCH 0x00002104
  1310. #define A4XX_RB_DEPTH_PITCH__MASK 0xffffffff
  1311. #define A4XX_RB_DEPTH_PITCH__SHIFT 0
  1312. static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val)
  1313. {
  1314. return ((val >> 5) << A4XX_RB_DEPTH_PITCH__SHIFT) & A4XX_RB_DEPTH_PITCH__MASK;
  1315. }
  1316. #define REG_A4XX_RB_DEPTH_PITCH2 0x00002105
  1317. #define A4XX_RB_DEPTH_PITCH2__MASK 0xffffffff
  1318. #define A4XX_RB_DEPTH_PITCH2__SHIFT 0
  1319. static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val)
  1320. {
  1321. return ((val >> 5) << A4XX_RB_DEPTH_PITCH2__SHIFT) & A4XX_RB_DEPTH_PITCH2__MASK;
  1322. }
  1323. #define REG_A4XX_RB_STENCIL_CONTROL 0x00002106
  1324. #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  1325. #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
  1326. #define A4XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
  1327. #define A4XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  1328. #define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  1329. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  1330. {
  1331. return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK;
  1332. }
  1333. #define A4XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  1334. #define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  1335. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  1336. {
  1337. return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK;
  1338. }
  1339. #define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  1340. #define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  1341. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  1342. {
  1343. return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  1344. }
  1345. #define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  1346. #define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  1347. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  1348. {
  1349. return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  1350. }
  1351. #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  1352. #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  1353. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  1354. {
  1355. return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  1356. }
  1357. #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  1358. #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  1359. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  1360. {
  1361. return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  1362. }
  1363. #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  1364. #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  1365. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  1366. {
  1367. return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  1368. }
  1369. #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  1370. #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  1371. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  1372. {
  1373. return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  1374. }
  1375. #define REG_A4XX_RB_STENCIL_CONTROL2 0x00002107
  1376. #define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER 0x00000001
  1377. #define REG_A4XX_RB_STENCIL_INFO 0x00002108
  1378. #define A4XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
  1379. #define A4XX_RB_STENCIL_INFO_STENCIL_BASE__MASK 0xfffff000
  1380. #define A4XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT 12
  1381. static inline uint32_t A4XX_RB_STENCIL_INFO_STENCIL_BASE(uint32_t val)
  1382. {
  1383. return ((val >> 12) << A4XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT) & A4XX_RB_STENCIL_INFO_STENCIL_BASE__MASK;
  1384. }
  1385. #define REG_A4XX_RB_STENCIL_PITCH 0x00002109
  1386. #define A4XX_RB_STENCIL_PITCH__MASK 0xffffffff
  1387. #define A4XX_RB_STENCIL_PITCH__SHIFT 0
  1388. static inline uint32_t A4XX_RB_STENCIL_PITCH(uint32_t val)
  1389. {
  1390. return ((val >> 5) << A4XX_RB_STENCIL_PITCH__SHIFT) & A4XX_RB_STENCIL_PITCH__MASK;
  1391. }
  1392. #define REG_A4XX_RB_STENCILREFMASK 0x0000210b
  1393. #define A4XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
  1394. #define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
  1395. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
  1396. {
  1397. return ((val) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK;
  1398. }
  1399. #define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
  1400. #define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
  1401. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
  1402. {
  1403. return ((val) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK;
  1404. }
  1405. #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
  1406. #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
  1407. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
  1408. {
  1409. return ((val) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
  1410. }
  1411. #define REG_A4XX_RB_STENCILREFMASK_BF 0x0000210c
  1412. #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
  1413. #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
  1414. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
  1415. {
  1416. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
  1417. }
  1418. #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
  1419. #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
  1420. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
  1421. {
  1422. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
  1423. }
  1424. #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
  1425. #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
  1426. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
  1427. {
  1428. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
  1429. }
  1430. #define REG_A4XX_RB_BIN_OFFSET 0x0000210d
  1431. #define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
  1432. #define A4XX_RB_BIN_OFFSET_X__MASK 0x00007fff
  1433. #define A4XX_RB_BIN_OFFSET_X__SHIFT 0
  1434. static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val)
  1435. {
  1436. return ((val) << A4XX_RB_BIN_OFFSET_X__SHIFT) & A4XX_RB_BIN_OFFSET_X__MASK;
  1437. }
  1438. #define A4XX_RB_BIN_OFFSET_Y__MASK 0x7fff0000
  1439. #define A4XX_RB_BIN_OFFSET_Y__SHIFT 16
  1440. static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val)
  1441. {
  1442. return ((val) << A4XX_RB_BIN_OFFSET_Y__SHIFT) & A4XX_RB_BIN_OFFSET_Y__MASK;
  1443. }
  1444. static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP(uint32_t i0) { return 0x00002120 + 0x2*i0; }
  1445. static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MIN(uint32_t i0) { return 0x00002120 + 0x2*i0; }
  1446. static inline uint32_t REG_A4XX_RB_VPORT_Z_CLAMP_MAX(uint32_t i0) { return 0x00002121 + 0x2*i0; }
  1447. #define REG_A4XX_RBBM_HW_VERSION 0x00000000
  1448. #define REG_A4XX_RBBM_HW_CONFIGURATION 0x00000002
  1449. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0) { return 0x00000004 + 0x1*i0; }
  1450. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0) { return 0x00000004 + 0x1*i0; }
  1451. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0) { return 0x00000008 + 0x1*i0; }
  1452. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0) { return 0x00000008 + 0x1*i0; }
  1453. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0) { return 0x0000000c + 0x1*i0; }
  1454. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0) { return 0x0000000c + 0x1*i0; }
  1455. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0) { return 0x00000010 + 0x1*i0; }
  1456. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0) { return 0x00000010 + 0x1*i0; }
  1457. #define REG_A4XX_RBBM_CLOCK_CTL_UCHE 0x00000014
  1458. #define REG_A4XX_RBBM_CLOCK_CTL2_UCHE 0x00000015
  1459. #define REG_A4XX_RBBM_CLOCK_CTL3_UCHE 0x00000016
  1460. #define REG_A4XX_RBBM_CLOCK_CTL4_UCHE 0x00000017
  1461. #define REG_A4XX_RBBM_CLOCK_HYST_UCHE 0x00000018
  1462. #define REG_A4XX_RBBM_CLOCK_DELAY_UCHE 0x00000019
  1463. #define REG_A4XX_RBBM_CLOCK_MODE_GPC 0x0000001a
  1464. #define REG_A4XX_RBBM_CLOCK_DELAY_GPC 0x0000001b
  1465. #define REG_A4XX_RBBM_CLOCK_HYST_GPC 0x0000001c
  1466. #define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM 0x0000001d
  1467. #define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000001e
  1468. #define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x0000001f
  1469. #define REG_A4XX_RBBM_CLOCK_CTL 0x00000020
  1470. #define REG_A4XX_RBBM_SP_HYST_CNT 0x00000021
  1471. #define REG_A4XX_RBBM_SW_RESET_CMD 0x00000022
  1472. #define REG_A4XX_RBBM_AHB_CTL0 0x00000023
  1473. #define REG_A4XX_RBBM_AHB_CTL1 0x00000024
  1474. #define REG_A4XX_RBBM_AHB_CMD 0x00000025
  1475. #define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL 0x00000026
  1476. #define REG_A4XX_RBBM_RAM_ACC_63_32 0x00000028
  1477. #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x0000002b
  1478. #define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL 0x0000002f
  1479. #define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4 0x00000034
  1480. #define REG_A4XX_RBBM_INT_CLEAR_CMD 0x00000036
  1481. #define REG_A4XX_RBBM_INT_0_MASK 0x00000037
  1482. #define REG_A4XX_RBBM_RBBM_CTL 0x0000003e
  1483. #define REG_A4XX_RBBM_AHB_DEBUG_CTL 0x0000003f
  1484. #define REG_A4XX_RBBM_VBIF_DEBUG_CTL 0x00000041
  1485. #define REG_A4XX_RBBM_CLOCK_CTL2 0x00000042
  1486. #define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
  1487. #define REG_A4XX_RBBM_RESET_CYCLES 0x00000047
  1488. #define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL 0x00000049
  1489. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A 0x0000004a
  1490. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B 0x0000004b
  1491. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C 0x0000004c
  1492. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D 0x0000004d
  1493. #define REG_A4XX_RBBM_POWER_CNTL_IP 0x00000098
  1494. #define A4XX_RBBM_POWER_CNTL_IP_SW_COLLAPSE 0x00000001
  1495. #define A4XX_RBBM_POWER_CNTL_IP_SP_TP_PWR_ON 0x00100000
  1496. #define REG_A4XX_RBBM_PERFCTR_CP_0_LO 0x0000009c
  1497. #define REG_A4XX_RBBM_PERFCTR_CP_0_HI 0x0000009d
  1498. #define REG_A4XX_RBBM_PERFCTR_CP_1_LO 0x0000009e
  1499. #define REG_A4XX_RBBM_PERFCTR_CP_1_HI 0x0000009f
  1500. #define REG_A4XX_RBBM_PERFCTR_CP_2_LO 0x000000a0
  1501. #define REG_A4XX_RBBM_PERFCTR_CP_2_HI 0x000000a1
  1502. #define REG_A4XX_RBBM_PERFCTR_CP_3_LO 0x000000a2
  1503. #define REG_A4XX_RBBM_PERFCTR_CP_3_HI 0x000000a3
  1504. #define REG_A4XX_RBBM_PERFCTR_CP_4_LO 0x000000a4
  1505. #define REG_A4XX_RBBM_PERFCTR_CP_4_HI 0x000000a5
  1506. #define REG_A4XX_RBBM_PERFCTR_CP_5_LO 0x000000a6
  1507. #define REG_A4XX_RBBM_PERFCTR_CP_5_HI 0x000000a7
  1508. #define REG_A4XX_RBBM_PERFCTR_CP_6_LO 0x000000a8
  1509. #define REG_A4XX_RBBM_PERFCTR_CP_6_HI 0x000000a9
  1510. #define REG_A4XX_RBBM_PERFCTR_CP_7_LO 0x000000aa
  1511. #define REG_A4XX_RBBM_PERFCTR_CP_7_HI 0x000000ab
  1512. #define REG_A4XX_RBBM_PERFCTR_RBBM_0_LO 0x000000ac
  1513. #define REG_A4XX_RBBM_PERFCTR_RBBM_0_HI 0x000000ad
  1514. #define REG_A4XX_RBBM_PERFCTR_RBBM_1_LO 0x000000ae
  1515. #define REG_A4XX_RBBM_PERFCTR_RBBM_1_HI 0x000000af
  1516. #define REG_A4XX_RBBM_PERFCTR_RBBM_2_LO 0x000000b0
  1517. #define REG_A4XX_RBBM_PERFCTR_RBBM_2_HI 0x000000b1
  1518. #define REG_A4XX_RBBM_PERFCTR_RBBM_3_LO 0x000000b2
  1519. #define REG_A4XX_RBBM_PERFCTR_RBBM_3_HI 0x000000b3
  1520. #define REG_A4XX_RBBM_PERFCTR_PC_0_LO 0x000000b4
  1521. #define REG_A4XX_RBBM_PERFCTR_PC_0_HI 0x000000b5
  1522. #define REG_A4XX_RBBM_PERFCTR_PC_1_LO 0x000000b6
  1523. #define REG_A4XX_RBBM_PERFCTR_PC_1_HI 0x000000b7
  1524. #define REG_A4XX_RBBM_PERFCTR_PC_2_LO 0x000000b8
  1525. #define REG_A4XX_RBBM_PERFCTR_PC_2_HI 0x000000b9
  1526. #define REG_A4XX_RBBM_PERFCTR_PC_3_LO 0x000000ba
  1527. #define REG_A4XX_RBBM_PERFCTR_PC_3_HI 0x000000bb
  1528. #define REG_A4XX_RBBM_PERFCTR_PC_4_LO 0x000000bc
  1529. #define REG_A4XX_RBBM_PERFCTR_PC_4_HI 0x000000bd
  1530. #define REG_A4XX_RBBM_PERFCTR_PC_5_LO 0x000000be
  1531. #define REG_A4XX_RBBM_PERFCTR_PC_5_HI 0x000000bf
  1532. #define REG_A4XX_RBBM_PERFCTR_PC_6_LO 0x000000c0
  1533. #define REG_A4XX_RBBM_PERFCTR_PC_6_HI 0x000000c1
  1534. #define REG_A4XX_RBBM_PERFCTR_PC_7_LO 0x000000c2
  1535. #define REG_A4XX_RBBM_PERFCTR_PC_7_HI 0x000000c3
  1536. #define REG_A4XX_RBBM_PERFCTR_VFD_0_LO 0x000000c4
  1537. #define REG_A4XX_RBBM_PERFCTR_VFD_0_HI 0x000000c5
  1538. #define REG_A4XX_RBBM_PERFCTR_VFD_1_LO 0x000000c6
  1539. #define REG_A4XX_RBBM_PERFCTR_VFD_1_HI 0x000000c7
  1540. #define REG_A4XX_RBBM_PERFCTR_VFD_2_LO 0x000000c8
  1541. #define REG_A4XX_RBBM_PERFCTR_VFD_2_HI 0x000000c9
  1542. #define REG_A4XX_RBBM_PERFCTR_VFD_3_LO 0x000000ca
  1543. #define REG_A4XX_RBBM_PERFCTR_VFD_3_HI 0x000000cb
  1544. #define REG_A4XX_RBBM_PERFCTR_VFD_4_LO 0x000000cc
  1545. #define REG_A4XX_RBBM_PERFCTR_VFD_4_HI 0x000000cd
  1546. #define REG_A4XX_RBBM_PERFCTR_VFD_5_LO 0x000000ce
  1547. #define REG_A4XX_RBBM_PERFCTR_VFD_5_HI 0x000000cf
  1548. #define REG_A4XX_RBBM_PERFCTR_VFD_6_LO 0x000000d0
  1549. #define REG_A4XX_RBBM_PERFCTR_VFD_6_HI 0x000000d1
  1550. #define REG_A4XX_RBBM_PERFCTR_VFD_7_LO 0x000000d2
  1551. #define REG_A4XX_RBBM_PERFCTR_VFD_7_HI 0x000000d3
  1552. #define REG_A4XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000d4
  1553. #define REG_A4XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000d5
  1554. #define REG_A4XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000d6
  1555. #define REG_A4XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000d7
  1556. #define REG_A4XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000d8
  1557. #define REG_A4XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000d9
  1558. #define REG_A4XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000da
  1559. #define REG_A4XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000db
  1560. #define REG_A4XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000dc
  1561. #define REG_A4XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000dd
  1562. #define REG_A4XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000de
  1563. #define REG_A4XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000df
  1564. #define REG_A4XX_RBBM_PERFCTR_HLSQ_6_LO 0x000000e0
  1565. #define REG_A4XX_RBBM_PERFCTR_HLSQ_6_HI 0x000000e1
  1566. #define REG_A4XX_RBBM_PERFCTR_HLSQ_7_LO 0x000000e2
  1567. #define REG_A4XX_RBBM_PERFCTR_HLSQ_7_HI 0x000000e3
  1568. #define REG_A4XX_RBBM_PERFCTR_VPC_0_LO 0x000000e4
  1569. #define REG_A4XX_RBBM_PERFCTR_VPC_0_HI 0x000000e5
  1570. #define REG_A4XX_RBBM_PERFCTR_VPC_1_LO 0x000000e6
  1571. #define REG_A4XX_RBBM_PERFCTR_VPC_1_HI 0x000000e7
  1572. #define REG_A4XX_RBBM_PERFCTR_VPC_2_LO 0x000000e8
  1573. #define REG_A4XX_RBBM_PERFCTR_VPC_2_HI 0x000000e9
  1574. #define REG_A4XX_RBBM_PERFCTR_VPC_3_LO 0x000000ea
  1575. #define REG_A4XX_RBBM_PERFCTR_VPC_3_HI 0x000000eb
  1576. #define REG_A4XX_RBBM_PERFCTR_CCU_0_LO 0x000000ec
  1577. #define REG_A4XX_RBBM_PERFCTR_CCU_0_HI 0x000000ed
  1578. #define REG_A4XX_RBBM_PERFCTR_CCU_1_LO 0x000000ee
  1579. #define REG_A4XX_RBBM_PERFCTR_CCU_1_HI 0x000000ef
  1580. #define REG_A4XX_RBBM_PERFCTR_CCU_2_LO 0x000000f0
  1581. #define REG_A4XX_RBBM_PERFCTR_CCU_2_HI 0x000000f1
  1582. #define REG_A4XX_RBBM_PERFCTR_CCU_3_LO 0x000000f2
  1583. #define REG_A4XX_RBBM_PERFCTR_CCU_3_HI 0x000000f3
  1584. #define REG_A4XX_RBBM_PERFCTR_TSE_0_LO 0x000000f4
  1585. #define REG_A4XX_RBBM_PERFCTR_TSE_0_HI 0x000000f5
  1586. #define REG_A4XX_RBBM_PERFCTR_TSE_1_LO 0x000000f6
  1587. #define REG_A4XX_RBBM_PERFCTR_TSE_1_HI 0x000000f7
  1588. #define REG_A4XX_RBBM_PERFCTR_TSE_2_LO 0x000000f8
  1589. #define REG_A4XX_RBBM_PERFCTR_TSE_2_HI 0x000000f9
  1590. #define REG_A4XX_RBBM_PERFCTR_TSE_3_LO 0x000000fa
  1591. #define REG_A4XX_RBBM_PERFCTR_TSE_3_HI 0x000000fb
  1592. #define REG_A4XX_RBBM_PERFCTR_RAS_0_LO 0x000000fc
  1593. #define REG_A4XX_RBBM_PERFCTR_RAS_0_HI 0x000000fd
  1594. #define REG_A4XX_RBBM_PERFCTR_RAS_1_LO 0x000000fe
  1595. #define REG_A4XX_RBBM_PERFCTR_RAS_1_HI 0x000000ff
  1596. #define REG_A4XX_RBBM_PERFCTR_RAS_2_LO 0x00000100
  1597. #define REG_A4XX_RBBM_PERFCTR_RAS_2_HI 0x00000101
  1598. #define REG_A4XX_RBBM_PERFCTR_RAS_3_LO 0x00000102
  1599. #define REG_A4XX_RBBM_PERFCTR_RAS_3_HI 0x00000103
  1600. #define REG_A4XX_RBBM_PERFCTR_UCHE_0_LO 0x00000104
  1601. #define REG_A4XX_RBBM_PERFCTR_UCHE_0_HI 0x00000105
  1602. #define REG_A4XX_RBBM_PERFCTR_UCHE_1_LO 0x00000106
  1603. #define REG_A4XX_RBBM_PERFCTR_UCHE_1_HI 0x00000107
  1604. #define REG_A4XX_RBBM_PERFCTR_UCHE_2_LO 0x00000108
  1605. #define REG_A4XX_RBBM_PERFCTR_UCHE_2_HI 0x00000109
  1606. #define REG_A4XX_RBBM_PERFCTR_UCHE_3_LO 0x0000010a
  1607. #define REG_A4XX_RBBM_PERFCTR_UCHE_3_HI 0x0000010b
  1608. #define REG_A4XX_RBBM_PERFCTR_UCHE_4_LO 0x0000010c
  1609. #define REG_A4XX_RBBM_PERFCTR_UCHE_4_HI 0x0000010d
  1610. #define REG_A4XX_RBBM_PERFCTR_UCHE_5_LO 0x0000010e
  1611. #define REG_A4XX_RBBM_PERFCTR_UCHE_5_HI 0x0000010f
  1612. #define REG_A4XX_RBBM_PERFCTR_UCHE_6_LO 0x00000110
  1613. #define REG_A4XX_RBBM_PERFCTR_UCHE_6_HI 0x00000111
  1614. #define REG_A4XX_RBBM_PERFCTR_UCHE_7_LO 0x00000112
  1615. #define REG_A4XX_RBBM_PERFCTR_UCHE_7_HI 0x00000113
  1616. #define REG_A4XX_RBBM_PERFCTR_TP_0_LO 0x00000114
  1617. #define REG_A4XX_RBBM_PERFCTR_TP_0_HI 0x00000115
  1618. #define REG_A4XX_RBBM_PERFCTR_TP_0_LO 0x00000114
  1619. #define REG_A4XX_RBBM_PERFCTR_TP_0_HI 0x00000115
  1620. #define REG_A4XX_RBBM_PERFCTR_TP_1_LO 0x00000116
  1621. #define REG_A4XX_RBBM_PERFCTR_TP_1_HI 0x00000117
  1622. #define REG_A4XX_RBBM_PERFCTR_TP_2_LO 0x00000118
  1623. #define REG_A4XX_RBBM_PERFCTR_TP_2_HI 0x00000119
  1624. #define REG_A4XX_RBBM_PERFCTR_TP_3_LO 0x0000011a
  1625. #define REG_A4XX_RBBM_PERFCTR_TP_3_HI 0x0000011b
  1626. #define REG_A4XX_RBBM_PERFCTR_TP_4_LO 0x0000011c
  1627. #define REG_A4XX_RBBM_PERFCTR_TP_4_HI 0x0000011d
  1628. #define REG_A4XX_RBBM_PERFCTR_TP_5_LO 0x0000011e
  1629. #define REG_A4XX_RBBM_PERFCTR_TP_5_HI 0x0000011f
  1630. #define REG_A4XX_RBBM_PERFCTR_TP_6_LO 0x00000120
  1631. #define REG_A4XX_RBBM_PERFCTR_TP_6_HI 0x00000121
  1632. #define REG_A4XX_RBBM_PERFCTR_TP_7_LO 0x00000122
  1633. #define REG_A4XX_RBBM_PERFCTR_TP_7_HI 0x00000123
  1634. #define REG_A4XX_RBBM_PERFCTR_SP_0_LO 0x00000124
  1635. #define REG_A4XX_RBBM_PERFCTR_SP_0_HI 0x00000125
  1636. #define REG_A4XX_RBBM_PERFCTR_SP_1_LO 0x00000126
  1637. #define REG_A4XX_RBBM_PERFCTR_SP_1_HI 0x00000127
  1638. #define REG_A4XX_RBBM_PERFCTR_SP_2_LO 0x00000128
  1639. #define REG_A4XX_RBBM_PERFCTR_SP_2_HI 0x00000129
  1640. #define REG_A4XX_RBBM_PERFCTR_SP_3_LO 0x0000012a
  1641. #define REG_A4XX_RBBM_PERFCTR_SP_3_HI 0x0000012b
  1642. #define REG_A4XX_RBBM_PERFCTR_SP_4_LO 0x0000012c
  1643. #define REG_A4XX_RBBM_PERFCTR_SP_4_HI 0x0000012d
  1644. #define REG_A4XX_RBBM_PERFCTR_SP_5_LO 0x0000012e
  1645. #define REG_A4XX_RBBM_PERFCTR_SP_5_HI 0x0000012f
  1646. #define REG_A4XX_RBBM_PERFCTR_SP_6_LO 0x00000130
  1647. #define REG_A4XX_RBBM_PERFCTR_SP_6_HI 0x00000131
  1648. #define REG_A4XX_RBBM_PERFCTR_SP_7_LO 0x00000132
  1649. #define REG_A4XX_RBBM_PERFCTR_SP_7_HI 0x00000133
  1650. #define REG_A4XX_RBBM_PERFCTR_SP_8_LO 0x00000134
  1651. #define REG_A4XX_RBBM_PERFCTR_SP_8_HI 0x00000135
  1652. #define REG_A4XX_RBBM_PERFCTR_SP_9_LO 0x00000136
  1653. #define REG_A4XX_RBBM_PERFCTR_SP_9_HI 0x00000137
  1654. #define REG_A4XX_RBBM_PERFCTR_SP_10_LO 0x00000138
  1655. #define REG_A4XX_RBBM_PERFCTR_SP_10_HI 0x00000139
  1656. #define REG_A4XX_RBBM_PERFCTR_SP_11_LO 0x0000013a
  1657. #define REG_A4XX_RBBM_PERFCTR_SP_11_HI 0x0000013b
  1658. #define REG_A4XX_RBBM_PERFCTR_RB_0_LO 0x0000013c
  1659. #define REG_A4XX_RBBM_PERFCTR_RB_0_HI 0x0000013d
  1660. #define REG_A4XX_RBBM_PERFCTR_RB_1_LO 0x0000013e
  1661. #define REG_A4XX_RBBM_PERFCTR_RB_1_HI 0x0000013f
  1662. #define REG_A4XX_RBBM_PERFCTR_RB_2_LO 0x00000140
  1663. #define REG_A4XX_RBBM_PERFCTR_RB_2_HI 0x00000141
  1664. #define REG_A4XX_RBBM_PERFCTR_RB_3_LO 0x00000142
  1665. #define REG_A4XX_RBBM_PERFCTR_RB_3_HI 0x00000143
  1666. #define REG_A4XX_RBBM_PERFCTR_RB_4_LO 0x00000144
  1667. #define REG_A4XX_RBBM_PERFCTR_RB_4_HI 0x00000145
  1668. #define REG_A4XX_RBBM_PERFCTR_RB_5_LO 0x00000146
  1669. #define REG_A4XX_RBBM_PERFCTR_RB_5_HI 0x00000147
  1670. #define REG_A4XX_RBBM_PERFCTR_RB_6_LO 0x00000148
  1671. #define REG_A4XX_RBBM_PERFCTR_RB_6_HI 0x00000149
  1672. #define REG_A4XX_RBBM_PERFCTR_RB_7_LO 0x0000014a
  1673. #define REG_A4XX_RBBM_PERFCTR_RB_7_HI 0x0000014b
  1674. #define REG_A4XX_RBBM_PERFCTR_VSC_0_LO 0x0000014c
  1675. #define REG_A4XX_RBBM_PERFCTR_VSC_0_HI 0x0000014d
  1676. #define REG_A4XX_RBBM_PERFCTR_VSC_1_LO 0x0000014e
  1677. #define REG_A4XX_RBBM_PERFCTR_VSC_1_HI 0x0000014f
  1678. #define REG_A4XX_RBBM_PERFCTR_PWR_0_LO 0x00000166
  1679. #define REG_A4XX_RBBM_PERFCTR_PWR_0_HI 0x00000167
  1680. #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
  1681. #define REG_A4XX_RBBM_PERFCTR_PWR_1_HI 0x00000169
  1682. #define REG_A4XX_RBBM_ALWAYSON_COUNTER_LO 0x0000016e
  1683. #define REG_A4XX_RBBM_ALWAYSON_COUNTER_HI 0x0000016f
  1684. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0) { return 0x00000068 + 0x1*i0; }
  1685. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0) { return 0x00000068 + 0x1*i0; }
  1686. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0) { return 0x0000006c + 0x1*i0; }
  1687. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0) { return 0x0000006c + 0x1*i0; }
  1688. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0) { return 0x00000070 + 0x1*i0; }
  1689. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0) { return 0x00000070 + 0x1*i0; }
  1690. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0) { return 0x00000074 + 0x1*i0; }
  1691. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0) { return 0x00000074 + 0x1*i0; }
  1692. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0) { return 0x00000078 + 0x1*i0; }
  1693. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0) { return 0x00000078 + 0x1*i0; }
  1694. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0) { return 0x0000007c + 0x1*i0; }
  1695. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0) { return 0x0000007c + 0x1*i0; }
  1696. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0) { return 0x00000082 + 0x1*i0; }
  1697. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0) { return 0x00000082 + 0x1*i0; }
  1698. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0) { return 0x00000086 + 0x1*i0; }
  1699. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0) { return 0x00000086 + 0x1*i0; }
  1700. #define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM 0x00000080
  1701. #define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM 0x00000081
  1702. #define REG_A4XX_RBBM_CLOCK_CTL_HLSQ 0x0000008a
  1703. #define REG_A4XX_RBBM_CLOCK_HYST_HLSQ 0x0000008b
  1704. #define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ 0x0000008c
  1705. #define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM 0x0000008d
  1706. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0) { return 0x0000008e + 0x1*i0; }
  1707. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0) { return 0x0000008e + 0x1*i0; }
  1708. #define REG_A4XX_RBBM_SP_REGFILE_SLEEP_CNTL_0 0x00000099
  1709. #define REG_A4XX_RBBM_SP_REGFILE_SLEEP_CNTL_1 0x0000009a
  1710. #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
  1711. #define REG_A4XX_RBBM_PERFCTR_CTL 0x00000170
  1712. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0 0x00000171
  1713. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1 0x00000172
  1714. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2 0x00000173
  1715. #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000174
  1716. #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000175
  1717. #define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_0 0x00000176
  1718. #define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_1 0x00000177
  1719. #define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_2 0x00000178
  1720. #define REG_A4XX_RBBM_PERFCTR_RBBM_SEL_3 0x00000179
  1721. #define REG_A4XX_RBBM_GPU_BUSY_MASKED 0x0000017a
  1722. #define REG_A4XX_RBBM_INT_0_STATUS 0x0000017d
  1723. #define REG_A4XX_RBBM_CLOCK_STATUS 0x00000182
  1724. #define REG_A4XX_RBBM_AHB_STATUS 0x00000189
  1725. #define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS 0x0000018c
  1726. #define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS 0x0000018d
  1727. #define REG_A4XX_RBBM_AHB_ERROR_STATUS 0x0000018f
  1728. #define REG_A4XX_RBBM_STATUS 0x00000191
  1729. #define A4XX_RBBM_STATUS_HI_BUSY 0x00000001
  1730. #define A4XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
  1731. #define A4XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
  1732. #define A4XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
  1733. #define A4XX_RBBM_STATUS_VBIF_BUSY 0x00008000
  1734. #define A4XX_RBBM_STATUS_TSE_BUSY 0x00010000
  1735. #define A4XX_RBBM_STATUS_RAS_BUSY 0x00020000
  1736. #define A4XX_RBBM_STATUS_RB_BUSY 0x00040000
  1737. #define A4XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
  1738. #define A4XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
  1739. #define A4XX_RBBM_STATUS_VFD_BUSY 0x00200000
  1740. #define A4XX_RBBM_STATUS_VPC_BUSY 0x00400000
  1741. #define A4XX_RBBM_STATUS_UCHE_BUSY 0x00800000
  1742. #define A4XX_RBBM_STATUS_SP_BUSY 0x01000000
  1743. #define A4XX_RBBM_STATUS_TPL1_BUSY 0x02000000
  1744. #define A4XX_RBBM_STATUS_MARB_BUSY 0x04000000
  1745. #define A4XX_RBBM_STATUS_VSC_BUSY 0x08000000
  1746. #define A4XX_RBBM_STATUS_ARB_BUSY 0x10000000
  1747. #define A4XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
  1748. #define A4XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
  1749. #define A4XX_RBBM_STATUS_GPU_BUSY 0x80000000
  1750. #define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5 0x0000019f
  1751. #define REG_A4XX_RBBM_POWER_STATUS 0x000001b0
  1752. #define A4XX_RBBM_POWER_STATUS_SP_TP_PWR_ON 0x00100000
  1753. #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL2 0x000001b8
  1754. #define REG_A4XX_CP_SCRATCH_UMASK 0x00000228
  1755. #define REG_A4XX_CP_SCRATCH_ADDR 0x00000229
  1756. #define REG_A4XX_CP_RB_BASE 0x00000200
  1757. #define REG_A4XX_CP_RB_CNTL 0x00000201
  1758. #define REG_A4XX_CP_RB_WPTR 0x00000205
  1759. #define REG_A4XX_CP_RB_RPTR_ADDR 0x00000203
  1760. #define REG_A4XX_CP_RB_RPTR 0x00000204
  1761. #define REG_A4XX_CP_IB1_BASE 0x00000206
  1762. #define REG_A4XX_CP_IB1_BUFSZ 0x00000207
  1763. #define REG_A4XX_CP_IB2_BASE 0x00000208
  1764. #define REG_A4XX_CP_IB2_BUFSZ 0x00000209
  1765. #define REG_A4XX_CP_ME_NRT_ADDR 0x0000020c
  1766. #define REG_A4XX_CP_ME_NRT_DATA 0x0000020d
  1767. #define REG_A4XX_CP_ME_RB_DONE_DATA 0x00000217
  1768. #define REG_A4XX_CP_QUEUE_THRESH2 0x00000219
  1769. #define REG_A4XX_CP_MERCIU_SIZE 0x0000021b
  1770. #define REG_A4XX_CP_ROQ_ADDR 0x0000021c
  1771. #define REG_A4XX_CP_ROQ_DATA 0x0000021d
  1772. #define REG_A4XX_CP_MEQ_ADDR 0x0000021e
  1773. #define REG_A4XX_CP_MEQ_DATA 0x0000021f
  1774. #define REG_A4XX_CP_MERCIU_ADDR 0x00000220
  1775. #define REG_A4XX_CP_MERCIU_DATA 0x00000221
  1776. #define REG_A4XX_CP_MERCIU_DATA2 0x00000222
  1777. #define REG_A4XX_CP_PFP_UCODE_ADDR 0x00000223
  1778. #define REG_A4XX_CP_PFP_UCODE_DATA 0x00000224
  1779. #define REG_A4XX_CP_ME_RAM_WADDR 0x00000225
  1780. #define REG_A4XX_CP_ME_RAM_RADDR 0x00000226
  1781. #define REG_A4XX_CP_ME_RAM_DATA 0x00000227
  1782. #define REG_A4XX_CP_PREEMPT 0x0000022a
  1783. #define REG_A4XX_CP_CNTL 0x0000022c
  1784. #define REG_A4XX_CP_ME_CNTL 0x0000022d
  1785. #define REG_A4XX_CP_DEBUG 0x0000022e
  1786. #define REG_A4XX_CP_DEBUG_ECO_CONTROL 0x00000231
  1787. #define REG_A4XX_CP_DRAW_STATE_ADDR 0x00000232
  1788. static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0) { return 0x00000240 + 0x1*i0; }
  1789. static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000240 + 0x1*i0; }
  1790. #define A4XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0001ffff
  1791. #define A4XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
  1792. static inline uint32_t A4XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
  1793. {
  1794. return ((val) << A4XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A4XX_CP_PROTECT_REG_BASE_ADDR__MASK;
  1795. }
  1796. #define A4XX_CP_PROTECT_REG_MASK_LEN__MASK 0x1f000000
  1797. #define A4XX_CP_PROTECT_REG_MASK_LEN__SHIFT 24
  1798. static inline uint32_t A4XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
  1799. {
  1800. return ((val) << A4XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A4XX_CP_PROTECT_REG_MASK_LEN__MASK;
  1801. }
  1802. #define A4XX_CP_PROTECT_REG_TRAP_WRITE 0x20000000
  1803. #define A4XX_CP_PROTECT_REG_TRAP_READ 0x40000000
  1804. #define REG_A4XX_CP_PROTECT_CTRL 0x00000250
  1805. #define REG_A4XX_CP_ST_BASE 0x000004c0
  1806. #define REG_A4XX_CP_STQ_AVAIL 0x000004ce
  1807. #define REG_A4XX_CP_MERCIU_STAT 0x000004d0
  1808. #define REG_A4XX_CP_WFI_PEND_CTR 0x000004d2
  1809. #define REG_A4XX_CP_HW_FAULT 0x000004d8
  1810. #define REG_A4XX_CP_PROTECT_STATUS 0x000004da
  1811. #define REG_A4XX_CP_EVENTS_IN_FLIGHT 0x000004dd
  1812. #define REG_A4XX_CP_PERFCTR_CP_SEL_0 0x00000500
  1813. #define REG_A4XX_CP_PERFCTR_CP_SEL_1 0x00000501
  1814. #define REG_A4XX_CP_PERFCTR_CP_SEL_2 0x00000502
  1815. #define REG_A4XX_CP_PERFCTR_CP_SEL_3 0x00000503
  1816. #define REG_A4XX_CP_PERFCTR_CP_SEL_4 0x00000504
  1817. #define REG_A4XX_CP_PERFCTR_CP_SEL_5 0x00000505
  1818. #define REG_A4XX_CP_PERFCTR_CP_SEL_6 0x00000506
  1819. #define REG_A4XX_CP_PERFCTR_CP_SEL_7 0x00000507
  1820. #define REG_A4XX_CP_PERFCOMBINER_SELECT 0x0000050b
  1821. static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0) { return 0x00000578 + 0x1*i0; }
  1822. static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000578 + 0x1*i0; }
  1823. #define REG_A4XX_SP_VS_STATUS 0x00000ec0
  1824. #define REG_A4XX_SP_MODE_CONTROL 0x00000ec3
  1825. #define REG_A4XX_SP_PERFCTR_SP_SEL_0 0x00000ec4
  1826. #define REG_A4XX_SP_PERFCTR_SP_SEL_1 0x00000ec5
  1827. #define REG_A4XX_SP_PERFCTR_SP_SEL_2 0x00000ec6
  1828. #define REG_A4XX_SP_PERFCTR_SP_SEL_3 0x00000ec7
  1829. #define REG_A4XX_SP_PERFCTR_SP_SEL_4 0x00000ec8
  1830. #define REG_A4XX_SP_PERFCTR_SP_SEL_5 0x00000ec9
  1831. #define REG_A4XX_SP_PERFCTR_SP_SEL_6 0x00000eca
  1832. #define REG_A4XX_SP_PERFCTR_SP_SEL_7 0x00000ecb
  1833. #define REG_A4XX_SP_PERFCTR_SP_SEL_8 0x00000ecc
  1834. #define REG_A4XX_SP_PERFCTR_SP_SEL_9 0x00000ecd
  1835. #define REG_A4XX_SP_PERFCTR_SP_SEL_10 0x00000ece
  1836. #define REG_A4XX_SP_PERFCTR_SP_SEL_11 0x00000ecf
  1837. #define REG_A4XX_SP_SP_CTRL_REG 0x000022c0
  1838. #define A4XX_SP_SP_CTRL_REG_BINNING_PASS 0x00080000
  1839. #define REG_A4XX_SP_INSTR_CACHE_CTRL 0x000022c1
  1840. #define A4XX_SP_INSTR_CACHE_CTRL_VS_BUFFER 0x00000080
  1841. #define A4XX_SP_INSTR_CACHE_CTRL_FS_BUFFER 0x00000100
  1842. #define A4XX_SP_INSTR_CACHE_CTRL_INSTR_BUFFER 0x00000400
  1843. #define REG_A4XX_SP_VS_CTRL_REG0 0x000022c4
  1844. #define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
  1845. #define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
  1846. static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  1847. {
  1848. return ((val) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
  1849. }
  1850. #define A4XX_SP_VS_CTRL_REG0_VARYING 0x00000002
  1851. #define A4XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
  1852. #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  1853. #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  1854. static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  1855. {
  1856. return ((val) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  1857. }
  1858. #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
  1859. #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  1860. static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  1861. {
  1862. return ((val) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  1863. }
  1864. #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  1865. #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  1866. static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  1867. {
  1868. return ((val) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  1869. }
  1870. #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  1871. #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
  1872. static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  1873. {
  1874. return ((val) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
  1875. }
  1876. #define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  1877. #define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
  1878. #define REG_A4XX_SP_VS_CTRL_REG1 0x000022c5
  1879. #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
  1880. #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  1881. static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  1882. {
  1883. return ((val) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
  1884. }
  1885. #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
  1886. #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
  1887. static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
  1888. {
  1889. return ((val) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
  1890. }
  1891. #define REG_A4XX_SP_VS_PARAM_REG 0x000022c6
  1892. #define A4XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
  1893. #define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
  1894. static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
  1895. {
  1896. return ((val) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK;
  1897. }
  1898. #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
  1899. #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
  1900. static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
  1901. {
  1902. return ((val) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
  1903. }
  1904. #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
  1905. #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
  1906. static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
  1907. {
  1908. return ((val) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
  1909. }
  1910. static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  1911. static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  1912. #define A4XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
  1913. #define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  1914. static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  1915. {
  1916. return ((val) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_A_REGID__MASK;
  1917. }
  1918. #define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  1919. #define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
  1920. static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  1921. {
  1922. return ((val) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  1923. }
  1924. #define A4XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
  1925. #define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  1926. static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  1927. {
  1928. return ((val) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_B_REGID__MASK;
  1929. }
  1930. #define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  1931. #define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
  1932. static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  1933. {
  1934. return ((val) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  1935. }
  1936. static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
  1937. static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
  1938. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  1939. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  1940. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  1941. {
  1942. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  1943. }
  1944. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  1945. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  1946. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  1947. {
  1948. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  1949. }
  1950. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  1951. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  1952. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  1953. {
  1954. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  1955. }
  1956. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  1957. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  1958. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  1959. {
  1960. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  1961. }
  1962. #define REG_A4XX_SP_VS_OBJ_OFFSET_REG 0x000022e0
  1963. #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  1964. #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  1965. static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  1966. {
  1967. return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  1968. }
  1969. #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  1970. #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  1971. static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  1972. {
  1973. return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  1974. }
  1975. #define REG_A4XX_SP_VS_OBJ_START 0x000022e1
  1976. #define REG_A4XX_SP_VS_PVT_MEM_PARAM 0x000022e2
  1977. #define REG_A4XX_SP_VS_PVT_MEM_ADDR 0x000022e3
  1978. #define REG_A4XX_SP_VS_LENGTH_REG 0x000022e5
  1979. #define REG_A4XX_SP_FS_CTRL_REG0 0x000022e8
  1980. #define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
  1981. #define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
  1982. static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  1983. {
  1984. return ((val) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
  1985. }
  1986. #define A4XX_SP_FS_CTRL_REG0_VARYING 0x00000002
  1987. #define A4XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
  1988. #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  1989. #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  1990. static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  1991. {
  1992. return ((val) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  1993. }
  1994. #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
  1995. #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  1996. static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  1997. {
  1998. return ((val) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  1999. }
  2000. #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  2001. #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  2002. static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  2003. {
  2004. return ((val) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  2005. }
  2006. #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  2007. #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
  2008. static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  2009. {
  2010. return ((val) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
  2011. }
  2012. #define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  2013. #define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
  2014. #define REG_A4XX_SP_FS_CTRL_REG1 0x000022e9
  2015. #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
  2016. #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  2017. static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  2018. {
  2019. return ((val) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
  2020. }
  2021. #define A4XX_SP_FS_CTRL_REG1_FACENESS 0x00080000
  2022. #define A4XX_SP_FS_CTRL_REG1_VARYING 0x00100000
  2023. #define A4XX_SP_FS_CTRL_REG1_FRAGCOORD 0x00200000
  2024. #define REG_A4XX_SP_FS_OBJ_OFFSET_REG 0x000022ea
  2025. #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  2026. #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  2027. static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  2028. {
  2029. return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  2030. }
  2031. #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  2032. #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  2033. static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  2034. {
  2035. return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  2036. }
  2037. #define REG_A4XX_SP_FS_OBJ_START 0x000022eb
  2038. #define REG_A4XX_SP_FS_PVT_MEM_PARAM 0x000022ec
  2039. #define REG_A4XX_SP_FS_PVT_MEM_ADDR 0x000022ed
  2040. #define REG_A4XX_SP_FS_LENGTH_REG 0x000022ef
  2041. #define REG_A4XX_SP_FS_OUTPUT_REG 0x000022f0
  2042. #define A4XX_SP_FS_OUTPUT_REG_MRT__MASK 0x0000000f
  2043. #define A4XX_SP_FS_OUTPUT_REG_MRT__SHIFT 0
  2044. static inline uint32_t A4XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)
  2045. {
  2046. return ((val) << A4XX_SP_FS_OUTPUT_REG_MRT__SHIFT) & A4XX_SP_FS_OUTPUT_REG_MRT__MASK;
  2047. }
  2048. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
  2049. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
  2050. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
  2051. static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
  2052. {
  2053. return ((val) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
  2054. }
  2055. #define A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__MASK 0xff000000
  2056. #define A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__SHIFT 24
  2057. static inline uint32_t A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID(uint32_t val)
  2058. {
  2059. return ((val) << A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_SAMPLEMASK_REGID__MASK;
  2060. }
  2061. static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
  2062. static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
  2063. #define A4XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
  2064. #define A4XX_SP_FS_MRT_REG_REGID__SHIFT 0
  2065. static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val)
  2066. {
  2067. return ((val) << A4XX_SP_FS_MRT_REG_REGID__SHIFT) & A4XX_SP_FS_MRT_REG_REGID__MASK;
  2068. }
  2069. #define A4XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
  2070. #define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK 0x0003f000
  2071. #define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT 12
  2072. static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val)
  2073. {
  2074. return ((val) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK;
  2075. }
  2076. #define A4XX_SP_FS_MRT_REG_COLOR_SRGB 0x00040000
  2077. #define REG_A4XX_SP_CS_CTRL_REG0 0x00002300
  2078. #define REG_A4XX_SP_CS_OBJ_OFFSET_REG 0x00002301
  2079. #define REG_A4XX_SP_CS_OBJ_START 0x00002302
  2080. #define REG_A4XX_SP_CS_PVT_MEM_PARAM 0x00002303
  2081. #define REG_A4XX_SP_CS_PVT_MEM_ADDR 0x00002304
  2082. #define REG_A4XX_SP_CS_PVT_MEM_SIZE 0x00002305
  2083. #define REG_A4XX_SP_CS_LENGTH_REG 0x00002306
  2084. #define REG_A4XX_SP_HS_OBJ_OFFSET_REG 0x0000230d
  2085. #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  2086. #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  2087. static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  2088. {
  2089. return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  2090. }
  2091. #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  2092. #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  2093. static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  2094. {
  2095. return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  2096. }
  2097. #define REG_A4XX_SP_HS_OBJ_START 0x0000230e
  2098. #define REG_A4XX_SP_HS_PVT_MEM_PARAM 0x0000230f
  2099. #define REG_A4XX_SP_HS_PVT_MEM_ADDR 0x00002310
  2100. #define REG_A4XX_SP_HS_LENGTH_REG 0x00002312
  2101. #define REG_A4XX_SP_DS_PARAM_REG 0x0000231a
  2102. #define A4XX_SP_DS_PARAM_REG_POSREGID__MASK 0x000000ff
  2103. #define A4XX_SP_DS_PARAM_REG_POSREGID__SHIFT 0
  2104. static inline uint32_t A4XX_SP_DS_PARAM_REG_POSREGID(uint32_t val)
  2105. {
  2106. return ((val) << A4XX_SP_DS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_DS_PARAM_REG_POSREGID__MASK;
  2107. }
  2108. #define A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__MASK 0xfff00000
  2109. #define A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__SHIFT 20
  2110. static inline uint32_t A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR(uint32_t val)
  2111. {
  2112. return ((val) << A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__SHIFT) & A4XX_SP_DS_PARAM_REG_TOTALGSOUTVAR__MASK;
  2113. }
  2114. static inline uint32_t REG_A4XX_SP_DS_OUT(uint32_t i0) { return 0x0000231b + 0x1*i0; }
  2115. static inline uint32_t REG_A4XX_SP_DS_OUT_REG(uint32_t i0) { return 0x0000231b + 0x1*i0; }
  2116. #define A4XX_SP_DS_OUT_REG_A_REGID__MASK 0x000001ff
  2117. #define A4XX_SP_DS_OUT_REG_A_REGID__SHIFT 0
  2118. static inline uint32_t A4XX_SP_DS_OUT_REG_A_REGID(uint32_t val)
  2119. {
  2120. return ((val) << A4XX_SP_DS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_DS_OUT_REG_A_REGID__MASK;
  2121. }
  2122. #define A4XX_SP_DS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  2123. #define A4XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT 9
  2124. static inline uint32_t A4XX_SP_DS_OUT_REG_A_COMPMASK(uint32_t val)
  2125. {
  2126. return ((val) << A4XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_DS_OUT_REG_A_COMPMASK__MASK;
  2127. }
  2128. #define A4XX_SP_DS_OUT_REG_B_REGID__MASK 0x01ff0000
  2129. #define A4XX_SP_DS_OUT_REG_B_REGID__SHIFT 16
  2130. static inline uint32_t A4XX_SP_DS_OUT_REG_B_REGID(uint32_t val)
  2131. {
  2132. return ((val) << A4XX_SP_DS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_DS_OUT_REG_B_REGID__MASK;
  2133. }
  2134. #define A4XX_SP_DS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  2135. #define A4XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT 25
  2136. static inline uint32_t A4XX_SP_DS_OUT_REG_B_COMPMASK(uint32_t val)
  2137. {
  2138. return ((val) << A4XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_DS_OUT_REG_B_COMPMASK__MASK;
  2139. }
  2140. static inline uint32_t REG_A4XX_SP_DS_VPC_DST(uint32_t i0) { return 0x0000232c + 0x1*i0; }
  2141. static inline uint32_t REG_A4XX_SP_DS_VPC_DST_REG(uint32_t i0) { return 0x0000232c + 0x1*i0; }
  2142. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  2143. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT 0
  2144. static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC0(uint32_t val)
  2145. {
  2146. return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK;
  2147. }
  2148. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  2149. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT 8
  2150. static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC1(uint32_t val)
  2151. {
  2152. return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK;
  2153. }
  2154. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  2155. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT 16
  2156. static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC2(uint32_t val)
  2157. {
  2158. return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK;
  2159. }
  2160. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  2161. #define A4XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT 24
  2162. static inline uint32_t A4XX_SP_DS_VPC_DST_REG_OUTLOC3(uint32_t val)
  2163. {
  2164. return ((val) << A4XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK;
  2165. }
  2166. #define REG_A4XX_SP_DS_OBJ_OFFSET_REG 0x00002334
  2167. #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  2168. #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  2169. static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  2170. {
  2171. return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  2172. }
  2173. #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  2174. #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  2175. static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  2176. {
  2177. return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  2178. }
  2179. #define REG_A4XX_SP_DS_OBJ_START 0x00002335
  2180. #define REG_A4XX_SP_DS_PVT_MEM_PARAM 0x00002336
  2181. #define REG_A4XX_SP_DS_PVT_MEM_ADDR 0x00002337
  2182. #define REG_A4XX_SP_DS_LENGTH_REG 0x00002339
  2183. #define REG_A4XX_SP_GS_PARAM_REG 0x00002341
  2184. #define A4XX_SP_GS_PARAM_REG_POSREGID__MASK 0x000000ff
  2185. #define A4XX_SP_GS_PARAM_REG_POSREGID__SHIFT 0
  2186. static inline uint32_t A4XX_SP_GS_PARAM_REG_POSREGID(uint32_t val)
  2187. {
  2188. return ((val) << A4XX_SP_GS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_GS_PARAM_REG_POSREGID__MASK;
  2189. }
  2190. #define A4XX_SP_GS_PARAM_REG_PRIMREGID__MASK 0x0000ff00
  2191. #define A4XX_SP_GS_PARAM_REG_PRIMREGID__SHIFT 8
  2192. static inline uint32_t A4XX_SP_GS_PARAM_REG_PRIMREGID(uint32_t val)
  2193. {
  2194. return ((val) << A4XX_SP_GS_PARAM_REG_PRIMREGID__SHIFT) & A4XX_SP_GS_PARAM_REG_PRIMREGID__MASK;
  2195. }
  2196. #define A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__MASK 0xfff00000
  2197. #define A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__SHIFT 20
  2198. static inline uint32_t A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR(uint32_t val)
  2199. {
  2200. return ((val) << A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__SHIFT) & A4XX_SP_GS_PARAM_REG_TOTALGSOUTVAR__MASK;
  2201. }
  2202. static inline uint32_t REG_A4XX_SP_GS_OUT(uint32_t i0) { return 0x00002342 + 0x1*i0; }
  2203. static inline uint32_t REG_A4XX_SP_GS_OUT_REG(uint32_t i0) { return 0x00002342 + 0x1*i0; }
  2204. #define A4XX_SP_GS_OUT_REG_A_REGID__MASK 0x000001ff
  2205. #define A4XX_SP_GS_OUT_REG_A_REGID__SHIFT 0
  2206. static inline uint32_t A4XX_SP_GS_OUT_REG_A_REGID(uint32_t val)
  2207. {
  2208. return ((val) << A4XX_SP_GS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_GS_OUT_REG_A_REGID__MASK;
  2209. }
  2210. #define A4XX_SP_GS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  2211. #define A4XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT 9
  2212. static inline uint32_t A4XX_SP_GS_OUT_REG_A_COMPMASK(uint32_t val)
  2213. {
  2214. return ((val) << A4XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_GS_OUT_REG_A_COMPMASK__MASK;
  2215. }
  2216. #define A4XX_SP_GS_OUT_REG_B_REGID__MASK 0x01ff0000
  2217. #define A4XX_SP_GS_OUT_REG_B_REGID__SHIFT 16
  2218. static inline uint32_t A4XX_SP_GS_OUT_REG_B_REGID(uint32_t val)
  2219. {
  2220. return ((val) << A4XX_SP_GS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_GS_OUT_REG_B_REGID__MASK;
  2221. }
  2222. #define A4XX_SP_GS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  2223. #define A4XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT 25
  2224. static inline uint32_t A4XX_SP_GS_OUT_REG_B_COMPMASK(uint32_t val)
  2225. {
  2226. return ((val) << A4XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_GS_OUT_REG_B_COMPMASK__MASK;
  2227. }
  2228. static inline uint32_t REG_A4XX_SP_GS_VPC_DST(uint32_t i0) { return 0x00002353 + 0x1*i0; }
  2229. static inline uint32_t REG_A4XX_SP_GS_VPC_DST_REG(uint32_t i0) { return 0x00002353 + 0x1*i0; }
  2230. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  2231. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT 0
  2232. static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC0(uint32_t val)
  2233. {
  2234. return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK;
  2235. }
  2236. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  2237. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT 8
  2238. static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC1(uint32_t val)
  2239. {
  2240. return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK;
  2241. }
  2242. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  2243. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT 16
  2244. static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC2(uint32_t val)
  2245. {
  2246. return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK;
  2247. }
  2248. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  2249. #define A4XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT 24
  2250. static inline uint32_t A4XX_SP_GS_VPC_DST_REG_OUTLOC3(uint32_t val)
  2251. {
  2252. return ((val) << A4XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK;
  2253. }
  2254. #define REG_A4XX_SP_GS_OBJ_OFFSET_REG 0x0000235b
  2255. #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  2256. #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  2257. static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  2258. {
  2259. return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  2260. }
  2261. #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  2262. #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  2263. static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  2264. {
  2265. return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  2266. }
  2267. #define REG_A4XX_SP_GS_OBJ_START 0x0000235c
  2268. #define REG_A4XX_SP_GS_PVT_MEM_PARAM 0x0000235d
  2269. #define REG_A4XX_SP_GS_PVT_MEM_ADDR 0x0000235e
  2270. #define REG_A4XX_SP_GS_LENGTH_REG 0x00002360
  2271. #define REG_A4XX_VPC_DEBUG_RAM_SEL 0x00000e60
  2272. #define REG_A4XX_VPC_DEBUG_RAM_READ 0x00000e61
  2273. #define REG_A4XX_VPC_DEBUG_ECO_CONTROL 0x00000e64
  2274. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_0 0x00000e65
  2275. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_1 0x00000e66
  2276. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_2 0x00000e67
  2277. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_3 0x00000e68
  2278. #define REG_A4XX_VPC_ATTR 0x00002140
  2279. #define A4XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
  2280. #define A4XX_VPC_ATTR_TOTALATTR__SHIFT 0
  2281. static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val)
  2282. {
  2283. return ((val) << A4XX_VPC_ATTR_TOTALATTR__SHIFT) & A4XX_VPC_ATTR_TOTALATTR__MASK;
  2284. }
  2285. #define A4XX_VPC_ATTR_PSIZE 0x00000200
  2286. #define A4XX_VPC_ATTR_THRDASSIGN__MASK 0x00003000
  2287. #define A4XX_VPC_ATTR_THRDASSIGN__SHIFT 12
  2288. static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val)
  2289. {
  2290. return ((val) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT) & A4XX_VPC_ATTR_THRDASSIGN__MASK;
  2291. }
  2292. #define A4XX_VPC_ATTR_ENABLE 0x02000000
  2293. #define REG_A4XX_VPC_PACK 0x00002141
  2294. #define A4XX_VPC_PACK_NUMBYPASSVAR__MASK 0x000000ff
  2295. #define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT 0
  2296. static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val)
  2297. {
  2298. return ((val) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK;
  2299. }
  2300. #define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
  2301. #define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
  2302. static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
  2303. {
  2304. return ((val) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
  2305. }
  2306. #define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
  2307. #define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
  2308. static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
  2309. {
  2310. return ((val) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
  2311. }
  2312. static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002142 + 0x1*i0; }
  2313. static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002142 + 0x1*i0; }
  2314. static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000214a + 0x1*i0; }
  2315. static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000214a + 0x1*i0; }
  2316. #define REG_A4XX_VPC_SO_FLUSH_WADDR_3 0x0000216e
  2317. #define REG_A4XX_VSC_BIN_SIZE 0x00000c00
  2318. #define A4XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
  2319. #define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
  2320. static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
  2321. {
  2322. return ((val >> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A4XX_VSC_BIN_SIZE_WIDTH__MASK;
  2323. }
  2324. #define A4XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
  2325. #define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
  2326. static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  2327. {
  2328. return ((val >> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK;
  2329. }
  2330. #define REG_A4XX_VSC_SIZE_ADDRESS 0x00000c01
  2331. #define REG_A4XX_VSC_SIZE_ADDRESS2 0x00000c02
  2332. #define REG_A4XX_VSC_DEBUG_ECO_CONTROL 0x00000c03
  2333. static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
  2334. static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
  2335. #define A4XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
  2336. #define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
  2337. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
  2338. {
  2339. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK;
  2340. }
  2341. #define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
  2342. #define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
  2343. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
  2344. {
  2345. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK;
  2346. }
  2347. #define A4XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000
  2348. #define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
  2349. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
  2350. {
  2351. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK;
  2352. }
  2353. #define A4XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000
  2354. #define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24
  2355. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
  2356. {
  2357. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK;
  2358. }
  2359. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  2360. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  2361. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
  2362. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
  2363. #define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1 0x00000c41
  2364. #define REG_A4XX_VSC_PERFCTR_VSC_SEL_0 0x00000c50
  2365. #define REG_A4XX_VSC_PERFCTR_VSC_SEL_1 0x00000c51
  2366. #define REG_A4XX_VFD_DEBUG_CONTROL 0x00000e40
  2367. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_0 0x00000e43
  2368. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_1 0x00000e44
  2369. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_2 0x00000e45
  2370. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_3 0x00000e46
  2371. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_4 0x00000e47
  2372. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_5 0x00000e48
  2373. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_6 0x00000e49
  2374. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_7 0x00000e4a
  2375. #define REG_A4XX_VGT_CL_INITIATOR 0x000021d0
  2376. #define REG_A4XX_VGT_EVENT_INITIATOR 0x000021d9
  2377. #define REG_A4XX_VFD_CONTROL_0 0x00002200
  2378. #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x000000ff
  2379. #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
  2380. static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
  2381. {
  2382. return ((val) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
  2383. }
  2384. #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK 0x0001fe00
  2385. #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT 9
  2386. static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val)
  2387. {
  2388. return ((val) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK;
  2389. }
  2390. #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x03f00000
  2391. #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 20
  2392. static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
  2393. {
  2394. return ((val) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
  2395. }
  2396. #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xfc000000
  2397. #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 26
  2398. static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
  2399. {
  2400. return ((val) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
  2401. }
  2402. #define REG_A4XX_VFD_CONTROL_1 0x00002201
  2403. #define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
  2404. #define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
  2405. static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
  2406. {
  2407. return ((val) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
  2408. }
  2409. #define A4XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
  2410. #define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
  2411. static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  2412. {
  2413. return ((val) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK;
  2414. }
  2415. #define A4XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
  2416. #define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
  2417. static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  2418. {
  2419. return ((val) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A4XX_VFD_CONTROL_1_REGID4INST__MASK;
  2420. }
  2421. #define REG_A4XX_VFD_CONTROL_2 0x00002202
  2422. #define REG_A4XX_VFD_CONTROL_3 0x00002203
  2423. #define A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK 0x0000ff00
  2424. #define A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT 8
  2425. static inline uint32_t A4XX_VFD_CONTROL_3_REGID_VTXCNT(uint32_t val)
  2426. {
  2427. return ((val) << A4XX_VFD_CONTROL_3_REGID_VTXCNT__SHIFT) & A4XX_VFD_CONTROL_3_REGID_VTXCNT__MASK;
  2428. }
  2429. #define A4XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000
  2430. #define A4XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16
  2431. static inline uint32_t A4XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
  2432. {
  2433. return ((val) << A4XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A4XX_VFD_CONTROL_3_REGID_TESSX__MASK;
  2434. }
  2435. #define A4XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000
  2436. #define A4XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24
  2437. static inline uint32_t A4XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
  2438. {
  2439. return ((val) << A4XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A4XX_VFD_CONTROL_3_REGID_TESSY__MASK;
  2440. }
  2441. #define REG_A4XX_VFD_CONTROL_4 0x00002204
  2442. #define REG_A4XX_VFD_INDEX_OFFSET 0x00002208
  2443. static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0) { return 0x0000220a + 0x4*i0; }
  2444. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x0000220a + 0x4*i0; }
  2445. #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
  2446. #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
  2447. static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
  2448. {
  2449. return ((val) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
  2450. }
  2451. #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
  2452. #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
  2453. static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
  2454. {
  2455. return ((val) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
  2456. }
  2457. #define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00080000
  2458. #define A4XX_VFD_FETCH_INSTR_0_INSTANCED 0x00100000
  2459. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x0000220b + 0x4*i0; }
  2460. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0) { return 0x0000220c + 0x4*i0; }
  2461. #define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK 0xfffffff0
  2462. #define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT 4
  2463. static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val)
  2464. {
  2465. return ((val >> 4) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK;
  2466. }
  2467. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0) { return 0x0000220d + 0x4*i0; }
  2468. #define A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK 0x000001ff
  2469. #define A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT 0
  2470. static inline uint32_t A4XX_VFD_FETCH_INSTR_3_STEPRATE(uint32_t val)
  2471. {
  2472. return ((val) << A4XX_VFD_FETCH_INSTR_3_STEPRATE__SHIFT) & A4XX_VFD_FETCH_INSTR_3_STEPRATE__MASK;
  2473. }
  2474. static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0) { return 0x0000228a + 0x1*i0; }
  2475. static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000228a + 0x1*i0; }
  2476. #define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
  2477. #define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
  2478. static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
  2479. {
  2480. return ((val) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
  2481. }
  2482. #define A4XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
  2483. #define A4XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
  2484. #define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
  2485. static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val)
  2486. {
  2487. return ((val) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK;
  2488. }
  2489. #define A4XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
  2490. #define A4XX_VFD_DECODE_INSTR_REGID__SHIFT 12
  2491. static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val)
  2492. {
  2493. return ((val) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT) & A4XX_VFD_DECODE_INSTR_REGID__MASK;
  2494. }
  2495. #define A4XX_VFD_DECODE_INSTR_INT 0x00100000
  2496. #define A4XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
  2497. #define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
  2498. static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
  2499. {
  2500. return ((val) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A4XX_VFD_DECODE_INSTR_SWAP__MASK;
  2501. }
  2502. #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
  2503. #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
  2504. static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
  2505. {
  2506. return ((val) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
  2507. }
  2508. #define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
  2509. #define A4XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
  2510. #define REG_A4XX_TPL1_DEBUG_ECO_CONTROL 0x00000f00
  2511. #define REG_A4XX_TPL1_TP_MODE_CONTROL 0x00000f03
  2512. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_0 0x00000f04
  2513. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_1 0x00000f05
  2514. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_2 0x00000f06
  2515. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_3 0x00000f07
  2516. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_4 0x00000f08
  2517. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_5 0x00000f09
  2518. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_6 0x00000f0a
  2519. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_7 0x00000f0b
  2520. #define REG_A4XX_TPL1_TP_TEX_OFFSET 0x00002380
  2521. #define REG_A4XX_TPL1_TP_TEX_COUNT 0x00002381
  2522. #define A4XX_TPL1_TP_TEX_COUNT_VS__MASK 0x000000ff
  2523. #define A4XX_TPL1_TP_TEX_COUNT_VS__SHIFT 0
  2524. static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_VS(uint32_t val)
  2525. {
  2526. return ((val) << A4XX_TPL1_TP_TEX_COUNT_VS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_VS__MASK;
  2527. }
  2528. #define A4XX_TPL1_TP_TEX_COUNT_HS__MASK 0x0000ff00
  2529. #define A4XX_TPL1_TP_TEX_COUNT_HS__SHIFT 8
  2530. static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_HS(uint32_t val)
  2531. {
  2532. return ((val) << A4XX_TPL1_TP_TEX_COUNT_HS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_HS__MASK;
  2533. }
  2534. #define A4XX_TPL1_TP_TEX_COUNT_DS__MASK 0x00ff0000
  2535. #define A4XX_TPL1_TP_TEX_COUNT_DS__SHIFT 16
  2536. static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_DS(uint32_t val)
  2537. {
  2538. return ((val) << A4XX_TPL1_TP_TEX_COUNT_DS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_DS__MASK;
  2539. }
  2540. #define A4XX_TPL1_TP_TEX_COUNT_GS__MASK 0xff000000
  2541. #define A4XX_TPL1_TP_TEX_COUNT_GS__SHIFT 24
  2542. static inline uint32_t A4XX_TPL1_TP_TEX_COUNT_GS(uint32_t val)
  2543. {
  2544. return ((val) << A4XX_TPL1_TP_TEX_COUNT_GS__SHIFT) & A4XX_TPL1_TP_TEX_COUNT_GS__MASK;
  2545. }
  2546. #define REG_A4XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002384
  2547. #define REG_A4XX_TPL1_TP_HS_BORDER_COLOR_BASE_ADDR 0x00002387
  2548. #define REG_A4XX_TPL1_TP_DS_BORDER_COLOR_BASE_ADDR 0x0000238a
  2549. #define REG_A4XX_TPL1_TP_GS_BORDER_COLOR_BASE_ADDR 0x0000238d
  2550. #define REG_A4XX_TPL1_TP_FS_TEX_COUNT 0x000023a0
  2551. #define REG_A4XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x000023a1
  2552. #define REG_A4XX_TPL1_TP_CS_BORDER_COLOR_BASE_ADDR 0x000023a4
  2553. #define REG_A4XX_TPL1_TP_CS_SAMPLER_BASE_ADDR 0x000023a5
  2554. #define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR 0x000023a6
  2555. #define REG_A4XX_GRAS_TSE_STATUS 0x00000c80
  2556. #define REG_A4XX_GRAS_DEBUG_ECO_CONTROL 0x00000c81
  2557. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c88
  2558. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_1 0x00000c89
  2559. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_2 0x00000c8a
  2560. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c8b
  2561. #define REG_A4XX_GRAS_PERFCTR_RAS_SEL_0 0x00000c8c
  2562. #define REG_A4XX_GRAS_PERFCTR_RAS_SEL_1 0x00000c8d
  2563. #define REG_A4XX_GRAS_PERFCTR_RAS_SEL_2 0x00000c8e
  2564. #define REG_A4XX_GRAS_PERFCTR_RAS_SEL_3 0x00000c8f
  2565. #define REG_A4XX_GRAS_CL_CLIP_CNTL 0x00002000
  2566. #define A4XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00008000
  2567. #define A4XX_GRAS_CL_CLIP_CNTL_ZNEAR_CLIP_DISABLE 0x00010000
  2568. #define A4XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
  2569. #define A4XX_GRAS_CL_CLIP_CNTL_ZERO_GB_SCALE_Z 0x00400000
  2570. #define REG_A4XX_GRAS_CLEAR_CNTL 0x00002003
  2571. #define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR 0x00000001
  2572. #define REG_A4XX_GRAS_CL_GB_CLIP_ADJ 0x00002004
  2573. #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
  2574. #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
  2575. static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
  2576. {
  2577. return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
  2578. }
  2579. #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
  2580. #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
  2581. static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
  2582. {
  2583. return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
  2584. }
  2585. #define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0 0x00002008
  2586. #define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
  2587. #define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
  2588. static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val)
  2589. {
  2590. return ((fui(val)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
  2591. }
  2592. #define REG_A4XX_GRAS_CL_VPORT_XSCALE_0 0x00002009
  2593. #define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
  2594. #define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
  2595. static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val)
  2596. {
  2597. return ((fui(val)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK;
  2598. }
  2599. #define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0 0x0000200a
  2600. #define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
  2601. #define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
  2602. static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val)
  2603. {
  2604. return ((fui(val)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
  2605. }
  2606. #define REG_A4XX_GRAS_CL_VPORT_YSCALE_0 0x0000200b
  2607. #define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
  2608. #define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
  2609. static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val)
  2610. {
  2611. return ((fui(val)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK;
  2612. }
  2613. #define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000200c
  2614. #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
  2615. #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
  2616. static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
  2617. {
  2618. return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
  2619. }
  2620. #define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0 0x0000200d
  2621. #define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
  2622. #define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
  2623. static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val)
  2624. {
  2625. return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
  2626. }
  2627. #define REG_A4XX_GRAS_SU_POINT_MINMAX 0x00002070
  2628. #define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  2629. #define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
  2630. static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val)
  2631. {
  2632. return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
  2633. }
  2634. #define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  2635. #define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
  2636. static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val)
  2637. {
  2638. return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
  2639. }
  2640. #define REG_A4XX_GRAS_SU_POINT_SIZE 0x00002071
  2641. #define A4XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
  2642. #define A4XX_GRAS_SU_POINT_SIZE__SHIFT 0
  2643. static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val)
  2644. {
  2645. return ((((int32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT) & A4XX_GRAS_SU_POINT_SIZE__MASK;
  2646. }
  2647. #define REG_A4XX_GRAS_ALPHA_CONTROL 0x00002073
  2648. #define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE 0x00000004
  2649. #define A4XX_GRAS_ALPHA_CONTROL_FORCE_FRAGZ_TO_FS 0x00000008
  2650. #define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE 0x00002074
  2651. #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
  2652. #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
  2653. static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
  2654. {
  2655. return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
  2656. }
  2657. #define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00002075
  2658. #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  2659. #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  2660. static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  2661. {
  2662. return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  2663. }
  2664. #define REG_A4XX_GRAS_SU_POLY_OFFSET_CLAMP 0x00002076
  2665. #define A4XX_GRAS_SU_POLY_OFFSET_CLAMP__MASK 0xffffffff
  2666. #define A4XX_GRAS_SU_POLY_OFFSET_CLAMP__SHIFT 0
  2667. static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_CLAMP(float val)
  2668. {
  2669. return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_CLAMP__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_CLAMP__MASK;
  2670. }
  2671. #define REG_A4XX_GRAS_DEPTH_CONTROL 0x00002077
  2672. #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK 0x00000003
  2673. #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT 0
  2674. static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val)
  2675. {
  2676. return ((val) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK;
  2677. }
  2678. #define REG_A4XX_GRAS_SU_MODE_CONTROL 0x00002078
  2679. #define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
  2680. #define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
  2681. #define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
  2682. #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
  2683. #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
  2684. static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
  2685. {
  2686. return ((((int32_t)(val * 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
  2687. }
  2688. #define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
  2689. #define A4XX_GRAS_SU_MODE_CONTROL_MSAA_ENABLE 0x00002000
  2690. #define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS 0x00100000
  2691. #define REG_A4XX_GRAS_SC_CONTROL 0x0000207b
  2692. #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x0000000c
  2693. #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 2
  2694. static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
  2695. {
  2696. return ((val) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
  2697. }
  2698. #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000380
  2699. #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 7
  2700. static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val)
  2701. {
  2702. return ((val) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
  2703. }
  2704. #define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE 0x00000800
  2705. #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
  2706. #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
  2707. static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
  2708. {
  2709. return ((val) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
  2710. }
  2711. #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL 0x0000207c
  2712. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2713. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
  2714. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
  2715. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
  2716. {
  2717. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
  2718. }
  2719. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
  2720. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
  2721. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
  2722. {
  2723. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
  2724. }
  2725. #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR 0x0000207d
  2726. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2727. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
  2728. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
  2729. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
  2730. {
  2731. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
  2732. }
  2733. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
  2734. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
  2735. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
  2736. {
  2737. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
  2738. }
  2739. #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000209c
  2740. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2741. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  2742. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  2743. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  2744. {
  2745. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  2746. }
  2747. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  2748. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  2749. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  2750. {
  2751. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  2752. }
  2753. #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000209d
  2754. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2755. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  2756. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  2757. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  2758. {
  2759. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  2760. }
  2761. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  2762. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  2763. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  2764. {
  2765. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  2766. }
  2767. #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_BR 0x0000209e
  2768. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2769. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK 0x00007fff
  2770. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT 0
  2771. static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_X(uint32_t val)
  2772. {
  2773. return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_X__MASK;
  2774. }
  2775. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK 0x7fff0000
  2776. #define A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT 16
  2777. static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y(uint32_t val)
  2778. {
  2779. return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_BR_Y__MASK;
  2780. }
  2781. #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL 0x0000209f
  2782. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2783. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK 0x00007fff
  2784. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT 0
  2785. static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_X(uint32_t val)
  2786. {
  2787. return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_X__MASK;
  2788. }
  2789. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK 0x7fff0000
  2790. #define A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT 16
  2791. static inline uint32_t A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y(uint32_t val)
  2792. {
  2793. return ((val) << A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__SHIFT) & A4XX_GRAS_SC_EXTENT_WINDOW_TL_Y__MASK;
  2794. }
  2795. #define REG_A4XX_UCHE_CACHE_MODE_CONTROL 0x00000e80
  2796. #define REG_A4XX_UCHE_TRAP_BASE_LO 0x00000e83
  2797. #define REG_A4XX_UCHE_TRAP_BASE_HI 0x00000e84
  2798. #define REG_A4XX_UCHE_CACHE_STATUS 0x00000e88
  2799. #define REG_A4XX_UCHE_INVALIDATE0 0x00000e8a
  2800. #define REG_A4XX_UCHE_INVALIDATE1 0x00000e8b
  2801. #define REG_A4XX_UCHE_CACHE_WAYS_VFD 0x00000e8c
  2802. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000e8e
  2803. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000e8f
  2804. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000e90
  2805. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000e91
  2806. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000e92
  2807. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000e93
  2808. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000e94
  2809. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e95
  2810. #define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD 0x00000e00
  2811. #define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL 0x00000e04
  2812. #define REG_A4XX_HLSQ_MODE_CONTROL 0x00000e05
  2813. #define REG_A4XX_HLSQ_PERF_PIPE_MASK 0x00000e0e
  2814. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x00000e06
  2815. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x00000e07
  2816. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x00000e08
  2817. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x00000e09
  2818. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x00000e0a
  2819. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x00000e0b
  2820. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_6 0x00000e0c
  2821. #define REG_A4XX_HLSQ_PERFCTR_HLSQ_SEL_7 0x00000e0d
  2822. #define REG_A4XX_HLSQ_CONTROL_0_REG 0x000023c0
  2823. #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
  2824. #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
  2825. static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
  2826. {
  2827. return ((val) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
  2828. }
  2829. #define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
  2830. #define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
  2831. #define A4XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
  2832. #define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
  2833. #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
  2834. #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
  2835. static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
  2836. {
  2837. return ((val) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
  2838. }
  2839. #define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
  2840. #define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
  2841. #define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
  2842. #define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
  2843. #define REG_A4XX_HLSQ_CONTROL_1_REG 0x000023c1
  2844. #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
  2845. #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
  2846. static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
  2847. {
  2848. return ((val) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
  2849. }
  2850. #define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
  2851. #define A4XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
  2852. #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK 0x00ff0000
  2853. #define A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT 16
  2854. static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_COORDREGID(uint32_t val)
  2855. {
  2856. return ((val) << A4XX_HLSQ_CONTROL_1_REG_COORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_COORDREGID__MASK;
  2857. }
  2858. #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__MASK 0xff000000
  2859. #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__SHIFT 24
  2860. static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID(uint32_t val)
  2861. {
  2862. return ((val) << A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_ZWCOORDREGID__MASK;
  2863. }
  2864. #define REG_A4XX_HLSQ_CONTROL_2_REG 0x000023c2
  2865. #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
  2866. #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
  2867. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
  2868. {
  2869. return ((val) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
  2870. }
  2871. #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000003fc
  2872. #define A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 2
  2873. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
  2874. {
  2875. return ((val) << A4XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
  2876. }
  2877. #define A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__MASK 0x0003fc00
  2878. #define A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__SHIFT 10
  2879. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID(uint32_t val)
  2880. {
  2881. return ((val) << A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_SAMPLEID_REGID__MASK;
  2882. }
  2883. #define A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__MASK 0x03fc0000
  2884. #define A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__SHIFT 18
  2885. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID(uint32_t val)
  2886. {
  2887. return ((val) << A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_SAMPLEMASK_REGID__MASK;
  2888. }
  2889. #define REG_A4XX_HLSQ_CONTROL_3_REG 0x000023c3
  2890. #define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
  2891. #define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
  2892. static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
  2893. {
  2894. return ((val) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK;
  2895. }
  2896. #define REG_A4XX_HLSQ_CONTROL_4_REG 0x000023c4
  2897. #define REG_A4XX_HLSQ_VS_CONTROL_REG 0x000023c5
  2898. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2899. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2900. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2901. {
  2902. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
  2903. }
  2904. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2905. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2906. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2907. {
  2908. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2909. }
  2910. #define A4XX_HLSQ_VS_CONTROL_REG_ENABLED 0x00010000
  2911. #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2912. #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2913. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2914. {
  2915. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2916. }
  2917. #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2918. #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2919. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2920. {
  2921. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
  2922. }
  2923. #define REG_A4XX_HLSQ_FS_CONTROL_REG 0x000023c6
  2924. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2925. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2926. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2927. {
  2928. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
  2929. }
  2930. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2931. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2932. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2933. {
  2934. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2935. }
  2936. #define A4XX_HLSQ_FS_CONTROL_REG_ENABLED 0x00010000
  2937. #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2938. #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2939. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2940. {
  2941. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2942. }
  2943. #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2944. #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2945. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2946. {
  2947. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
  2948. }
  2949. #define REG_A4XX_HLSQ_HS_CONTROL_REG 0x000023c7
  2950. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2951. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2952. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2953. {
  2954. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK;
  2955. }
  2956. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2957. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2958. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2959. {
  2960. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2961. }
  2962. #define A4XX_HLSQ_HS_CONTROL_REG_ENABLED 0x00010000
  2963. #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2964. #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2965. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2966. {
  2967. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2968. }
  2969. #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2970. #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2971. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2972. {
  2973. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK;
  2974. }
  2975. #define REG_A4XX_HLSQ_DS_CONTROL_REG 0x000023c8
  2976. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  2977. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  2978. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  2979. {
  2980. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK;
  2981. }
  2982. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  2983. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  2984. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  2985. {
  2986. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  2987. }
  2988. #define A4XX_HLSQ_DS_CONTROL_REG_ENABLED 0x00010000
  2989. #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  2990. #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  2991. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  2992. {
  2993. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  2994. }
  2995. #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  2996. #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  2997. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  2998. {
  2999. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK;
  3000. }
  3001. #define REG_A4XX_HLSQ_GS_CONTROL_REG 0x000023c9
  3002. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  3003. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  3004. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  3005. {
  3006. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK;
  3007. }
  3008. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  3009. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  3010. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  3011. {
  3012. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  3013. }
  3014. #define A4XX_HLSQ_GS_CONTROL_REG_ENABLED 0x00010000
  3015. #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  3016. #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  3017. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  3018. {
  3019. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  3020. }
  3021. #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  3022. #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  3023. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  3024. {
  3025. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK;
  3026. }
  3027. #define REG_A4XX_HLSQ_CS_CONTROL 0x000023ca
  3028. #define REG_A4XX_HLSQ_CL_NDRANGE_0 0x000023cd
  3029. #define REG_A4XX_HLSQ_CL_NDRANGE_1 0x000023ce
  3030. #define REG_A4XX_HLSQ_CL_NDRANGE_2 0x000023cf
  3031. #define REG_A4XX_HLSQ_CL_NDRANGE_3 0x000023d0
  3032. #define REG_A4XX_HLSQ_CL_NDRANGE_4 0x000023d1
  3033. #define REG_A4XX_HLSQ_CL_NDRANGE_5 0x000023d2
  3034. #define REG_A4XX_HLSQ_CL_NDRANGE_6 0x000023d3
  3035. #define REG_A4XX_HLSQ_CL_CONTROL_0 0x000023d4
  3036. #define REG_A4XX_HLSQ_CL_CONTROL_1 0x000023d5
  3037. #define REG_A4XX_HLSQ_CL_KERNEL_CONST 0x000023d6
  3038. #define REG_A4XX_HLSQ_CL_KERNEL_GROUP_X 0x000023d7
  3039. #define REG_A4XX_HLSQ_CL_KERNEL_GROUP_Y 0x000023d8
  3040. #define REG_A4XX_HLSQ_CL_KERNEL_GROUP_Z 0x000023d9
  3041. #define REG_A4XX_HLSQ_CL_WG_OFFSET 0x000023da
  3042. #define REG_A4XX_HLSQ_UPDATE_CONTROL 0x000023db
  3043. #define REG_A4XX_PC_BINNING_COMMAND 0x00000d00
  3044. #define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE 0x00000001
  3045. #define REG_A4XX_PC_TESSFACTOR_ADDR 0x00000d08
  3046. #define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE 0x00000d0c
  3047. #define REG_A4XX_PC_PERFCTR_PC_SEL_0 0x00000d10
  3048. #define REG_A4XX_PC_PERFCTR_PC_SEL_1 0x00000d11
  3049. #define REG_A4XX_PC_PERFCTR_PC_SEL_2 0x00000d12
  3050. #define REG_A4XX_PC_PERFCTR_PC_SEL_3 0x00000d13
  3051. #define REG_A4XX_PC_PERFCTR_PC_SEL_4 0x00000d14
  3052. #define REG_A4XX_PC_PERFCTR_PC_SEL_5 0x00000d15
  3053. #define REG_A4XX_PC_PERFCTR_PC_SEL_6 0x00000d16
  3054. #define REG_A4XX_PC_PERFCTR_PC_SEL_7 0x00000d17
  3055. #define REG_A4XX_PC_BIN_BASE 0x000021c0
  3056. #define REG_A4XX_PC_VSTREAM_CONTROL 0x000021c2
  3057. #define A4XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
  3058. #define A4XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
  3059. static inline uint32_t A4XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
  3060. {
  3061. return ((val) << A4XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A4XX_PC_VSTREAM_CONTROL_SIZE__MASK;
  3062. }
  3063. #define A4XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
  3064. #define A4XX_PC_VSTREAM_CONTROL_N__SHIFT 22
  3065. static inline uint32_t A4XX_PC_VSTREAM_CONTROL_N(uint32_t val)
  3066. {
  3067. return ((val) << A4XX_PC_VSTREAM_CONTROL_N__SHIFT) & A4XX_PC_VSTREAM_CONTROL_N__MASK;
  3068. }
  3069. #define REG_A4XX_PC_PRIM_VTX_CNTL 0x000021c4
  3070. #define A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK 0x0000000f
  3071. #define A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT 0
  3072. static inline uint32_t A4XX_PC_PRIM_VTX_CNTL_VAROUT(uint32_t val)
  3073. {
  3074. return ((val) << A4XX_PC_PRIM_VTX_CNTL_VAROUT__SHIFT) & A4XX_PC_PRIM_VTX_CNTL_VAROUT__MASK;
  3075. }
  3076. #define A4XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART 0x00100000
  3077. #define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
  3078. #define A4XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
  3079. #define REG_A4XX_PC_PRIM_VTX_CNTL2 0x000021c5
  3080. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__MASK 0x00000007
  3081. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__SHIFT 0
  3082. static inline uint32_t A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
  3083. {
  3084. return ((val) << A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__SHIFT) & A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_FRONT_PTYPE__MASK;
  3085. }
  3086. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__MASK 0x00000038
  3087. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__SHIFT 3
  3088. static inline uint32_t A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
  3089. {
  3090. return ((val) << A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__SHIFT) & A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_BACK_PTYPE__MASK;
  3091. }
  3092. #define A4XX_PC_PRIM_VTX_CNTL2_POLYMODE_ENABLE 0x00000040
  3093. #define REG_A4XX_PC_RESTART_INDEX 0x000021c6
  3094. #define REG_A4XX_PC_GS_PARAM 0x000021e5
  3095. #define A4XX_PC_GS_PARAM_MAX_VERTICES__MASK 0x000003ff
  3096. #define A4XX_PC_GS_PARAM_MAX_VERTICES__SHIFT 0
  3097. static inline uint32_t A4XX_PC_GS_PARAM_MAX_VERTICES(uint32_t val)
  3098. {
  3099. return ((val) << A4XX_PC_GS_PARAM_MAX_VERTICES__SHIFT) & A4XX_PC_GS_PARAM_MAX_VERTICES__MASK;
  3100. }
  3101. #define A4XX_PC_GS_PARAM_INVOCATIONS__MASK 0x0000f800
  3102. #define A4XX_PC_GS_PARAM_INVOCATIONS__SHIFT 11
  3103. static inline uint32_t A4XX_PC_GS_PARAM_INVOCATIONS(uint32_t val)
  3104. {
  3105. return ((val) << A4XX_PC_GS_PARAM_INVOCATIONS__SHIFT) & A4XX_PC_GS_PARAM_INVOCATIONS__MASK;
  3106. }
  3107. #define A4XX_PC_GS_PARAM_PRIMTYPE__MASK 0x01800000
  3108. #define A4XX_PC_GS_PARAM_PRIMTYPE__SHIFT 23
  3109. static inline uint32_t A4XX_PC_GS_PARAM_PRIMTYPE(enum adreno_pa_su_sc_draw val)
  3110. {
  3111. return ((val) << A4XX_PC_GS_PARAM_PRIMTYPE__SHIFT) & A4XX_PC_GS_PARAM_PRIMTYPE__MASK;
  3112. }
  3113. #define A4XX_PC_GS_PARAM_LAYER 0x80000000
  3114. #define REG_A4XX_PC_HS_PARAM 0x000021e7
  3115. #define A4XX_PC_HS_PARAM_VERTICES_OUT__MASK 0x0000003f
  3116. #define A4XX_PC_HS_PARAM_VERTICES_OUT__SHIFT 0
  3117. static inline uint32_t A4XX_PC_HS_PARAM_VERTICES_OUT(uint32_t val)
  3118. {
  3119. return ((val) << A4XX_PC_HS_PARAM_VERTICES_OUT__SHIFT) & A4XX_PC_HS_PARAM_VERTICES_OUT__MASK;
  3120. }
  3121. #define A4XX_PC_HS_PARAM_SPACING__MASK 0x00600000
  3122. #define A4XX_PC_HS_PARAM_SPACING__SHIFT 21
  3123. static inline uint32_t A4XX_PC_HS_PARAM_SPACING(enum a4xx_tess_spacing val)
  3124. {
  3125. return ((val) << A4XX_PC_HS_PARAM_SPACING__SHIFT) & A4XX_PC_HS_PARAM_SPACING__MASK;
  3126. }
  3127. #define A4XX_PC_HS_PARAM_CW 0x00800000
  3128. #define A4XX_PC_HS_PARAM_CONNECTED 0x01000000
  3129. #define REG_A4XX_VBIF_VERSION 0x00003000
  3130. #define REG_A4XX_VBIF_CLKON 0x00003001
  3131. #define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000001
  3132. #define REG_A4XX_VBIF_ABIT_SORT 0x0000301c
  3133. #define REG_A4XX_VBIF_ABIT_SORT_CONF 0x0000301d
  3134. #define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  3135. #define REG_A4XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
  3136. #define REG_A4XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
  3137. #define REG_A4XX_VBIF_IN_WR_LIM_CONF0 0x00003030
  3138. #define REG_A4XX_VBIF_IN_WR_LIM_CONF1 0x00003031
  3139. #define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
  3140. #define REG_A4XX_UNKNOWN_0CC5 0x00000cc5
  3141. #define REG_A4XX_UNKNOWN_0CC6 0x00000cc6
  3142. #define REG_A4XX_UNKNOWN_0D01 0x00000d01
  3143. #define REG_A4XX_UNKNOWN_0E42 0x00000e42
  3144. #define REG_A4XX_UNKNOWN_0EC2 0x00000ec2
  3145. #define REG_A4XX_UNKNOWN_2001 0x00002001
  3146. #define REG_A4XX_UNKNOWN_209B 0x0000209b
  3147. #define REG_A4XX_UNKNOWN_20EF 0x000020ef
  3148. #define REG_A4XX_UNKNOWN_2152 0x00002152
  3149. #define REG_A4XX_UNKNOWN_2153 0x00002153
  3150. #define REG_A4XX_UNKNOWN_2154 0x00002154
  3151. #define REG_A4XX_UNKNOWN_2155 0x00002155
  3152. #define REG_A4XX_UNKNOWN_2156 0x00002156
  3153. #define REG_A4XX_UNKNOWN_2157 0x00002157
  3154. #define REG_A4XX_UNKNOWN_21C3 0x000021c3
  3155. #define REG_A4XX_UNKNOWN_21E6 0x000021e6
  3156. #define REG_A4XX_UNKNOWN_2209 0x00002209
  3157. #define REG_A4XX_UNKNOWN_22D7 0x000022d7
  3158. #define REG_A4XX_UNKNOWN_2352 0x00002352
  3159. #define REG_A4XX_TEX_SAMP_0 0x00000000
  3160. #define A4XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
  3161. #define A4XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
  3162. #define A4XX_TEX_SAMP_0_XY_MAG__SHIFT 1
  3163. static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val)
  3164. {
  3165. return ((val) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT) & A4XX_TEX_SAMP_0_XY_MAG__MASK;
  3166. }
  3167. #define A4XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
  3168. #define A4XX_TEX_SAMP_0_XY_MIN__SHIFT 3
  3169. static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val)
  3170. {
  3171. return ((val) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT) & A4XX_TEX_SAMP_0_XY_MIN__MASK;
  3172. }
  3173. #define A4XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
  3174. #define A4XX_TEX_SAMP_0_WRAP_S__SHIFT 5
  3175. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val)
  3176. {
  3177. return ((val) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT) & A4XX_TEX_SAMP_0_WRAP_S__MASK;
  3178. }
  3179. #define A4XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
  3180. #define A4XX_TEX_SAMP_0_WRAP_T__SHIFT 8
  3181. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val)
  3182. {
  3183. return ((val) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT) & A4XX_TEX_SAMP_0_WRAP_T__MASK;
  3184. }
  3185. #define A4XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
  3186. #define A4XX_TEX_SAMP_0_WRAP_R__SHIFT 11
  3187. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val)
  3188. {
  3189. return ((val) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT) & A4XX_TEX_SAMP_0_WRAP_R__MASK;
  3190. }
  3191. #define A4XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
  3192. #define A4XX_TEX_SAMP_0_ANISO__SHIFT 14
  3193. static inline uint32_t A4XX_TEX_SAMP_0_ANISO(enum a4xx_tex_aniso val)
  3194. {
  3195. return ((val) << A4XX_TEX_SAMP_0_ANISO__SHIFT) & A4XX_TEX_SAMP_0_ANISO__MASK;
  3196. }
  3197. #define A4XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
  3198. #define A4XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
  3199. static inline uint32_t A4XX_TEX_SAMP_0_LOD_BIAS(float val)
  3200. {
  3201. return ((((int32_t)(val * 256.0))) << A4XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A4XX_TEX_SAMP_0_LOD_BIAS__MASK;
  3202. }
  3203. #define REG_A4XX_TEX_SAMP_1 0x00000001
  3204. #define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
  3205. #define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
  3206. static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
  3207. {
  3208. return ((val) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
  3209. }
  3210. #define A4XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
  3211. #define A4XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
  3212. #define A4XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
  3213. #define A4XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
  3214. #define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
  3215. static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val)
  3216. {
  3217. return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A4XX_TEX_SAMP_1_MAX_LOD__MASK;
  3218. }
  3219. #define A4XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
  3220. #define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
  3221. static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val)
  3222. {
  3223. return ((((uint32_t)(val * 256.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A4XX_TEX_SAMP_1_MIN_LOD__MASK;
  3224. }
  3225. #define REG_A4XX_TEX_CONST_0 0x00000000
  3226. #define A4XX_TEX_CONST_0_TILED 0x00000001
  3227. #define A4XX_TEX_CONST_0_SRGB 0x00000004
  3228. #define A4XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  3229. #define A4XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  3230. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val)
  3231. {
  3232. return ((val) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT) & A4XX_TEX_CONST_0_SWIZ_X__MASK;
  3233. }
  3234. #define A4XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  3235. #define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  3236. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val)
  3237. {
  3238. return ((val) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Y__MASK;
  3239. }
  3240. #define A4XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  3241. #define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  3242. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val)
  3243. {
  3244. return ((val) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Z__MASK;
  3245. }
  3246. #define A4XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  3247. #define A4XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  3248. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val)
  3249. {
  3250. return ((val) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT) & A4XX_TEX_CONST_0_SWIZ_W__MASK;
  3251. }
  3252. #define A4XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
  3253. #define A4XX_TEX_CONST_0_MIPLVLS__SHIFT 16
  3254. static inline uint32_t A4XX_TEX_CONST_0_MIPLVLS(uint32_t val)
  3255. {
  3256. return ((val) << A4XX_TEX_CONST_0_MIPLVLS__SHIFT) & A4XX_TEX_CONST_0_MIPLVLS__MASK;
  3257. }
  3258. #define A4XX_TEX_CONST_0_FMT__MASK 0x1fc00000
  3259. #define A4XX_TEX_CONST_0_FMT__SHIFT 22
  3260. static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val)
  3261. {
  3262. return ((val) << A4XX_TEX_CONST_0_FMT__SHIFT) & A4XX_TEX_CONST_0_FMT__MASK;
  3263. }
  3264. #define A4XX_TEX_CONST_0_TYPE__MASK 0x60000000
  3265. #define A4XX_TEX_CONST_0_TYPE__SHIFT 29
  3266. static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val)
  3267. {
  3268. return ((val) << A4XX_TEX_CONST_0_TYPE__SHIFT) & A4XX_TEX_CONST_0_TYPE__MASK;
  3269. }
  3270. #define REG_A4XX_TEX_CONST_1 0x00000001
  3271. #define A4XX_TEX_CONST_1_HEIGHT__MASK 0x00007fff
  3272. #define A4XX_TEX_CONST_1_HEIGHT__SHIFT 0
  3273. static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val)
  3274. {
  3275. return ((val) << A4XX_TEX_CONST_1_HEIGHT__SHIFT) & A4XX_TEX_CONST_1_HEIGHT__MASK;
  3276. }
  3277. #define A4XX_TEX_CONST_1_WIDTH__MASK 0x3fff8000
  3278. #define A4XX_TEX_CONST_1_WIDTH__SHIFT 15
  3279. static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val)
  3280. {
  3281. return ((val) << A4XX_TEX_CONST_1_WIDTH__SHIFT) & A4XX_TEX_CONST_1_WIDTH__MASK;
  3282. }
  3283. #define REG_A4XX_TEX_CONST_2 0x00000002
  3284. #define A4XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
  3285. #define A4XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
  3286. static inline uint32_t A4XX_TEX_CONST_2_FETCHSIZE(enum a4xx_tex_fetchsize val)
  3287. {
  3288. return ((val) << A4XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A4XX_TEX_CONST_2_FETCHSIZE__MASK;
  3289. }
  3290. #define A4XX_TEX_CONST_2_PITCH__MASK 0x3ffffe00
  3291. #define A4XX_TEX_CONST_2_PITCH__SHIFT 9
  3292. static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val)
  3293. {
  3294. return ((val) << A4XX_TEX_CONST_2_PITCH__SHIFT) & A4XX_TEX_CONST_2_PITCH__MASK;
  3295. }
  3296. #define A4XX_TEX_CONST_2_SWAP__MASK 0xc0000000
  3297. #define A4XX_TEX_CONST_2_SWAP__SHIFT 30
  3298. static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
  3299. {
  3300. return ((val) << A4XX_TEX_CONST_2_SWAP__SHIFT) & A4XX_TEX_CONST_2_SWAP__MASK;
  3301. }
  3302. #define REG_A4XX_TEX_CONST_3 0x00000003
  3303. #define A4XX_TEX_CONST_3_LAYERSZ__MASK 0x00003fff
  3304. #define A4XX_TEX_CONST_3_LAYERSZ__SHIFT 0
  3305. static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val)
  3306. {
  3307. return ((val >> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT) & A4XX_TEX_CONST_3_LAYERSZ__MASK;
  3308. }
  3309. #define A4XX_TEX_CONST_3_DEPTH__MASK 0x7ffc0000
  3310. #define A4XX_TEX_CONST_3_DEPTH__SHIFT 18
  3311. static inline uint32_t A4XX_TEX_CONST_3_DEPTH(uint32_t val)
  3312. {
  3313. return ((val) << A4XX_TEX_CONST_3_DEPTH__SHIFT) & A4XX_TEX_CONST_3_DEPTH__MASK;
  3314. }
  3315. #define REG_A4XX_TEX_CONST_4 0x00000004
  3316. #define A4XX_TEX_CONST_4_LAYERSZ__MASK 0x0000000f
  3317. #define A4XX_TEX_CONST_4_LAYERSZ__SHIFT 0
  3318. static inline uint32_t A4XX_TEX_CONST_4_LAYERSZ(uint32_t val)
  3319. {
  3320. return ((val >> 12) << A4XX_TEX_CONST_4_LAYERSZ__SHIFT) & A4XX_TEX_CONST_4_LAYERSZ__MASK;
  3321. }
  3322. #define A4XX_TEX_CONST_4_BASE__MASK 0xffffffe0
  3323. #define A4XX_TEX_CONST_4_BASE__SHIFT 5
  3324. static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val)
  3325. {
  3326. return ((val >> 5) << A4XX_TEX_CONST_4_BASE__SHIFT) & A4XX_TEX_CONST_4_BASE__MASK;
  3327. }
  3328. #define REG_A4XX_TEX_CONST_5 0x00000005
  3329. #define REG_A4XX_TEX_CONST_6 0x00000006
  3330. #define REG_A4XX_TEX_CONST_7 0x00000007
  3331. #endif /* A4XX_XML */