meson_crtc.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * Copyright (C) 2016 BayLibre, SAS
  3. * Author: Neil Armstrong <narmstrong@baylibre.com>
  4. * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
  5. * Copyright (C) 2014 Endless Mobile
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of the
  10. * License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  19. *
  20. * Written by:
  21. * Jasper St. Pierre <jstpierre@mecheye.net>
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/mutex.h>
  26. #include <linux/platform_device.h>
  27. #include <drm/drmP.h>
  28. #include <drm/drm_atomic.h>
  29. #include <drm/drm_atomic_helper.h>
  30. #include <drm/drm_flip_work.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include "meson_crtc.h"
  33. #include "meson_plane.h"
  34. #include "meson_vpp.h"
  35. #include "meson_viu.h"
  36. #include "meson_registers.h"
  37. /* CRTC definition */
  38. struct meson_crtc {
  39. struct drm_crtc base;
  40. struct drm_pending_vblank_event *event;
  41. struct meson_drm *priv;
  42. };
  43. #define to_meson_crtc(x) container_of(x, struct meson_crtc, base)
  44. /* CRTC */
  45. static const struct drm_crtc_funcs meson_crtc_funcs = {
  46. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  47. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  48. .destroy = drm_crtc_cleanup,
  49. .page_flip = drm_atomic_helper_page_flip,
  50. .reset = drm_atomic_helper_crtc_reset,
  51. .set_config = drm_atomic_helper_set_config,
  52. };
  53. static void meson_crtc_enable(struct drm_crtc *crtc)
  54. {
  55. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  56. struct drm_plane *plane = meson_crtc->priv->primary_plane;
  57. struct meson_drm *priv = meson_crtc->priv;
  58. /* Enable VPP Postblend */
  59. writel(plane->state->crtc_w,
  60. priv->io_base + _REG(VPP_POSTBLEND_H_SIZE));
  61. writel_bits_relaxed(VPP_POSTBLEND_ENABLE, VPP_POSTBLEND_ENABLE,
  62. priv->io_base + _REG(VPP_MISC));
  63. priv->viu.osd1_enabled = true;
  64. }
  65. static void meson_crtc_disable(struct drm_crtc *crtc)
  66. {
  67. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  68. struct meson_drm *priv = meson_crtc->priv;
  69. priv->viu.osd1_enabled = false;
  70. /* Disable VPP Postblend */
  71. writel_bits_relaxed(VPP_POSTBLEND_ENABLE, 0,
  72. priv->io_base + _REG(VPP_MISC));
  73. if (crtc->state->event && !crtc->state->active) {
  74. spin_lock_irq(&crtc->dev->event_lock);
  75. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  76. spin_unlock_irq(&crtc->dev->event_lock);
  77. crtc->state->event = NULL;
  78. }
  79. }
  80. static void meson_crtc_atomic_begin(struct drm_crtc *crtc,
  81. struct drm_crtc_state *state)
  82. {
  83. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  84. unsigned long flags;
  85. if (crtc->state->event) {
  86. WARN_ON(drm_crtc_vblank_get(crtc) != 0);
  87. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  88. meson_crtc->event = crtc->state->event;
  89. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  90. crtc->state->event = NULL;
  91. }
  92. }
  93. static void meson_crtc_atomic_flush(struct drm_crtc *crtc,
  94. struct drm_crtc_state *old_crtc_state)
  95. {
  96. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  97. struct meson_drm *priv = meson_crtc->priv;
  98. if (priv->viu.osd1_enabled)
  99. priv->viu.osd1_commit = true;
  100. }
  101. static const struct drm_crtc_helper_funcs meson_crtc_helper_funcs = {
  102. .enable = meson_crtc_enable,
  103. .disable = meson_crtc_disable,
  104. .atomic_begin = meson_crtc_atomic_begin,
  105. .atomic_flush = meson_crtc_atomic_flush,
  106. };
  107. void meson_crtc_irq(struct meson_drm *priv)
  108. {
  109. struct meson_crtc *meson_crtc = to_meson_crtc(priv->crtc);
  110. unsigned long flags;
  111. /* Update the OSD registers */
  112. if (priv->viu.osd1_enabled && priv->viu.osd1_commit) {
  113. writel_relaxed(priv->viu.osd1_ctrl_stat,
  114. priv->io_base + _REG(VIU_OSD1_CTRL_STAT));
  115. writel_relaxed(priv->viu.osd1_blk0_cfg[0],
  116. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W0));
  117. writel_relaxed(priv->viu.osd1_blk0_cfg[1],
  118. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W1));
  119. writel_relaxed(priv->viu.osd1_blk0_cfg[2],
  120. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W2));
  121. writel_relaxed(priv->viu.osd1_blk0_cfg[3],
  122. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W3));
  123. writel_relaxed(priv->viu.osd1_blk0_cfg[4],
  124. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W4));
  125. /* If output is interlace, make use of the Scaler */
  126. if (priv->viu.osd1_interlace) {
  127. struct drm_plane *plane = priv->primary_plane;
  128. struct drm_plane_state *state = plane->state;
  129. struct drm_rect dest = {
  130. .x1 = state->crtc_x,
  131. .y1 = state->crtc_y,
  132. .x2 = state->crtc_x + state->crtc_w,
  133. .y2 = state->crtc_y + state->crtc_h,
  134. };
  135. meson_vpp_setup_interlace_vscaler_osd1(priv, &dest);
  136. } else
  137. meson_vpp_disable_interlace_vscaler_osd1(priv);
  138. /* Enable OSD1 */
  139. writel_bits_relaxed(VPP_OSD1_POSTBLEND, VPP_OSD1_POSTBLEND,
  140. priv->io_base + _REG(VPP_MISC));
  141. priv->viu.osd1_commit = false;
  142. }
  143. drm_crtc_handle_vblank(priv->crtc);
  144. spin_lock_irqsave(&priv->drm->event_lock, flags);
  145. if (meson_crtc->event) {
  146. drm_crtc_send_vblank_event(priv->crtc, meson_crtc->event);
  147. drm_crtc_vblank_put(priv->crtc);
  148. meson_crtc->event = NULL;
  149. }
  150. spin_unlock_irqrestore(&priv->drm->event_lock, flags);
  151. }
  152. int meson_crtc_create(struct meson_drm *priv)
  153. {
  154. struct meson_crtc *meson_crtc;
  155. struct drm_crtc *crtc;
  156. int ret;
  157. meson_crtc = devm_kzalloc(priv->drm->dev, sizeof(*meson_crtc),
  158. GFP_KERNEL);
  159. if (!meson_crtc)
  160. return -ENOMEM;
  161. meson_crtc->priv = priv;
  162. crtc = &meson_crtc->base;
  163. ret = drm_crtc_init_with_planes(priv->drm, crtc,
  164. priv->primary_plane, NULL,
  165. &meson_crtc_funcs, "meson_crtc");
  166. if (ret) {
  167. dev_err(priv->drm->dev, "Failed to init CRTC\n");
  168. return ret;
  169. }
  170. drm_crtc_helper_add(crtc, &meson_crtc_helper_funcs);
  171. priv->crtc = crtc;
  172. return 0;
  173. }