intel_uncore.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #include "i915_vgpu.h"
  26. #include <linux/pm_runtime.h>
  27. #define FORCEWAKE_ACK_TIMEOUT_MS 50
  28. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
  29. static const char * const forcewake_domain_names[] = {
  30. "render",
  31. "blitter",
  32. "media",
  33. };
  34. const char *
  35. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  36. {
  37. BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
  38. if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  39. return forcewake_domain_names[id];
  40. WARN_ON(id);
  41. return "unknown";
  42. }
  43. static inline void
  44. fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
  45. {
  46. WARN_ON(!i915_mmio_reg_valid(d->reg_set));
  47. __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
  48. }
  49. static inline void
  50. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  51. {
  52. d->wake_count++;
  53. hrtimer_start_range_ns(&d->timer,
  54. NSEC_PER_MSEC,
  55. NSEC_PER_MSEC,
  56. HRTIMER_MODE_REL);
  57. }
  58. static inline void
  59. fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
  60. {
  61. if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  62. FORCEWAKE_KERNEL) == 0,
  63. FORCEWAKE_ACK_TIMEOUT_MS))
  64. DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  65. intel_uncore_forcewake_domain_to_str(d->id));
  66. }
  67. static inline void
  68. fw_domain_get(const struct intel_uncore_forcewake_domain *d)
  69. {
  70. __raw_i915_write32(d->i915, d->reg_set, d->val_set);
  71. }
  72. static inline void
  73. fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
  74. {
  75. if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  76. FORCEWAKE_KERNEL),
  77. FORCEWAKE_ACK_TIMEOUT_MS))
  78. DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  79. intel_uncore_forcewake_domain_to_str(d->id));
  80. }
  81. static inline void
  82. fw_domain_put(const struct intel_uncore_forcewake_domain *d)
  83. {
  84. __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
  85. }
  86. static inline void
  87. fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
  88. {
  89. /* something from same cacheline, but not from the set register */
  90. if (i915_mmio_reg_valid(d->reg_post))
  91. __raw_posting_read(d->i915, d->reg_post);
  92. }
  93. static void
  94. fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  95. {
  96. struct intel_uncore_forcewake_domain *d;
  97. for_each_fw_domain_masked(d, fw_domains, dev_priv) {
  98. fw_domain_wait_ack_clear(d);
  99. fw_domain_get(d);
  100. }
  101. for_each_fw_domain_masked(d, fw_domains, dev_priv)
  102. fw_domain_wait_ack(d);
  103. }
  104. static void
  105. fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  106. {
  107. struct intel_uncore_forcewake_domain *d;
  108. for_each_fw_domain_masked(d, fw_domains, dev_priv) {
  109. fw_domain_put(d);
  110. fw_domain_posting_read(d);
  111. }
  112. }
  113. static void
  114. fw_domains_posting_read(struct drm_i915_private *dev_priv)
  115. {
  116. struct intel_uncore_forcewake_domain *d;
  117. /* No need to do for all, just do for first found */
  118. for_each_fw_domain(d, dev_priv) {
  119. fw_domain_posting_read(d);
  120. break;
  121. }
  122. }
  123. static void
  124. fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  125. {
  126. struct intel_uncore_forcewake_domain *d;
  127. if (dev_priv->uncore.fw_domains == 0)
  128. return;
  129. for_each_fw_domain_masked(d, fw_domains, dev_priv)
  130. fw_domain_reset(d);
  131. fw_domains_posting_read(dev_priv);
  132. }
  133. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  134. {
  135. /* w/a for a sporadic read returning 0 by waiting for the GT
  136. * thread to wake up.
  137. */
  138. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
  139. GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
  140. DRM_ERROR("GT thread status wait timed out\n");
  141. }
  142. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  143. enum forcewake_domains fw_domains)
  144. {
  145. fw_domains_get(dev_priv, fw_domains);
  146. /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  147. __gen6_gt_wait_for_thread_c0(dev_priv);
  148. }
  149. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  150. {
  151. u32 gtfifodbg;
  152. gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  153. if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
  154. __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
  155. }
  156. static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
  157. enum forcewake_domains fw_domains)
  158. {
  159. fw_domains_put(dev_priv, fw_domains);
  160. gen6_gt_check_fifodbg(dev_priv);
  161. }
  162. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  163. {
  164. u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  165. return count & GT_FIFO_FREE_ENTRIES_MASK;
  166. }
  167. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  168. {
  169. int ret = 0;
  170. /* On VLV, FIFO will be shared by both SW and HW.
  171. * So, we need to read the FREE_ENTRIES everytime */
  172. if (IS_VALLEYVIEW(dev_priv))
  173. dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
  174. if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  175. int loop = 500;
  176. u32 fifo = fifo_free_entries(dev_priv);
  177. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  178. udelay(10);
  179. fifo = fifo_free_entries(dev_priv);
  180. }
  181. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  182. ++ret;
  183. dev_priv->uncore.fifo_count = fifo;
  184. }
  185. dev_priv->uncore.fifo_count--;
  186. return ret;
  187. }
  188. static enum hrtimer_restart
  189. intel_uncore_fw_release_timer(struct hrtimer *timer)
  190. {
  191. struct intel_uncore_forcewake_domain *domain =
  192. container_of(timer, struct intel_uncore_forcewake_domain, timer);
  193. struct drm_i915_private *dev_priv = domain->i915;
  194. unsigned long irqflags;
  195. assert_rpm_device_not_suspended(dev_priv);
  196. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  197. if (WARN_ON(domain->wake_count == 0))
  198. domain->wake_count++;
  199. if (--domain->wake_count == 0) {
  200. dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
  201. dev_priv->uncore.fw_domains_active &= ~domain->mask;
  202. }
  203. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  204. return HRTIMER_NORESTART;
  205. }
  206. void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
  207. bool restore)
  208. {
  209. unsigned long irqflags;
  210. struct intel_uncore_forcewake_domain *domain;
  211. int retry_count = 100;
  212. enum forcewake_domains fw, active_domains;
  213. /* Hold uncore.lock across reset to prevent any register access
  214. * with forcewake not set correctly. Wait until all pending
  215. * timers are run before holding.
  216. */
  217. while (1) {
  218. active_domains = 0;
  219. for_each_fw_domain(domain, dev_priv) {
  220. if (hrtimer_cancel(&domain->timer) == 0)
  221. continue;
  222. intel_uncore_fw_release_timer(&domain->timer);
  223. }
  224. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  225. for_each_fw_domain(domain, dev_priv) {
  226. if (hrtimer_active(&domain->timer))
  227. active_domains |= domain->mask;
  228. }
  229. if (active_domains == 0)
  230. break;
  231. if (--retry_count == 0) {
  232. DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  233. break;
  234. }
  235. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  236. cond_resched();
  237. }
  238. WARN_ON(active_domains);
  239. fw = dev_priv->uncore.fw_domains_active;
  240. if (fw)
  241. dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  242. fw_domains_reset(dev_priv, FORCEWAKE_ALL);
  243. if (restore) { /* If reset with a user forcewake, try to restore */
  244. if (fw)
  245. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
  246. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  247. dev_priv->uncore.fifo_count =
  248. fifo_free_entries(dev_priv);
  249. }
  250. if (!restore)
  251. assert_forcewakes_inactive(dev_priv);
  252. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  253. }
  254. static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
  255. {
  256. const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
  257. const unsigned int sets[4] = { 1, 1, 2, 2 };
  258. const u32 cap = dev_priv->edram_cap;
  259. return EDRAM_NUM_BANKS(cap) *
  260. ways[EDRAM_WAYS_IDX(cap)] *
  261. sets[EDRAM_SETS_IDX(cap)] *
  262. 1024 * 1024;
  263. }
  264. u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
  265. {
  266. if (!HAS_EDRAM(dev_priv))
  267. return 0;
  268. /* The needed capability bits for size calculation
  269. * are not there with pre gen9 so return 128MB always.
  270. */
  271. if (INTEL_GEN(dev_priv) < 9)
  272. return 128 * 1024 * 1024;
  273. return gen9_edram_size(dev_priv);
  274. }
  275. static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
  276. {
  277. if (IS_HASWELL(dev_priv) ||
  278. IS_BROADWELL(dev_priv) ||
  279. INTEL_GEN(dev_priv) >= 9) {
  280. dev_priv->edram_cap = __raw_i915_read32(dev_priv,
  281. HSW_EDRAM_CAP);
  282. /* NB: We can't write IDICR yet because we do not have gt funcs
  283. * set up */
  284. } else {
  285. dev_priv->edram_cap = 0;
  286. }
  287. if (HAS_EDRAM(dev_priv))
  288. DRM_INFO("Found %lluMB of eDRAM\n",
  289. intel_uncore_edram_size(dev_priv) / (1024 * 1024));
  290. }
  291. static bool
  292. fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  293. {
  294. u32 dbg;
  295. dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
  296. if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
  297. return false;
  298. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  299. return true;
  300. }
  301. static bool
  302. vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  303. {
  304. u32 cer;
  305. cer = __raw_i915_read32(dev_priv, CLAIM_ER);
  306. if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
  307. return false;
  308. __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
  309. return true;
  310. }
  311. static bool
  312. check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  313. {
  314. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
  315. return fpga_check_for_unclaimed_mmio(dev_priv);
  316. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  317. return vlv_check_for_unclaimed_mmio(dev_priv);
  318. return false;
  319. }
  320. static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
  321. bool restore_forcewake)
  322. {
  323. struct intel_device_info *info = mkwrite_device_info(dev_priv);
  324. /* clear out unclaimed reg detection bit */
  325. if (check_for_unclaimed_mmio(dev_priv))
  326. DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
  327. /* clear out old GT FIFO errors */
  328. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  329. __raw_i915_write32(dev_priv, GTFIFODBG,
  330. __raw_i915_read32(dev_priv, GTFIFODBG));
  331. /* WaDisableShadowRegForCpd:chv */
  332. if (IS_CHERRYVIEW(dev_priv)) {
  333. __raw_i915_write32(dev_priv, GTFIFOCTL,
  334. __raw_i915_read32(dev_priv, GTFIFOCTL) |
  335. GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  336. GT_FIFO_CTL_RC6_POLICY_STALL);
  337. }
  338. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
  339. info->has_decoupled_mmio = false;
  340. intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
  341. }
  342. void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
  343. bool restore_forcewake)
  344. {
  345. __intel_uncore_early_sanitize(dev_priv, restore_forcewake);
  346. i915_check_and_clear_faults(dev_priv);
  347. }
  348. void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
  349. {
  350. i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
  351. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  352. intel_sanitize_gt_powersave(dev_priv);
  353. }
  354. static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  355. enum forcewake_domains fw_domains)
  356. {
  357. struct intel_uncore_forcewake_domain *domain;
  358. fw_domains &= dev_priv->uncore.fw_domains;
  359. for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
  360. if (domain->wake_count++)
  361. fw_domains &= ~domain->mask;
  362. }
  363. if (fw_domains) {
  364. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  365. dev_priv->uncore.fw_domains_active |= fw_domains;
  366. }
  367. }
  368. /**
  369. * intel_uncore_forcewake_get - grab forcewake domain references
  370. * @dev_priv: i915 device instance
  371. * @fw_domains: forcewake domains to get reference on
  372. *
  373. * This function can be used get GT's forcewake domain references.
  374. * Normal register access will handle the forcewake domains automatically.
  375. * However if some sequence requires the GT to not power down a particular
  376. * forcewake domains this function should be called at the beginning of the
  377. * sequence. And subsequently the reference should be dropped by symmetric
  378. * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  379. * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  380. */
  381. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  382. enum forcewake_domains fw_domains)
  383. {
  384. unsigned long irqflags;
  385. if (!dev_priv->uncore.funcs.force_wake_get)
  386. return;
  387. assert_rpm_wakelock_held(dev_priv);
  388. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  389. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  390. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  391. }
  392. /**
  393. * intel_uncore_forcewake_get__locked - grab forcewake domain references
  394. * @dev_priv: i915 device instance
  395. * @fw_domains: forcewake domains to get reference on
  396. *
  397. * See intel_uncore_forcewake_get(). This variant places the onus
  398. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  399. */
  400. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  401. enum forcewake_domains fw_domains)
  402. {
  403. assert_spin_locked(&dev_priv->uncore.lock);
  404. if (!dev_priv->uncore.funcs.force_wake_get)
  405. return;
  406. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  407. }
  408. static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  409. enum forcewake_domains fw_domains)
  410. {
  411. struct intel_uncore_forcewake_domain *domain;
  412. fw_domains &= dev_priv->uncore.fw_domains;
  413. for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
  414. if (WARN_ON(domain->wake_count == 0))
  415. continue;
  416. if (--domain->wake_count)
  417. continue;
  418. fw_domain_arm_timer(domain);
  419. }
  420. }
  421. /**
  422. * intel_uncore_forcewake_put - release a forcewake domain reference
  423. * @dev_priv: i915 device instance
  424. * @fw_domains: forcewake domains to put references
  425. *
  426. * This function drops the device-level forcewakes for specified
  427. * domains obtained by intel_uncore_forcewake_get().
  428. */
  429. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  430. enum forcewake_domains fw_domains)
  431. {
  432. unsigned long irqflags;
  433. if (!dev_priv->uncore.funcs.force_wake_put)
  434. return;
  435. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  436. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  437. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  438. }
  439. /**
  440. * intel_uncore_forcewake_put__locked - grab forcewake domain references
  441. * @dev_priv: i915 device instance
  442. * @fw_domains: forcewake domains to get reference on
  443. *
  444. * See intel_uncore_forcewake_put(). This variant places the onus
  445. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  446. */
  447. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  448. enum forcewake_domains fw_domains)
  449. {
  450. assert_spin_locked(&dev_priv->uncore.lock);
  451. if (!dev_priv->uncore.funcs.force_wake_put)
  452. return;
  453. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  454. }
  455. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  456. {
  457. if (!dev_priv->uncore.funcs.force_wake_get)
  458. return;
  459. WARN_ON(dev_priv->uncore.fw_domains_active);
  460. }
  461. /* We give fast paths for the really cool registers */
  462. #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
  463. #define __gen6_reg_read_fw_domains(offset) \
  464. ({ \
  465. enum forcewake_domains __fwd; \
  466. if (NEEDS_FORCE_WAKE(offset)) \
  467. __fwd = FORCEWAKE_RENDER; \
  468. else \
  469. __fwd = 0; \
  470. __fwd; \
  471. })
  472. static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
  473. {
  474. if (offset < entry->start)
  475. return -1;
  476. else if (offset > entry->end)
  477. return 1;
  478. else
  479. return 0;
  480. }
  481. /* Copied and "macroized" from lib/bsearch.c */
  482. #define BSEARCH(key, base, num, cmp) ({ \
  483. unsigned int start__ = 0, end__ = (num); \
  484. typeof(base) result__ = NULL; \
  485. while (start__ < end__) { \
  486. unsigned int mid__ = start__ + (end__ - start__) / 2; \
  487. int ret__ = (cmp)((key), (base) + mid__); \
  488. if (ret__ < 0) { \
  489. end__ = mid__; \
  490. } else if (ret__ > 0) { \
  491. start__ = mid__ + 1; \
  492. } else { \
  493. result__ = (base) + mid__; \
  494. break; \
  495. } \
  496. } \
  497. result__; \
  498. })
  499. static enum forcewake_domains
  500. find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
  501. {
  502. const struct intel_forcewake_range *entry;
  503. entry = BSEARCH(offset,
  504. dev_priv->uncore.fw_domains_table,
  505. dev_priv->uncore.fw_domains_table_entries,
  506. fw_range_cmp);
  507. if (!entry)
  508. return 0;
  509. WARN(entry->domains & ~dev_priv->uncore.fw_domains,
  510. "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
  511. entry->domains & ~dev_priv->uncore.fw_domains, offset);
  512. return entry->domains;
  513. }
  514. static void
  515. intel_fw_table_check(struct drm_i915_private *dev_priv)
  516. {
  517. const struct intel_forcewake_range *ranges;
  518. unsigned int num_ranges;
  519. s32 prev;
  520. unsigned int i;
  521. if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
  522. return;
  523. ranges = dev_priv->uncore.fw_domains_table;
  524. if (!ranges)
  525. return;
  526. num_ranges = dev_priv->uncore.fw_domains_table_entries;
  527. for (i = 0, prev = -1; i < num_ranges; i++, ranges++) {
  528. WARN_ON_ONCE(IS_GEN9(dev_priv) &&
  529. (prev + 1) != (s32)ranges->start);
  530. WARN_ON_ONCE(prev >= (s32)ranges->start);
  531. prev = ranges->start;
  532. WARN_ON_ONCE(prev >= (s32)ranges->end);
  533. prev = ranges->end;
  534. }
  535. }
  536. #define GEN_FW_RANGE(s, e, d) \
  537. { .start = (s), .end = (e), .domains = (d) }
  538. #define HAS_FWTABLE(dev_priv) \
  539. (IS_GEN9(dev_priv) || \
  540. IS_CHERRYVIEW(dev_priv) || \
  541. IS_VALLEYVIEW(dev_priv))
  542. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  543. static const struct intel_forcewake_range __vlv_fw_ranges[] = {
  544. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  545. GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
  546. GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
  547. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  548. GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
  549. GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
  550. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  551. };
  552. #define __fwtable_reg_read_fw_domains(offset) \
  553. ({ \
  554. enum forcewake_domains __fwd = 0; \
  555. if (NEEDS_FORCE_WAKE((offset))) \
  556. __fwd = find_fw_domain(dev_priv, offset); \
  557. __fwd; \
  558. })
  559. /* *Must* be sorted by offset! See intel_shadow_table_check(). */
  560. static const i915_reg_t gen8_shadowed_regs[] = {
  561. RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
  562. GEN6_RPNSWREQ, /* 0xA008 */
  563. GEN6_RC_VIDEO_FREQ, /* 0xA00C */
  564. RING_TAIL(GEN6_BSD_RING_BASE), /* 0x12000 (base) */
  565. RING_TAIL(VEBOX_RING_BASE), /* 0x1a000 (base) */
  566. RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
  567. /* TODO: Other registers are not yet used */
  568. };
  569. static void intel_shadow_table_check(void)
  570. {
  571. const i915_reg_t *reg = gen8_shadowed_regs;
  572. s32 prev;
  573. u32 offset;
  574. unsigned int i;
  575. if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
  576. return;
  577. for (i = 0, prev = -1; i < ARRAY_SIZE(gen8_shadowed_regs); i++, reg++) {
  578. offset = i915_mmio_reg_offset(*reg);
  579. WARN_ON_ONCE(prev >= (s32)offset);
  580. prev = offset;
  581. }
  582. }
  583. static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
  584. {
  585. u32 offset = i915_mmio_reg_offset(*reg);
  586. if (key < offset)
  587. return -1;
  588. else if (key > offset)
  589. return 1;
  590. else
  591. return 0;
  592. }
  593. static bool is_gen8_shadowed(u32 offset)
  594. {
  595. const i915_reg_t *regs = gen8_shadowed_regs;
  596. return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
  597. mmio_reg_cmp);
  598. }
  599. #define __gen8_reg_write_fw_domains(offset) \
  600. ({ \
  601. enum forcewake_domains __fwd; \
  602. if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
  603. __fwd = FORCEWAKE_RENDER; \
  604. else \
  605. __fwd = 0; \
  606. __fwd; \
  607. })
  608. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  609. static const struct intel_forcewake_range __chv_fw_ranges[] = {
  610. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  611. GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  612. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  613. GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  614. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  615. GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  616. GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
  617. GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  618. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  619. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  620. GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
  621. GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  622. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  623. GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
  624. GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
  625. GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
  626. };
  627. #define __fwtable_reg_write_fw_domains(offset) \
  628. ({ \
  629. enum forcewake_domains __fwd = 0; \
  630. if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
  631. __fwd = find_fw_domain(dev_priv, offset); \
  632. __fwd; \
  633. })
  634. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  635. static const struct intel_forcewake_range __gen9_fw_ranges[] = {
  636. GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
  637. GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
  638. GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
  639. GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
  640. GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
  641. GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
  642. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  643. GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
  644. GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
  645. GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
  646. GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
  647. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  648. GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
  649. GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
  650. GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
  651. GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
  652. GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
  653. GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  654. GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
  655. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  656. GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
  657. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  658. GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
  659. GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
  660. GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
  661. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  662. GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
  663. GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
  664. GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
  665. GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
  666. GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
  667. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  668. };
  669. static void
  670. ilk_dummy_write(struct drm_i915_private *dev_priv)
  671. {
  672. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  673. * the chip from rc6 before touching it for real. MI_MODE is masked,
  674. * hence harmless to write 0 into. */
  675. __raw_i915_write32(dev_priv, MI_MODE, 0);
  676. }
  677. static void
  678. __unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  679. const i915_reg_t reg,
  680. const bool read,
  681. const bool before)
  682. {
  683. if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
  684. "Unclaimed %s register 0x%x\n",
  685. read ? "read from" : "write to",
  686. i915_mmio_reg_offset(reg)))
  687. i915.mmio_debug--; /* Only report the first N failures */
  688. }
  689. static inline void
  690. unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  691. const i915_reg_t reg,
  692. const bool read,
  693. const bool before)
  694. {
  695. if (likely(!i915.mmio_debug))
  696. return;
  697. __unclaimed_reg_debug(dev_priv, reg, read, before);
  698. }
  699. static const enum decoupled_power_domain fw2dpd_domain[] = {
  700. GEN9_DECOUPLED_PD_RENDER,
  701. GEN9_DECOUPLED_PD_BLITTER,
  702. GEN9_DECOUPLED_PD_ALL,
  703. GEN9_DECOUPLED_PD_MEDIA,
  704. GEN9_DECOUPLED_PD_ALL,
  705. GEN9_DECOUPLED_PD_ALL,
  706. GEN9_DECOUPLED_PD_ALL
  707. };
  708. /*
  709. * Decoupled MMIO access for only 1 DWORD
  710. */
  711. static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
  712. u32 reg,
  713. enum forcewake_domains fw_domain,
  714. enum decoupled_ops operation)
  715. {
  716. enum decoupled_power_domain dp_domain;
  717. u32 ctrl_reg_data = 0;
  718. dp_domain = fw2dpd_domain[fw_domain - 1];
  719. ctrl_reg_data |= reg;
  720. ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
  721. ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
  722. ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
  723. __raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);
  724. if (wait_for_atomic((__raw_i915_read32(dev_priv,
  725. GEN9_DECOUPLED_REG0_DW1) &
  726. GEN9_DECOUPLED_DW1_GO) == 0,
  727. FORCEWAKE_ACK_TIMEOUT_MS))
  728. DRM_ERROR("Decoupled MMIO wait timed out\n");
  729. }
  730. static inline u32
  731. __gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
  732. u32 reg,
  733. enum forcewake_domains fw_domain)
  734. {
  735. __gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
  736. GEN9_DECOUPLED_OP_READ);
  737. return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
  738. }
  739. static inline void
  740. __gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
  741. u32 reg, u32 data,
  742. enum forcewake_domains fw_domain)
  743. {
  744. __raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);
  745. __gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
  746. GEN9_DECOUPLED_OP_WRITE);
  747. }
  748. #define GEN2_READ_HEADER(x) \
  749. u##x val = 0; \
  750. assert_rpm_wakelock_held(dev_priv);
  751. #define GEN2_READ_FOOTER \
  752. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  753. return val
  754. #define __gen2_read(x) \
  755. static u##x \
  756. gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  757. GEN2_READ_HEADER(x); \
  758. val = __raw_i915_read##x(dev_priv, reg); \
  759. GEN2_READ_FOOTER; \
  760. }
  761. #define __gen5_read(x) \
  762. static u##x \
  763. gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  764. GEN2_READ_HEADER(x); \
  765. ilk_dummy_write(dev_priv); \
  766. val = __raw_i915_read##x(dev_priv, reg); \
  767. GEN2_READ_FOOTER; \
  768. }
  769. __gen5_read(8)
  770. __gen5_read(16)
  771. __gen5_read(32)
  772. __gen5_read(64)
  773. __gen2_read(8)
  774. __gen2_read(16)
  775. __gen2_read(32)
  776. __gen2_read(64)
  777. #undef __gen5_read
  778. #undef __gen2_read
  779. #undef GEN2_READ_FOOTER
  780. #undef GEN2_READ_HEADER
  781. #define GEN6_READ_HEADER(x) \
  782. u32 offset = i915_mmio_reg_offset(reg); \
  783. unsigned long irqflags; \
  784. u##x val = 0; \
  785. assert_rpm_wakelock_held(dev_priv); \
  786. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  787. unclaimed_reg_debug(dev_priv, reg, true, true)
  788. #define GEN6_READ_FOOTER \
  789. unclaimed_reg_debug(dev_priv, reg, true, false); \
  790. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  791. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  792. return val
  793. static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
  794. enum forcewake_domains fw_domains)
  795. {
  796. struct intel_uncore_forcewake_domain *domain;
  797. for_each_fw_domain_masked(domain, fw_domains, dev_priv)
  798. fw_domain_arm_timer(domain);
  799. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  800. dev_priv->uncore.fw_domains_active |= fw_domains;
  801. }
  802. static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
  803. enum forcewake_domains fw_domains)
  804. {
  805. if (WARN_ON(!fw_domains))
  806. return;
  807. /* Turn on all requested but inactive supported forcewake domains. */
  808. fw_domains &= dev_priv->uncore.fw_domains;
  809. fw_domains &= ~dev_priv->uncore.fw_domains_active;
  810. if (fw_domains)
  811. ___force_wake_auto(dev_priv, fw_domains);
  812. }
  813. #define __gen6_read(x) \
  814. static u##x \
  815. gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  816. enum forcewake_domains fw_engine; \
  817. GEN6_READ_HEADER(x); \
  818. fw_engine = __gen6_reg_read_fw_domains(offset); \
  819. if (fw_engine) \
  820. __force_wake_auto(dev_priv, fw_engine); \
  821. val = __raw_i915_read##x(dev_priv, reg); \
  822. GEN6_READ_FOOTER; \
  823. }
  824. #define __fwtable_read(x) \
  825. static u##x \
  826. fwtable_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  827. enum forcewake_domains fw_engine; \
  828. GEN6_READ_HEADER(x); \
  829. fw_engine = __fwtable_reg_read_fw_domains(offset); \
  830. if (fw_engine) \
  831. __force_wake_auto(dev_priv, fw_engine); \
  832. val = __raw_i915_read##x(dev_priv, reg); \
  833. GEN6_READ_FOOTER; \
  834. }
  835. #define __gen9_decoupled_read(x) \
  836. static u##x \
  837. gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
  838. i915_reg_t reg, bool trace) { \
  839. enum forcewake_domains fw_engine; \
  840. GEN6_READ_HEADER(x); \
  841. fw_engine = __fwtable_reg_read_fw_domains(offset); \
  842. if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
  843. unsigned i; \
  844. u32 *ptr_data = (u32 *) &val; \
  845. for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
  846. *ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
  847. offset, \
  848. fw_engine); \
  849. } else { \
  850. val = __raw_i915_read##x(dev_priv, reg); \
  851. } \
  852. GEN6_READ_FOOTER; \
  853. }
  854. __gen9_decoupled_read(32)
  855. __gen9_decoupled_read(64)
  856. __fwtable_read(8)
  857. __fwtable_read(16)
  858. __fwtable_read(32)
  859. __fwtable_read(64)
  860. __gen6_read(8)
  861. __gen6_read(16)
  862. __gen6_read(32)
  863. __gen6_read(64)
  864. #undef __fwtable_read
  865. #undef __gen6_read
  866. #undef GEN6_READ_FOOTER
  867. #undef GEN6_READ_HEADER
  868. #define VGPU_READ_HEADER(x) \
  869. unsigned long irqflags; \
  870. u##x val = 0; \
  871. assert_rpm_device_not_suspended(dev_priv); \
  872. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  873. #define VGPU_READ_FOOTER \
  874. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  875. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  876. return val
  877. #define __vgpu_read(x) \
  878. static u##x \
  879. vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  880. VGPU_READ_HEADER(x); \
  881. val = __raw_i915_read##x(dev_priv, reg); \
  882. VGPU_READ_FOOTER; \
  883. }
  884. __vgpu_read(8)
  885. __vgpu_read(16)
  886. __vgpu_read(32)
  887. __vgpu_read(64)
  888. #undef __vgpu_read
  889. #undef VGPU_READ_FOOTER
  890. #undef VGPU_READ_HEADER
  891. #define GEN2_WRITE_HEADER \
  892. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  893. assert_rpm_wakelock_held(dev_priv); \
  894. #define GEN2_WRITE_FOOTER
  895. #define __gen2_write(x) \
  896. static void \
  897. gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  898. GEN2_WRITE_HEADER; \
  899. __raw_i915_write##x(dev_priv, reg, val); \
  900. GEN2_WRITE_FOOTER; \
  901. }
  902. #define __gen5_write(x) \
  903. static void \
  904. gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  905. GEN2_WRITE_HEADER; \
  906. ilk_dummy_write(dev_priv); \
  907. __raw_i915_write##x(dev_priv, reg, val); \
  908. GEN2_WRITE_FOOTER; \
  909. }
  910. __gen5_write(8)
  911. __gen5_write(16)
  912. __gen5_write(32)
  913. __gen2_write(8)
  914. __gen2_write(16)
  915. __gen2_write(32)
  916. #undef __gen5_write
  917. #undef __gen2_write
  918. #undef GEN2_WRITE_FOOTER
  919. #undef GEN2_WRITE_HEADER
  920. #define GEN6_WRITE_HEADER \
  921. u32 offset = i915_mmio_reg_offset(reg); \
  922. unsigned long irqflags; \
  923. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  924. assert_rpm_wakelock_held(dev_priv); \
  925. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  926. unclaimed_reg_debug(dev_priv, reg, false, true)
  927. #define GEN6_WRITE_FOOTER \
  928. unclaimed_reg_debug(dev_priv, reg, false, false); \
  929. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  930. #define __gen6_write(x) \
  931. static void \
  932. gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  933. u32 __fifo_ret = 0; \
  934. GEN6_WRITE_HEADER; \
  935. if (NEEDS_FORCE_WAKE(offset)) { \
  936. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  937. } \
  938. __raw_i915_write##x(dev_priv, reg, val); \
  939. if (unlikely(__fifo_ret)) { \
  940. gen6_gt_check_fifodbg(dev_priv); \
  941. } \
  942. GEN6_WRITE_FOOTER; \
  943. }
  944. #define __gen8_write(x) \
  945. static void \
  946. gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  947. enum forcewake_domains fw_engine; \
  948. GEN6_WRITE_HEADER; \
  949. fw_engine = __gen8_reg_write_fw_domains(offset); \
  950. if (fw_engine) \
  951. __force_wake_auto(dev_priv, fw_engine); \
  952. __raw_i915_write##x(dev_priv, reg, val); \
  953. GEN6_WRITE_FOOTER; \
  954. }
  955. #define __fwtable_write(x) \
  956. static void \
  957. fwtable_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  958. enum forcewake_domains fw_engine; \
  959. GEN6_WRITE_HEADER; \
  960. fw_engine = __fwtable_reg_write_fw_domains(offset); \
  961. if (fw_engine) \
  962. __force_wake_auto(dev_priv, fw_engine); \
  963. __raw_i915_write##x(dev_priv, reg, val); \
  964. GEN6_WRITE_FOOTER; \
  965. }
  966. #define __gen9_decoupled_write(x) \
  967. static void \
  968. gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
  969. i915_reg_t reg, u##x val, \
  970. bool trace) { \
  971. enum forcewake_domains fw_engine; \
  972. GEN6_WRITE_HEADER; \
  973. fw_engine = __fwtable_reg_write_fw_domains(offset); \
  974. if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
  975. __gen9_decoupled_mmio_write(dev_priv, \
  976. offset, \
  977. val, \
  978. fw_engine); \
  979. else \
  980. __raw_i915_write##x(dev_priv, reg, val); \
  981. GEN6_WRITE_FOOTER; \
  982. }
  983. __gen9_decoupled_write(32)
  984. __fwtable_write(8)
  985. __fwtable_write(16)
  986. __fwtable_write(32)
  987. __gen8_write(8)
  988. __gen8_write(16)
  989. __gen8_write(32)
  990. __gen6_write(8)
  991. __gen6_write(16)
  992. __gen6_write(32)
  993. #undef __fwtable_write
  994. #undef __gen8_write
  995. #undef __gen6_write
  996. #undef GEN6_WRITE_FOOTER
  997. #undef GEN6_WRITE_HEADER
  998. #define VGPU_WRITE_HEADER \
  999. unsigned long irqflags; \
  1000. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  1001. assert_rpm_device_not_suspended(dev_priv); \
  1002. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  1003. #define VGPU_WRITE_FOOTER \
  1004. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  1005. #define __vgpu_write(x) \
  1006. static void vgpu_write##x(struct drm_i915_private *dev_priv, \
  1007. i915_reg_t reg, u##x val, bool trace) { \
  1008. VGPU_WRITE_HEADER; \
  1009. __raw_i915_write##x(dev_priv, reg, val); \
  1010. VGPU_WRITE_FOOTER; \
  1011. }
  1012. __vgpu_write(8)
  1013. __vgpu_write(16)
  1014. __vgpu_write(32)
  1015. #undef __vgpu_write
  1016. #undef VGPU_WRITE_FOOTER
  1017. #undef VGPU_WRITE_HEADER
  1018. #define ASSIGN_WRITE_MMIO_VFUNCS(x) \
  1019. do { \
  1020. dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
  1021. dev_priv->uncore.funcs.mmio_writew = x##_write16; \
  1022. dev_priv->uncore.funcs.mmio_writel = x##_write32; \
  1023. } while (0)
  1024. #define ASSIGN_READ_MMIO_VFUNCS(x) \
  1025. do { \
  1026. dev_priv->uncore.funcs.mmio_readb = x##_read8; \
  1027. dev_priv->uncore.funcs.mmio_readw = x##_read16; \
  1028. dev_priv->uncore.funcs.mmio_readl = x##_read32; \
  1029. dev_priv->uncore.funcs.mmio_readq = x##_read64; \
  1030. } while (0)
  1031. static void fw_domain_init(struct drm_i915_private *dev_priv,
  1032. enum forcewake_domain_id domain_id,
  1033. i915_reg_t reg_set,
  1034. i915_reg_t reg_ack)
  1035. {
  1036. struct intel_uncore_forcewake_domain *d;
  1037. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  1038. return;
  1039. d = &dev_priv->uncore.fw_domain[domain_id];
  1040. WARN_ON(d->wake_count);
  1041. d->wake_count = 0;
  1042. d->reg_set = reg_set;
  1043. d->reg_ack = reg_ack;
  1044. if (IS_GEN6(dev_priv)) {
  1045. d->val_reset = 0;
  1046. d->val_set = FORCEWAKE_KERNEL;
  1047. d->val_clear = 0;
  1048. } else {
  1049. /* WaRsClearFWBitsAtReset:bdw,skl */
  1050. d->val_reset = _MASKED_BIT_DISABLE(0xffff);
  1051. d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  1052. d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  1053. }
  1054. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1055. d->reg_post = FORCEWAKE_ACK_VLV;
  1056. else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
  1057. d->reg_post = ECOBUS;
  1058. d->i915 = dev_priv;
  1059. d->id = domain_id;
  1060. BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
  1061. BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
  1062. BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
  1063. d->mask = 1 << domain_id;
  1064. hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  1065. d->timer.function = intel_uncore_fw_release_timer;
  1066. dev_priv->uncore.fw_domains |= (1 << domain_id);
  1067. fw_domain_reset(d);
  1068. }
  1069. static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
  1070. {
  1071. if (INTEL_INFO(dev_priv)->gen <= 5)
  1072. return;
  1073. if (IS_GEN9(dev_priv)) {
  1074. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1075. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1076. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1077. FORCEWAKE_RENDER_GEN9,
  1078. FORCEWAKE_ACK_RENDER_GEN9);
  1079. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  1080. FORCEWAKE_BLITTER_GEN9,
  1081. FORCEWAKE_ACK_BLITTER_GEN9);
  1082. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1083. FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  1084. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1085. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1086. if (!IS_CHERRYVIEW(dev_priv))
  1087. dev_priv->uncore.funcs.force_wake_put =
  1088. fw_domains_put_with_fifo;
  1089. else
  1090. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1091. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1092. FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  1093. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1094. FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  1095. } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  1096. dev_priv->uncore.funcs.force_wake_get =
  1097. fw_domains_get_with_thread_status;
  1098. if (IS_HASWELL(dev_priv))
  1099. dev_priv->uncore.funcs.force_wake_put =
  1100. fw_domains_put_with_fifo;
  1101. else
  1102. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1103. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1104. FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  1105. } else if (IS_IVYBRIDGE(dev_priv)) {
  1106. u32 ecobus;
  1107. /* IVB configs may use multi-threaded forcewake */
  1108. /* A small trick here - if the bios hasn't configured
  1109. * MT forcewake, and if the device is in RC6, then
  1110. * force_wake_mt_get will not wake the device and the
  1111. * ECOBUS read will return zero. Which will be
  1112. * (correctly) interpreted by the test below as MT
  1113. * forcewake being disabled.
  1114. */
  1115. dev_priv->uncore.funcs.force_wake_get =
  1116. fw_domains_get_with_thread_status;
  1117. dev_priv->uncore.funcs.force_wake_put =
  1118. fw_domains_put_with_fifo;
  1119. /* We need to init first for ECOBUS access and then
  1120. * determine later if we want to reinit, in case of MT access is
  1121. * not working. In this stage we don't know which flavour this
  1122. * ivb is, so it is better to reset also the gen6 fw registers
  1123. * before the ecobus check.
  1124. */
  1125. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  1126. __raw_posting_read(dev_priv, ECOBUS);
  1127. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1128. FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  1129. spin_lock_irq(&dev_priv->uncore.lock);
  1130. fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
  1131. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  1132. fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
  1133. spin_unlock_irq(&dev_priv->uncore.lock);
  1134. if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  1135. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  1136. DRM_INFO("when using vblank-synced partial screen updates.\n");
  1137. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1138. FORCEWAKE, FORCEWAKE_ACK);
  1139. }
  1140. } else if (IS_GEN6(dev_priv)) {
  1141. dev_priv->uncore.funcs.force_wake_get =
  1142. fw_domains_get_with_thread_status;
  1143. dev_priv->uncore.funcs.force_wake_put =
  1144. fw_domains_put_with_fifo;
  1145. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1146. FORCEWAKE, FORCEWAKE_ACK);
  1147. }
  1148. /* All future platforms are expected to require complex power gating */
  1149. WARN_ON(dev_priv->uncore.fw_domains == 0);
  1150. }
  1151. #define ASSIGN_FW_DOMAINS_TABLE(d) \
  1152. { \
  1153. dev_priv->uncore.fw_domains_table = \
  1154. (struct intel_forcewake_range *)(d); \
  1155. dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
  1156. }
  1157. void intel_uncore_init(struct drm_i915_private *dev_priv)
  1158. {
  1159. i915_check_vgpu(dev_priv);
  1160. intel_uncore_edram_detect(dev_priv);
  1161. intel_uncore_fw_domains_init(dev_priv);
  1162. __intel_uncore_early_sanitize(dev_priv, false);
  1163. dev_priv->uncore.unclaimed_mmio_check = 1;
  1164. switch (INTEL_INFO(dev_priv)->gen) {
  1165. default:
  1166. case 9:
  1167. ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
  1168. ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
  1169. ASSIGN_READ_MMIO_VFUNCS(fwtable);
  1170. if (HAS_DECOUPLED_MMIO(dev_priv)) {
  1171. dev_priv->uncore.funcs.mmio_readl =
  1172. gen9_decoupled_read32;
  1173. dev_priv->uncore.funcs.mmio_readq =
  1174. gen9_decoupled_read64;
  1175. dev_priv->uncore.funcs.mmio_writel =
  1176. gen9_decoupled_write32;
  1177. }
  1178. break;
  1179. case 8:
  1180. if (IS_CHERRYVIEW(dev_priv)) {
  1181. ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
  1182. ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
  1183. ASSIGN_READ_MMIO_VFUNCS(fwtable);
  1184. } else {
  1185. ASSIGN_WRITE_MMIO_VFUNCS(gen8);
  1186. ASSIGN_READ_MMIO_VFUNCS(gen6);
  1187. }
  1188. break;
  1189. case 7:
  1190. case 6:
  1191. ASSIGN_WRITE_MMIO_VFUNCS(gen6);
  1192. if (IS_VALLEYVIEW(dev_priv)) {
  1193. ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
  1194. ASSIGN_READ_MMIO_VFUNCS(fwtable);
  1195. } else {
  1196. ASSIGN_READ_MMIO_VFUNCS(gen6);
  1197. }
  1198. break;
  1199. case 5:
  1200. ASSIGN_WRITE_MMIO_VFUNCS(gen5);
  1201. ASSIGN_READ_MMIO_VFUNCS(gen5);
  1202. break;
  1203. case 4:
  1204. case 3:
  1205. case 2:
  1206. ASSIGN_WRITE_MMIO_VFUNCS(gen2);
  1207. ASSIGN_READ_MMIO_VFUNCS(gen2);
  1208. break;
  1209. }
  1210. intel_fw_table_check(dev_priv);
  1211. if (INTEL_GEN(dev_priv) >= 8)
  1212. intel_shadow_table_check();
  1213. if (intel_vgpu_active(dev_priv)) {
  1214. ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
  1215. ASSIGN_READ_MMIO_VFUNCS(vgpu);
  1216. }
  1217. i915_check_and_clear_faults(dev_priv);
  1218. }
  1219. #undef ASSIGN_WRITE_MMIO_VFUNCS
  1220. #undef ASSIGN_READ_MMIO_VFUNCS
  1221. void intel_uncore_fini(struct drm_i915_private *dev_priv)
  1222. {
  1223. /* Paranoia: make sure we have disabled everything before we exit. */
  1224. intel_uncore_sanitize(dev_priv);
  1225. intel_uncore_forcewake_reset(dev_priv, false);
  1226. }
  1227. #define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
  1228. static const struct register_whitelist {
  1229. i915_reg_t offset_ldw, offset_udw;
  1230. uint32_t size;
  1231. /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1232. uint32_t gen_bitmask;
  1233. } whitelist[] = {
  1234. { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
  1235. .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
  1236. .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
  1237. };
  1238. int i915_reg_read_ioctl(struct drm_device *dev,
  1239. void *data, struct drm_file *file)
  1240. {
  1241. struct drm_i915_private *dev_priv = to_i915(dev);
  1242. struct drm_i915_reg_read *reg = data;
  1243. struct register_whitelist const *entry = whitelist;
  1244. unsigned size;
  1245. i915_reg_t offset_ldw, offset_udw;
  1246. int i, ret = 0;
  1247. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1248. if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
  1249. (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
  1250. break;
  1251. }
  1252. if (i == ARRAY_SIZE(whitelist))
  1253. return -EINVAL;
  1254. /* We use the low bits to encode extra flags as the register should
  1255. * be naturally aligned (and those that are not so aligned merely
  1256. * limit the available flags for that register).
  1257. */
  1258. offset_ldw = entry->offset_ldw;
  1259. offset_udw = entry->offset_udw;
  1260. size = entry->size;
  1261. size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
  1262. intel_runtime_pm_get(dev_priv);
  1263. switch (size) {
  1264. case 8 | 1:
  1265. reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
  1266. break;
  1267. case 8:
  1268. reg->val = I915_READ64(offset_ldw);
  1269. break;
  1270. case 4:
  1271. reg->val = I915_READ(offset_ldw);
  1272. break;
  1273. case 2:
  1274. reg->val = I915_READ16(offset_ldw);
  1275. break;
  1276. case 1:
  1277. reg->val = I915_READ8(offset_ldw);
  1278. break;
  1279. default:
  1280. ret = -EINVAL;
  1281. goto out;
  1282. }
  1283. out:
  1284. intel_runtime_pm_put(dev_priv);
  1285. return ret;
  1286. }
  1287. static int i915_reset_complete(struct pci_dev *pdev)
  1288. {
  1289. u8 gdrst;
  1290. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1291. return (gdrst & GRDOM_RESET_STATUS) == 0;
  1292. }
  1293. static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1294. {
  1295. struct pci_dev *pdev = dev_priv->drm.pdev;
  1296. /* assert reset for at least 20 usec */
  1297. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1298. udelay(20);
  1299. pci_write_config_byte(pdev, I915_GDRST, 0);
  1300. return wait_for(i915_reset_complete(pdev), 500);
  1301. }
  1302. static int g4x_reset_complete(struct pci_dev *pdev)
  1303. {
  1304. u8 gdrst;
  1305. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1306. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1307. }
  1308. static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1309. {
  1310. struct pci_dev *pdev = dev_priv->drm.pdev;
  1311. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1312. return wait_for(g4x_reset_complete(pdev), 500);
  1313. }
  1314. static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1315. {
  1316. struct pci_dev *pdev = dev_priv->drm.pdev;
  1317. int ret;
  1318. pci_write_config_byte(pdev, I915_GDRST,
  1319. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1320. ret = wait_for(g4x_reset_complete(pdev), 500);
  1321. if (ret)
  1322. return ret;
  1323. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1324. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1325. POSTING_READ(VDECCLK_GATE_D);
  1326. pci_write_config_byte(pdev, I915_GDRST,
  1327. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1328. ret = wait_for(g4x_reset_complete(pdev), 500);
  1329. if (ret)
  1330. return ret;
  1331. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1332. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1333. POSTING_READ(VDECCLK_GATE_D);
  1334. pci_write_config_byte(pdev, I915_GDRST, 0);
  1335. return 0;
  1336. }
  1337. static int ironlake_do_reset(struct drm_i915_private *dev_priv,
  1338. unsigned engine_mask)
  1339. {
  1340. int ret;
  1341. I915_WRITE(ILK_GDSR,
  1342. ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1343. ret = intel_wait_for_register(dev_priv,
  1344. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1345. 500);
  1346. if (ret)
  1347. return ret;
  1348. I915_WRITE(ILK_GDSR,
  1349. ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1350. ret = intel_wait_for_register(dev_priv,
  1351. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1352. 500);
  1353. if (ret)
  1354. return ret;
  1355. I915_WRITE(ILK_GDSR, 0);
  1356. return 0;
  1357. }
  1358. /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
  1359. static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
  1360. u32 hw_domain_mask)
  1361. {
  1362. /* GEN6_GDRST is not in the gt power well, no need to check
  1363. * for fifo space for the write or forcewake the chip for
  1364. * the read
  1365. */
  1366. __raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
  1367. /* Spin waiting for the device to ack the reset requests */
  1368. return intel_wait_for_register_fw(dev_priv,
  1369. GEN6_GDRST, hw_domain_mask, 0,
  1370. 500);
  1371. }
  1372. /**
  1373. * gen6_reset_engines - reset individual engines
  1374. * @dev_priv: i915 device
  1375. * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
  1376. *
  1377. * This function will reset the individual engines that are set in engine_mask.
  1378. * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
  1379. *
  1380. * Note: It is responsibility of the caller to handle the difference between
  1381. * asking full domain reset versus reset for all available individual engines.
  1382. *
  1383. * Returns 0 on success, nonzero on error.
  1384. */
  1385. static int gen6_reset_engines(struct drm_i915_private *dev_priv,
  1386. unsigned engine_mask)
  1387. {
  1388. struct intel_engine_cs *engine;
  1389. const u32 hw_engine_mask[I915_NUM_ENGINES] = {
  1390. [RCS] = GEN6_GRDOM_RENDER,
  1391. [BCS] = GEN6_GRDOM_BLT,
  1392. [VCS] = GEN6_GRDOM_MEDIA,
  1393. [VCS2] = GEN8_GRDOM_MEDIA2,
  1394. [VECS] = GEN6_GRDOM_VECS,
  1395. };
  1396. u32 hw_mask;
  1397. int ret;
  1398. if (engine_mask == ALL_ENGINES) {
  1399. hw_mask = GEN6_GRDOM_FULL;
  1400. } else {
  1401. unsigned int tmp;
  1402. hw_mask = 0;
  1403. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1404. hw_mask |= hw_engine_mask[engine->id];
  1405. }
  1406. ret = gen6_hw_domain_reset(dev_priv, hw_mask);
  1407. intel_uncore_forcewake_reset(dev_priv, true);
  1408. return ret;
  1409. }
  1410. /**
  1411. * intel_wait_for_register_fw - wait until register matches expected state
  1412. * @dev_priv: the i915 device
  1413. * @reg: the register to read
  1414. * @mask: mask to apply to register value
  1415. * @value: expected value
  1416. * @timeout_ms: timeout in millisecond
  1417. *
  1418. * This routine waits until the target register @reg contains the expected
  1419. * @value after applying the @mask, i.e. it waits until ::
  1420. *
  1421. * (I915_READ_FW(reg) & mask) == value
  1422. *
  1423. * Otherwise, the wait will timeout after @timeout_ms milliseconds.
  1424. *
  1425. * Note that this routine assumes the caller holds forcewake asserted, it is
  1426. * not suitable for very long waits. See intel_wait_for_register() if you
  1427. * wish to wait without holding forcewake for the duration (i.e. you expect
  1428. * the wait to be slow).
  1429. *
  1430. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1431. */
  1432. int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
  1433. i915_reg_t reg,
  1434. const u32 mask,
  1435. const u32 value,
  1436. const unsigned long timeout_ms)
  1437. {
  1438. #define done ((I915_READ_FW(reg) & mask) == value)
  1439. int ret = wait_for_us(done, 2);
  1440. if (ret)
  1441. ret = wait_for(done, timeout_ms);
  1442. return ret;
  1443. #undef done
  1444. }
  1445. /**
  1446. * intel_wait_for_register - wait until register matches expected state
  1447. * @dev_priv: the i915 device
  1448. * @reg: the register to read
  1449. * @mask: mask to apply to register value
  1450. * @value: expected value
  1451. * @timeout_ms: timeout in millisecond
  1452. *
  1453. * This routine waits until the target register @reg contains the expected
  1454. * @value after applying the @mask, i.e. it waits until ::
  1455. *
  1456. * (I915_READ(reg) & mask) == value
  1457. *
  1458. * Otherwise, the wait will timeout after @timeout_ms milliseconds.
  1459. *
  1460. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1461. */
  1462. int intel_wait_for_register(struct drm_i915_private *dev_priv,
  1463. i915_reg_t reg,
  1464. const u32 mask,
  1465. const u32 value,
  1466. const unsigned long timeout_ms)
  1467. {
  1468. unsigned fw =
  1469. intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
  1470. int ret;
  1471. intel_uncore_forcewake_get(dev_priv, fw);
  1472. ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
  1473. intel_uncore_forcewake_put(dev_priv, fw);
  1474. if (ret)
  1475. ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
  1476. timeout_ms);
  1477. return ret;
  1478. }
  1479. static int gen8_request_engine_reset(struct intel_engine_cs *engine)
  1480. {
  1481. struct drm_i915_private *dev_priv = engine->i915;
  1482. int ret;
  1483. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1484. _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
  1485. ret = intel_wait_for_register_fw(dev_priv,
  1486. RING_RESET_CTL(engine->mmio_base),
  1487. RESET_CTL_READY_TO_RESET,
  1488. RESET_CTL_READY_TO_RESET,
  1489. 700);
  1490. if (ret)
  1491. DRM_ERROR("%s: reset request timeout\n", engine->name);
  1492. return ret;
  1493. }
  1494. static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
  1495. {
  1496. struct drm_i915_private *dev_priv = engine->i915;
  1497. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1498. _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
  1499. }
  1500. static int gen8_reset_engines(struct drm_i915_private *dev_priv,
  1501. unsigned engine_mask)
  1502. {
  1503. struct intel_engine_cs *engine;
  1504. unsigned int tmp;
  1505. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1506. if (gen8_request_engine_reset(engine))
  1507. goto not_ready;
  1508. return gen6_reset_engines(dev_priv, engine_mask);
  1509. not_ready:
  1510. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1511. gen8_unrequest_engine_reset(engine);
  1512. return -EIO;
  1513. }
  1514. typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);
  1515. static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
  1516. {
  1517. if (!i915.reset)
  1518. return NULL;
  1519. if (INTEL_INFO(dev_priv)->gen >= 8)
  1520. return gen8_reset_engines;
  1521. else if (INTEL_INFO(dev_priv)->gen >= 6)
  1522. return gen6_reset_engines;
  1523. else if (IS_GEN5(dev_priv))
  1524. return ironlake_do_reset;
  1525. else if (IS_G4X(dev_priv))
  1526. return g4x_do_reset;
  1527. else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
  1528. return g33_do_reset;
  1529. else if (INTEL_INFO(dev_priv)->gen >= 3)
  1530. return i915_do_reset;
  1531. else
  1532. return NULL;
  1533. }
  1534. int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1535. {
  1536. reset_func reset;
  1537. int ret;
  1538. reset = intel_get_gpu_reset(dev_priv);
  1539. if (reset == NULL)
  1540. return -ENODEV;
  1541. /* If the power well sleeps during the reset, the reset
  1542. * request may be dropped and never completes (causing -EIO).
  1543. */
  1544. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1545. ret = reset(dev_priv, engine_mask);
  1546. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1547. return ret;
  1548. }
  1549. bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
  1550. {
  1551. return intel_get_gpu_reset(dev_priv) != NULL;
  1552. }
  1553. int intel_guc_reset(struct drm_i915_private *dev_priv)
  1554. {
  1555. int ret;
  1556. unsigned long irqflags;
  1557. if (!HAS_GUC(dev_priv))
  1558. return -EINVAL;
  1559. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1560. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  1561. ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
  1562. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  1563. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1564. return ret;
  1565. }
  1566. bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
  1567. {
  1568. return check_for_unclaimed_mmio(dev_priv);
  1569. }
  1570. bool
  1571. intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
  1572. {
  1573. if (unlikely(i915.mmio_debug ||
  1574. dev_priv->uncore.unclaimed_mmio_check <= 0))
  1575. return false;
  1576. if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
  1577. DRM_DEBUG("Unclaimed register detected, "
  1578. "enabling oneshot unclaimed register reporting. "
  1579. "Please use i915.mmio_debug=N for more information.\n");
  1580. i915.mmio_debug++;
  1581. dev_priv->uncore.unclaimed_mmio_check--;
  1582. return true;
  1583. }
  1584. return false;
  1585. }
  1586. static enum forcewake_domains
  1587. intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
  1588. i915_reg_t reg)
  1589. {
  1590. u32 offset = i915_mmio_reg_offset(reg);
  1591. enum forcewake_domains fw_domains;
  1592. if (HAS_FWTABLE(dev_priv)) {
  1593. fw_domains = __fwtable_reg_read_fw_domains(offset);
  1594. } else if (INTEL_GEN(dev_priv) >= 6) {
  1595. fw_domains = __gen6_reg_read_fw_domains(offset);
  1596. } else {
  1597. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1598. fw_domains = 0;
  1599. }
  1600. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1601. return fw_domains;
  1602. }
  1603. static enum forcewake_domains
  1604. intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
  1605. i915_reg_t reg)
  1606. {
  1607. u32 offset = i915_mmio_reg_offset(reg);
  1608. enum forcewake_domains fw_domains;
  1609. if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
  1610. fw_domains = __fwtable_reg_write_fw_domains(offset);
  1611. } else if (IS_GEN8(dev_priv)) {
  1612. fw_domains = __gen8_reg_write_fw_domains(offset);
  1613. } else if (IS_GEN(dev_priv, 6, 7)) {
  1614. fw_domains = FORCEWAKE_RENDER;
  1615. } else {
  1616. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1617. fw_domains = 0;
  1618. }
  1619. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1620. return fw_domains;
  1621. }
  1622. /**
  1623. * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
  1624. * a register
  1625. * @dev_priv: pointer to struct drm_i915_private
  1626. * @reg: register in question
  1627. * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
  1628. *
  1629. * Returns a set of forcewake domains required to be taken with for example
  1630. * intel_uncore_forcewake_get for the specified register to be accessible in the
  1631. * specified mode (read, write or read/write) with raw mmio accessors.
  1632. *
  1633. * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
  1634. * callers to do FIFO management on their own or risk losing writes.
  1635. */
  1636. enum forcewake_domains
  1637. intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
  1638. i915_reg_t reg, unsigned int op)
  1639. {
  1640. enum forcewake_domains fw_domains = 0;
  1641. WARN_ON(!op);
  1642. if (intel_vgpu_active(dev_priv))
  1643. return 0;
  1644. if (op & FW_REG_READ)
  1645. fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);
  1646. if (op & FW_REG_WRITE)
  1647. fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);
  1648. return fw_domains;
  1649. }