intel_sprite.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include <drm/drm_atomic.h>
  37. #include <drm/drm_plane_helper.h>
  38. #include "intel_drv.h"
  39. #include "intel_frontbuffer.h"
  40. #include <drm/i915_drm.h>
  41. #include "i915_drv.h"
  42. static bool
  43. format_is_yuv(uint32_t format)
  44. {
  45. switch (format) {
  46. case DRM_FORMAT_YUYV:
  47. case DRM_FORMAT_UYVY:
  48. case DRM_FORMAT_VYUY:
  49. case DRM_FORMAT_YVYU:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
  56. int usecs)
  57. {
  58. /* paranoia */
  59. if (!adjusted_mode->crtc_htotal)
  60. return 1;
  61. return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
  62. 1000 * adjusted_mode->crtc_htotal);
  63. }
  64. /**
  65. * intel_pipe_update_start() - start update of a set of display registers
  66. * @crtc: the crtc of which the registers are going to be updated
  67. * @start_vbl_count: vblank counter return pointer used for error checking
  68. *
  69. * Mark the start of an update to pipe registers that should be updated
  70. * atomically regarding vblank. If the next vblank will happens within
  71. * the next 100 us, this function waits until the vblank passes.
  72. *
  73. * After a successful call to this function, interrupts will be disabled
  74. * until a subsequent call to intel_pipe_update_end(). That is done to
  75. * avoid random delays. The value written to @start_vbl_count should be
  76. * supplied to intel_pipe_update_end() for error checking.
  77. */
  78. void intel_pipe_update_start(struct intel_crtc *crtc)
  79. {
  80. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  81. long timeout = msecs_to_jiffies_timeout(1);
  82. int scanline, min, max, vblank_start;
  83. wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
  84. DEFINE_WAIT(wait);
  85. vblank_start = adjusted_mode->crtc_vblank_start;
  86. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  87. vblank_start = DIV_ROUND_UP(vblank_start, 2);
  88. /* FIXME needs to be calibrated sensibly */
  89. min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, 100);
  90. max = vblank_start - 1;
  91. local_irq_disable();
  92. if (min <= 0 || max <= 0)
  93. return;
  94. if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
  95. return;
  96. crtc->debug.min_vbl = min;
  97. crtc->debug.max_vbl = max;
  98. trace_i915_pipe_update_start(crtc);
  99. for (;;) {
  100. /*
  101. * prepare_to_wait() has a memory barrier, which guarantees
  102. * other CPUs can see the task state update by the time we
  103. * read the scanline.
  104. */
  105. prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
  106. scanline = intel_get_crtc_scanline(crtc);
  107. if (scanline < min || scanline > max)
  108. break;
  109. if (timeout <= 0) {
  110. DRM_ERROR("Potential atomic update failure on pipe %c\n",
  111. pipe_name(crtc->pipe));
  112. break;
  113. }
  114. local_irq_enable();
  115. timeout = schedule_timeout(timeout);
  116. local_irq_disable();
  117. }
  118. finish_wait(wq, &wait);
  119. drm_crtc_vblank_put(&crtc->base);
  120. crtc->debug.scanline_start = scanline;
  121. crtc->debug.start_vbl_time = ktime_get();
  122. crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
  123. trace_i915_pipe_update_vblank_evaded(crtc);
  124. }
  125. /**
  126. * intel_pipe_update_end() - end update of a set of display registers
  127. * @crtc: the crtc of which the registers were updated
  128. * @start_vbl_count: start vblank counter (used for error checking)
  129. *
  130. * Mark the end of an update started with intel_pipe_update_start(). This
  131. * re-enables interrupts and verifies the update was actually completed
  132. * before a vblank using the value of @start_vbl_count.
  133. */
  134. void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
  135. {
  136. enum pipe pipe = crtc->pipe;
  137. int scanline_end = intel_get_crtc_scanline(crtc);
  138. u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
  139. ktime_t end_vbl_time = ktime_get();
  140. if (work) {
  141. work->flip_queued_vblank = end_vbl_count;
  142. smp_mb__before_atomic();
  143. atomic_set(&work->pending, 1);
  144. }
  145. trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
  146. /* We're still in the vblank-evade critical section, this can't race.
  147. * Would be slightly nice to just grab the vblank count and arm the
  148. * event outside of the critical section - the spinlock might spin for a
  149. * while ... */
  150. if (crtc->base.state->event) {
  151. WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
  152. spin_lock(&crtc->base.dev->event_lock);
  153. drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
  154. spin_unlock(&crtc->base.dev->event_lock);
  155. crtc->base.state->event = NULL;
  156. }
  157. local_irq_enable();
  158. if (crtc->debug.start_vbl_count &&
  159. crtc->debug.start_vbl_count != end_vbl_count) {
  160. DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
  161. pipe_name(pipe), crtc->debug.start_vbl_count,
  162. end_vbl_count,
  163. ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
  164. crtc->debug.min_vbl, crtc->debug.max_vbl,
  165. crtc->debug.scanline_start, scanline_end);
  166. }
  167. }
  168. static void
  169. skl_update_plane(struct drm_plane *drm_plane,
  170. const struct intel_crtc_state *crtc_state,
  171. const struct intel_plane_state *plane_state)
  172. {
  173. struct drm_device *dev = drm_plane->dev;
  174. struct drm_i915_private *dev_priv = to_i915(dev);
  175. struct intel_plane *intel_plane = to_intel_plane(drm_plane);
  176. struct drm_framebuffer *fb = plane_state->base.fb;
  177. enum plane_id plane_id = intel_plane->id;
  178. enum pipe pipe = intel_plane->pipe;
  179. u32 plane_ctl;
  180. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  181. u32 surf_addr = plane_state->main.offset;
  182. unsigned int rotation = plane_state->base.rotation;
  183. u32 stride = skl_plane_stride(fb, 0, rotation);
  184. int crtc_x = plane_state->base.dst.x1;
  185. int crtc_y = plane_state->base.dst.y1;
  186. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  187. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  188. uint32_t x = plane_state->main.x;
  189. uint32_t y = plane_state->main.y;
  190. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  191. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  192. plane_ctl = PLANE_CTL_ENABLE |
  193. PLANE_CTL_PIPE_GAMMA_ENABLE |
  194. PLANE_CTL_PIPE_CSC_ENABLE;
  195. plane_ctl |= skl_plane_ctl_format(fb->format->format);
  196. plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
  197. plane_ctl |= skl_plane_ctl_rotation(rotation);
  198. if (key->flags) {
  199. I915_WRITE(PLANE_KEYVAL(pipe, plane_id), key->min_value);
  200. I915_WRITE(PLANE_KEYMAX(pipe, plane_id), key->max_value);
  201. I915_WRITE(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
  202. }
  203. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  204. plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
  205. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  206. plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
  207. /* Sizes are 0 based */
  208. src_w--;
  209. src_h--;
  210. crtc_w--;
  211. crtc_h--;
  212. I915_WRITE(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
  213. I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
  214. I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
  215. /* program plane scaler */
  216. if (plane_state->scaler_id >= 0) {
  217. int scaler_id = plane_state->scaler_id;
  218. const struct intel_scaler *scaler;
  219. DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n",
  220. plane_id, PS_PLANE_SEL(plane_id));
  221. scaler = &crtc_state->scaler_state.scalers[scaler_id];
  222. I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
  223. PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
  224. I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
  225. I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
  226. I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
  227. ((crtc_w + 1) << 16)|(crtc_h + 1));
  228. I915_WRITE(PLANE_POS(pipe, plane_id), 0);
  229. } else {
  230. I915_WRITE(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  231. }
  232. I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
  233. I915_WRITE(PLANE_SURF(pipe, plane_id),
  234. intel_plane_ggtt_offset(plane_state) + surf_addr);
  235. POSTING_READ(PLANE_SURF(pipe, plane_id));
  236. }
  237. static void
  238. skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  239. {
  240. struct drm_device *dev = dplane->dev;
  241. struct drm_i915_private *dev_priv = to_i915(dev);
  242. struct intel_plane *intel_plane = to_intel_plane(dplane);
  243. enum plane_id plane_id = intel_plane->id;
  244. enum pipe pipe = intel_plane->pipe;
  245. I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
  246. I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
  247. POSTING_READ(PLANE_SURF(pipe, plane_id));
  248. }
  249. static void
  250. chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
  251. {
  252. struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
  253. enum plane_id plane_id = intel_plane->id;
  254. /* Seems RGB data bypasses the CSC always */
  255. if (!format_is_yuv(format))
  256. return;
  257. /*
  258. * BT.601 limited range YCbCr -> full range RGB
  259. *
  260. * |r| | 6537 4769 0| |cr |
  261. * |g| = |-3330 4769 -1605| x |y-64|
  262. * |b| | 0 4769 8263| |cb |
  263. *
  264. * Cb and Cr apparently come in as signed already, so no
  265. * need for any offset. For Y we need to remove the offset.
  266. */
  267. I915_WRITE(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
  268. I915_WRITE(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  269. I915_WRITE(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  270. I915_WRITE(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
  271. I915_WRITE(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
  272. I915_WRITE(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
  273. I915_WRITE(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
  274. I915_WRITE(SPCSCC8(plane_id), SPCSC_C0(8263));
  275. I915_WRITE(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
  276. I915_WRITE(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
  277. I915_WRITE(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
  278. I915_WRITE(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  279. I915_WRITE(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  280. I915_WRITE(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  281. }
  282. static void
  283. vlv_update_plane(struct drm_plane *dplane,
  284. const struct intel_crtc_state *crtc_state,
  285. const struct intel_plane_state *plane_state)
  286. {
  287. struct drm_device *dev = dplane->dev;
  288. struct drm_i915_private *dev_priv = to_i915(dev);
  289. struct intel_plane *intel_plane = to_intel_plane(dplane);
  290. struct drm_framebuffer *fb = plane_state->base.fb;
  291. enum pipe pipe = intel_plane->pipe;
  292. enum plane_id plane_id = intel_plane->id;
  293. u32 sprctl;
  294. u32 sprsurf_offset, linear_offset;
  295. unsigned int rotation = plane_state->base.rotation;
  296. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  297. int crtc_x = plane_state->base.dst.x1;
  298. int crtc_y = plane_state->base.dst.y1;
  299. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  300. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  301. uint32_t x = plane_state->base.src.x1 >> 16;
  302. uint32_t y = plane_state->base.src.y1 >> 16;
  303. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  304. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  305. sprctl = SP_ENABLE;
  306. switch (fb->format->format) {
  307. case DRM_FORMAT_YUYV:
  308. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  309. break;
  310. case DRM_FORMAT_YVYU:
  311. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  312. break;
  313. case DRM_FORMAT_UYVY:
  314. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  315. break;
  316. case DRM_FORMAT_VYUY:
  317. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  318. break;
  319. case DRM_FORMAT_RGB565:
  320. sprctl |= SP_FORMAT_BGR565;
  321. break;
  322. case DRM_FORMAT_XRGB8888:
  323. sprctl |= SP_FORMAT_BGRX8888;
  324. break;
  325. case DRM_FORMAT_ARGB8888:
  326. sprctl |= SP_FORMAT_BGRA8888;
  327. break;
  328. case DRM_FORMAT_XBGR2101010:
  329. sprctl |= SP_FORMAT_RGBX1010102;
  330. break;
  331. case DRM_FORMAT_ABGR2101010:
  332. sprctl |= SP_FORMAT_RGBA1010102;
  333. break;
  334. case DRM_FORMAT_XBGR8888:
  335. sprctl |= SP_FORMAT_RGBX8888;
  336. break;
  337. case DRM_FORMAT_ABGR8888:
  338. sprctl |= SP_FORMAT_RGBA8888;
  339. break;
  340. default:
  341. /*
  342. * If we get here one of the upper layers failed to filter
  343. * out the unsupported plane formats
  344. */
  345. BUG();
  346. break;
  347. }
  348. /*
  349. * Enable gamma to match primary/cursor plane behaviour.
  350. * FIXME should be user controllable via propertiesa.
  351. */
  352. sprctl |= SP_GAMMA_ENABLE;
  353. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  354. sprctl |= SP_TILED;
  355. if (rotation & DRM_ROTATE_180)
  356. sprctl |= SP_ROTATE_180;
  357. if (rotation & DRM_REFLECT_X)
  358. sprctl |= SP_MIRROR;
  359. /* Sizes are 0 based */
  360. src_w--;
  361. src_h--;
  362. crtc_w--;
  363. crtc_h--;
  364. intel_add_fb_offsets(&x, &y, plane_state, 0);
  365. sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  366. if (rotation & DRM_ROTATE_180) {
  367. x += src_w;
  368. y += src_h;
  369. } else if (rotation & DRM_REFLECT_X) {
  370. x += src_w;
  371. }
  372. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  373. if (key->flags) {
  374. I915_WRITE(SPKEYMINVAL(pipe, plane_id), key->min_value);
  375. I915_WRITE(SPKEYMAXVAL(pipe, plane_id), key->max_value);
  376. I915_WRITE(SPKEYMSK(pipe, plane_id), key->channel_mask);
  377. }
  378. if (key->flags & I915_SET_COLORKEY_SOURCE)
  379. sprctl |= SP_SOURCE_KEY;
  380. if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
  381. chv_update_csc(intel_plane, fb->format->format);
  382. I915_WRITE(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
  383. I915_WRITE(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  384. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  385. I915_WRITE(SPTILEOFF(pipe, plane_id), (y << 16) | x);
  386. else
  387. I915_WRITE(SPLINOFF(pipe, plane_id), linear_offset);
  388. I915_WRITE(SPCONSTALPHA(pipe, plane_id), 0);
  389. I915_WRITE(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
  390. I915_WRITE(SPCNTR(pipe, plane_id), sprctl);
  391. I915_WRITE(SPSURF(pipe, plane_id),
  392. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  393. POSTING_READ(SPSURF(pipe, plane_id));
  394. }
  395. static void
  396. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  397. {
  398. struct drm_device *dev = dplane->dev;
  399. struct drm_i915_private *dev_priv = to_i915(dev);
  400. struct intel_plane *intel_plane = to_intel_plane(dplane);
  401. enum pipe pipe = intel_plane->pipe;
  402. enum plane_id plane_id = intel_plane->id;
  403. I915_WRITE(SPCNTR(pipe, plane_id), 0);
  404. I915_WRITE(SPSURF(pipe, plane_id), 0);
  405. POSTING_READ(SPSURF(pipe, plane_id));
  406. }
  407. static void
  408. ivb_update_plane(struct drm_plane *plane,
  409. const struct intel_crtc_state *crtc_state,
  410. const struct intel_plane_state *plane_state)
  411. {
  412. struct drm_device *dev = plane->dev;
  413. struct drm_i915_private *dev_priv = to_i915(dev);
  414. struct intel_plane *intel_plane = to_intel_plane(plane);
  415. struct drm_framebuffer *fb = plane_state->base.fb;
  416. enum pipe pipe = intel_plane->pipe;
  417. u32 sprctl, sprscale = 0;
  418. u32 sprsurf_offset, linear_offset;
  419. unsigned int rotation = plane_state->base.rotation;
  420. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  421. int crtc_x = plane_state->base.dst.x1;
  422. int crtc_y = plane_state->base.dst.y1;
  423. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  424. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  425. uint32_t x = plane_state->base.src.x1 >> 16;
  426. uint32_t y = plane_state->base.src.y1 >> 16;
  427. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  428. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  429. sprctl = SPRITE_ENABLE;
  430. switch (fb->format->format) {
  431. case DRM_FORMAT_XBGR8888:
  432. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  433. break;
  434. case DRM_FORMAT_XRGB8888:
  435. sprctl |= SPRITE_FORMAT_RGBX888;
  436. break;
  437. case DRM_FORMAT_YUYV:
  438. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  439. break;
  440. case DRM_FORMAT_YVYU:
  441. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  442. break;
  443. case DRM_FORMAT_UYVY:
  444. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  445. break;
  446. case DRM_FORMAT_VYUY:
  447. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  448. break;
  449. default:
  450. BUG();
  451. }
  452. /*
  453. * Enable gamma to match primary/cursor plane behaviour.
  454. * FIXME should be user controllable via propertiesa.
  455. */
  456. sprctl |= SPRITE_GAMMA_ENABLE;
  457. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  458. sprctl |= SPRITE_TILED;
  459. if (rotation & DRM_ROTATE_180)
  460. sprctl |= SPRITE_ROTATE_180;
  461. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  462. sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
  463. else
  464. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  465. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  466. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  467. /* Sizes are 0 based */
  468. src_w--;
  469. src_h--;
  470. crtc_w--;
  471. crtc_h--;
  472. if (crtc_w != src_w || crtc_h != src_h)
  473. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  474. intel_add_fb_offsets(&x, &y, plane_state, 0);
  475. sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  476. /* HSW+ does this automagically in hardware */
  477. if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
  478. rotation & DRM_ROTATE_180) {
  479. x += src_w;
  480. y += src_h;
  481. }
  482. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  483. if (key->flags) {
  484. I915_WRITE(SPRKEYVAL(pipe), key->min_value);
  485. I915_WRITE(SPRKEYMAX(pipe), key->max_value);
  486. I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
  487. }
  488. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  489. sprctl |= SPRITE_DEST_KEY;
  490. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  491. sprctl |= SPRITE_SOURCE_KEY;
  492. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  493. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  494. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  495. * register */
  496. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  497. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  498. else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  499. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  500. else
  501. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  502. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  503. if (intel_plane->can_scale)
  504. I915_WRITE(SPRSCALE(pipe), sprscale);
  505. I915_WRITE(SPRCTL(pipe), sprctl);
  506. I915_WRITE(SPRSURF(pipe),
  507. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  508. POSTING_READ(SPRSURF(pipe));
  509. }
  510. static void
  511. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  512. {
  513. struct drm_device *dev = plane->dev;
  514. struct drm_i915_private *dev_priv = to_i915(dev);
  515. struct intel_plane *intel_plane = to_intel_plane(plane);
  516. int pipe = intel_plane->pipe;
  517. I915_WRITE(SPRCTL(pipe), 0);
  518. /* Can't leave the scaler enabled... */
  519. if (intel_plane->can_scale)
  520. I915_WRITE(SPRSCALE(pipe), 0);
  521. I915_WRITE(SPRSURF(pipe), 0);
  522. POSTING_READ(SPRSURF(pipe));
  523. }
  524. static void
  525. ilk_update_plane(struct drm_plane *plane,
  526. const struct intel_crtc_state *crtc_state,
  527. const struct intel_plane_state *plane_state)
  528. {
  529. struct drm_device *dev = plane->dev;
  530. struct drm_i915_private *dev_priv = to_i915(dev);
  531. struct intel_plane *intel_plane = to_intel_plane(plane);
  532. struct drm_framebuffer *fb = plane_state->base.fb;
  533. int pipe = intel_plane->pipe;
  534. u32 dvscntr, dvsscale;
  535. u32 dvssurf_offset, linear_offset;
  536. unsigned int rotation = plane_state->base.rotation;
  537. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  538. int crtc_x = plane_state->base.dst.x1;
  539. int crtc_y = plane_state->base.dst.y1;
  540. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  541. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  542. uint32_t x = plane_state->base.src.x1 >> 16;
  543. uint32_t y = plane_state->base.src.y1 >> 16;
  544. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  545. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  546. dvscntr = DVS_ENABLE;
  547. switch (fb->format->format) {
  548. case DRM_FORMAT_XBGR8888:
  549. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  550. break;
  551. case DRM_FORMAT_XRGB8888:
  552. dvscntr |= DVS_FORMAT_RGBX888;
  553. break;
  554. case DRM_FORMAT_YUYV:
  555. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  556. break;
  557. case DRM_FORMAT_YVYU:
  558. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  559. break;
  560. case DRM_FORMAT_UYVY:
  561. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  562. break;
  563. case DRM_FORMAT_VYUY:
  564. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  565. break;
  566. default:
  567. BUG();
  568. }
  569. /*
  570. * Enable gamma to match primary/cursor plane behaviour.
  571. * FIXME should be user controllable via propertiesa.
  572. */
  573. dvscntr |= DVS_GAMMA_ENABLE;
  574. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  575. dvscntr |= DVS_TILED;
  576. if (rotation & DRM_ROTATE_180)
  577. dvscntr |= DVS_ROTATE_180;
  578. if (IS_GEN6(dev_priv))
  579. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  580. /* Sizes are 0 based */
  581. src_w--;
  582. src_h--;
  583. crtc_w--;
  584. crtc_h--;
  585. dvsscale = 0;
  586. if (crtc_w != src_w || crtc_h != src_h)
  587. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  588. intel_add_fb_offsets(&x, &y, plane_state, 0);
  589. dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  590. if (rotation & DRM_ROTATE_180) {
  591. x += src_w;
  592. y += src_h;
  593. }
  594. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  595. if (key->flags) {
  596. I915_WRITE(DVSKEYVAL(pipe), key->min_value);
  597. I915_WRITE(DVSKEYMAX(pipe), key->max_value);
  598. I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
  599. }
  600. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  601. dvscntr |= DVS_DEST_KEY;
  602. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  603. dvscntr |= DVS_SOURCE_KEY;
  604. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  605. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  606. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  607. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  608. else
  609. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  610. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  611. I915_WRITE(DVSSCALE(pipe), dvsscale);
  612. I915_WRITE(DVSCNTR(pipe), dvscntr);
  613. I915_WRITE(DVSSURF(pipe),
  614. intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
  615. POSTING_READ(DVSSURF(pipe));
  616. }
  617. static void
  618. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  619. {
  620. struct drm_device *dev = plane->dev;
  621. struct drm_i915_private *dev_priv = to_i915(dev);
  622. struct intel_plane *intel_plane = to_intel_plane(plane);
  623. int pipe = intel_plane->pipe;
  624. I915_WRITE(DVSCNTR(pipe), 0);
  625. /* Disable the scaler */
  626. I915_WRITE(DVSSCALE(pipe), 0);
  627. I915_WRITE(DVSSURF(pipe), 0);
  628. POSTING_READ(DVSSURF(pipe));
  629. }
  630. static int
  631. intel_check_sprite_plane(struct drm_plane *plane,
  632. struct intel_crtc_state *crtc_state,
  633. struct intel_plane_state *state)
  634. {
  635. struct drm_i915_private *dev_priv = to_i915(plane->dev);
  636. struct drm_crtc *crtc = state->base.crtc;
  637. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  638. struct intel_plane *intel_plane = to_intel_plane(plane);
  639. struct drm_framebuffer *fb = state->base.fb;
  640. int crtc_x, crtc_y;
  641. unsigned int crtc_w, crtc_h;
  642. uint32_t src_x, src_y, src_w, src_h;
  643. struct drm_rect *src = &state->base.src;
  644. struct drm_rect *dst = &state->base.dst;
  645. const struct drm_rect *clip = &state->clip;
  646. int hscale, vscale;
  647. int max_scale, min_scale;
  648. bool can_scale;
  649. int ret;
  650. *src = drm_plane_state_src(&state->base);
  651. *dst = drm_plane_state_dest(&state->base);
  652. if (!fb) {
  653. state->base.visible = false;
  654. return 0;
  655. }
  656. /* Don't modify another pipe's plane */
  657. if (intel_plane->pipe != intel_crtc->pipe) {
  658. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  659. return -EINVAL;
  660. }
  661. /* FIXME check all gen limits */
  662. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  663. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  664. return -EINVAL;
  665. }
  666. /* setup can_scale, min_scale, max_scale */
  667. if (INTEL_GEN(dev_priv) >= 9) {
  668. /* use scaler when colorkey is not required */
  669. if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
  670. can_scale = 1;
  671. min_scale = 1;
  672. max_scale = skl_max_scale(intel_crtc, crtc_state);
  673. } else {
  674. can_scale = 0;
  675. min_scale = DRM_PLANE_HELPER_NO_SCALING;
  676. max_scale = DRM_PLANE_HELPER_NO_SCALING;
  677. }
  678. } else {
  679. can_scale = intel_plane->can_scale;
  680. max_scale = intel_plane->max_downscale << 16;
  681. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  682. }
  683. /*
  684. * FIXME the following code does a bunch of fuzzy adjustments to the
  685. * coordinates and sizes. We probably need some way to decide whether
  686. * more strict checking should be done instead.
  687. */
  688. drm_rect_rotate(src, fb->width << 16, fb->height << 16,
  689. state->base.rotation);
  690. hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
  691. BUG_ON(hscale < 0);
  692. vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
  693. BUG_ON(vscale < 0);
  694. state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
  695. crtc_x = dst->x1;
  696. crtc_y = dst->y1;
  697. crtc_w = drm_rect_width(dst);
  698. crtc_h = drm_rect_height(dst);
  699. if (state->base.visible) {
  700. /* check again in case clipping clamped the results */
  701. hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
  702. if (hscale < 0) {
  703. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  704. drm_rect_debug_print("src: ", src, true);
  705. drm_rect_debug_print("dst: ", dst, false);
  706. return hscale;
  707. }
  708. vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
  709. if (vscale < 0) {
  710. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  711. drm_rect_debug_print("src: ", src, true);
  712. drm_rect_debug_print("dst: ", dst, false);
  713. return vscale;
  714. }
  715. /* Make the source viewport size an exact multiple of the scaling factors. */
  716. drm_rect_adjust_size(src,
  717. drm_rect_width(dst) * hscale - drm_rect_width(src),
  718. drm_rect_height(dst) * vscale - drm_rect_height(src));
  719. drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
  720. state->base.rotation);
  721. /* sanity check to make sure the src viewport wasn't enlarged */
  722. WARN_ON(src->x1 < (int) state->base.src_x ||
  723. src->y1 < (int) state->base.src_y ||
  724. src->x2 > (int) state->base.src_x + state->base.src_w ||
  725. src->y2 > (int) state->base.src_y + state->base.src_h);
  726. /*
  727. * Hardware doesn't handle subpixel coordinates.
  728. * Adjust to (macro)pixel boundary, but be careful not to
  729. * increase the source viewport size, because that could
  730. * push the downscaling factor out of bounds.
  731. */
  732. src_x = src->x1 >> 16;
  733. src_w = drm_rect_width(src) >> 16;
  734. src_y = src->y1 >> 16;
  735. src_h = drm_rect_height(src) >> 16;
  736. if (format_is_yuv(fb->format->format)) {
  737. src_x &= ~1;
  738. src_w &= ~1;
  739. /*
  740. * Must keep src and dst the
  741. * same if we can't scale.
  742. */
  743. if (!can_scale)
  744. crtc_w &= ~1;
  745. if (crtc_w == 0)
  746. state->base.visible = false;
  747. }
  748. }
  749. /* Check size restrictions when scaling */
  750. if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
  751. unsigned int width_bytes;
  752. int cpp = fb->format->cpp[0];
  753. WARN_ON(!can_scale);
  754. /* FIXME interlacing min height is 6 */
  755. if (crtc_w < 3 || crtc_h < 3)
  756. state->base.visible = false;
  757. if (src_w < 3 || src_h < 3)
  758. state->base.visible = false;
  759. width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
  760. if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
  761. width_bytes > 4096 || fb->pitches[0] > 4096)) {
  762. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  763. return -EINVAL;
  764. }
  765. }
  766. if (state->base.visible) {
  767. src->x1 = src_x << 16;
  768. src->x2 = (src_x + src_w) << 16;
  769. src->y1 = src_y << 16;
  770. src->y2 = (src_y + src_h) << 16;
  771. }
  772. dst->x1 = crtc_x;
  773. dst->x2 = crtc_x + crtc_w;
  774. dst->y1 = crtc_y;
  775. dst->y2 = crtc_y + crtc_h;
  776. if (INTEL_GEN(dev_priv) >= 9) {
  777. ret = skl_check_plane_surface(state);
  778. if (ret)
  779. return ret;
  780. }
  781. return 0;
  782. }
  783. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  784. struct drm_file *file_priv)
  785. {
  786. struct drm_i915_private *dev_priv = to_i915(dev);
  787. struct drm_intel_sprite_colorkey *set = data;
  788. struct drm_plane *plane;
  789. struct drm_plane_state *plane_state;
  790. struct drm_atomic_state *state;
  791. struct drm_modeset_acquire_ctx ctx;
  792. int ret = 0;
  793. /* Make sure we don't try to enable both src & dest simultaneously */
  794. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  795. return -EINVAL;
  796. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  797. set->flags & I915_SET_COLORKEY_DESTINATION)
  798. return -EINVAL;
  799. plane = drm_plane_find(dev, set->plane_id);
  800. if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
  801. return -ENOENT;
  802. drm_modeset_acquire_init(&ctx, 0);
  803. state = drm_atomic_state_alloc(plane->dev);
  804. if (!state) {
  805. ret = -ENOMEM;
  806. goto out;
  807. }
  808. state->acquire_ctx = &ctx;
  809. while (1) {
  810. plane_state = drm_atomic_get_plane_state(state, plane);
  811. ret = PTR_ERR_OR_ZERO(plane_state);
  812. if (!ret) {
  813. to_intel_plane_state(plane_state)->ckey = *set;
  814. ret = drm_atomic_commit(state);
  815. }
  816. if (ret != -EDEADLK)
  817. break;
  818. drm_atomic_state_clear(state);
  819. drm_modeset_backoff(&ctx);
  820. }
  821. drm_atomic_state_put(state);
  822. out:
  823. drm_modeset_drop_locks(&ctx);
  824. drm_modeset_acquire_fini(&ctx);
  825. return ret;
  826. }
  827. static const uint32_t ilk_plane_formats[] = {
  828. DRM_FORMAT_XRGB8888,
  829. DRM_FORMAT_YUYV,
  830. DRM_FORMAT_YVYU,
  831. DRM_FORMAT_UYVY,
  832. DRM_FORMAT_VYUY,
  833. };
  834. static const uint32_t snb_plane_formats[] = {
  835. DRM_FORMAT_XBGR8888,
  836. DRM_FORMAT_XRGB8888,
  837. DRM_FORMAT_YUYV,
  838. DRM_FORMAT_YVYU,
  839. DRM_FORMAT_UYVY,
  840. DRM_FORMAT_VYUY,
  841. };
  842. static const uint32_t vlv_plane_formats[] = {
  843. DRM_FORMAT_RGB565,
  844. DRM_FORMAT_ABGR8888,
  845. DRM_FORMAT_ARGB8888,
  846. DRM_FORMAT_XBGR8888,
  847. DRM_FORMAT_XRGB8888,
  848. DRM_FORMAT_XBGR2101010,
  849. DRM_FORMAT_ABGR2101010,
  850. DRM_FORMAT_YUYV,
  851. DRM_FORMAT_YVYU,
  852. DRM_FORMAT_UYVY,
  853. DRM_FORMAT_VYUY,
  854. };
  855. static uint32_t skl_plane_formats[] = {
  856. DRM_FORMAT_RGB565,
  857. DRM_FORMAT_ABGR8888,
  858. DRM_FORMAT_ARGB8888,
  859. DRM_FORMAT_XBGR8888,
  860. DRM_FORMAT_XRGB8888,
  861. DRM_FORMAT_YUYV,
  862. DRM_FORMAT_YVYU,
  863. DRM_FORMAT_UYVY,
  864. DRM_FORMAT_VYUY,
  865. };
  866. struct intel_plane *
  867. intel_sprite_plane_create(struct drm_i915_private *dev_priv,
  868. enum pipe pipe, int plane)
  869. {
  870. struct intel_plane *intel_plane = NULL;
  871. struct intel_plane_state *state = NULL;
  872. unsigned long possible_crtcs;
  873. const uint32_t *plane_formats;
  874. unsigned int supported_rotations;
  875. int num_plane_formats;
  876. int ret;
  877. intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
  878. if (!intel_plane) {
  879. ret = -ENOMEM;
  880. goto fail;
  881. }
  882. state = intel_create_plane_state(&intel_plane->base);
  883. if (!state) {
  884. ret = -ENOMEM;
  885. goto fail;
  886. }
  887. intel_plane->base.state = &state->base;
  888. if (INTEL_GEN(dev_priv) >= 9) {
  889. intel_plane->can_scale = true;
  890. state->scaler_id = -1;
  891. intel_plane->update_plane = skl_update_plane;
  892. intel_plane->disable_plane = skl_disable_plane;
  893. plane_formats = skl_plane_formats;
  894. num_plane_formats = ARRAY_SIZE(skl_plane_formats);
  895. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  896. intel_plane->can_scale = false;
  897. intel_plane->max_downscale = 1;
  898. intel_plane->update_plane = vlv_update_plane;
  899. intel_plane->disable_plane = vlv_disable_plane;
  900. plane_formats = vlv_plane_formats;
  901. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  902. } else if (INTEL_GEN(dev_priv) >= 7) {
  903. if (IS_IVYBRIDGE(dev_priv)) {
  904. intel_plane->can_scale = true;
  905. intel_plane->max_downscale = 2;
  906. } else {
  907. intel_plane->can_scale = false;
  908. intel_plane->max_downscale = 1;
  909. }
  910. intel_plane->update_plane = ivb_update_plane;
  911. intel_plane->disable_plane = ivb_disable_plane;
  912. plane_formats = snb_plane_formats;
  913. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  914. } else {
  915. intel_plane->can_scale = true;
  916. intel_plane->max_downscale = 16;
  917. intel_plane->update_plane = ilk_update_plane;
  918. intel_plane->disable_plane = ilk_disable_plane;
  919. if (IS_GEN6(dev_priv)) {
  920. plane_formats = snb_plane_formats;
  921. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  922. } else {
  923. plane_formats = ilk_plane_formats;
  924. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  925. }
  926. }
  927. if (INTEL_GEN(dev_priv) >= 9) {
  928. supported_rotations =
  929. DRM_ROTATE_0 | DRM_ROTATE_90 |
  930. DRM_ROTATE_180 | DRM_ROTATE_270;
  931. } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
  932. supported_rotations =
  933. DRM_ROTATE_0 | DRM_ROTATE_180 |
  934. DRM_REFLECT_X;
  935. } else {
  936. supported_rotations =
  937. DRM_ROTATE_0 | DRM_ROTATE_180;
  938. }
  939. intel_plane->pipe = pipe;
  940. intel_plane->plane = plane;
  941. intel_plane->id = PLANE_SPRITE0 + plane;
  942. intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
  943. intel_plane->check_plane = intel_check_sprite_plane;
  944. possible_crtcs = (1 << pipe);
  945. if (INTEL_GEN(dev_priv) >= 9)
  946. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  947. possible_crtcs, &intel_plane_funcs,
  948. plane_formats, num_plane_formats,
  949. DRM_PLANE_TYPE_OVERLAY,
  950. "plane %d%c", plane + 2, pipe_name(pipe));
  951. else
  952. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  953. possible_crtcs, &intel_plane_funcs,
  954. plane_formats, num_plane_formats,
  955. DRM_PLANE_TYPE_OVERLAY,
  956. "sprite %c", sprite_name(pipe, plane));
  957. if (ret)
  958. goto fail;
  959. drm_plane_create_rotation_property(&intel_plane->base,
  960. DRM_ROTATE_0,
  961. supported_rotations);
  962. drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
  963. return intel_plane;
  964. fail:
  965. kfree(state);
  966. kfree(intel_plane);
  967. return ERR_PTR(ret);
  968. }