intel_runtime_pm.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. static struct i915_power_well *
  62. lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
  63. const char *
  64. intel_display_power_domain_str(enum intel_display_power_domain domain)
  65. {
  66. switch (domain) {
  67. case POWER_DOMAIN_PIPE_A:
  68. return "PIPE_A";
  69. case POWER_DOMAIN_PIPE_B:
  70. return "PIPE_B";
  71. case POWER_DOMAIN_PIPE_C:
  72. return "PIPE_C";
  73. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  74. return "PIPE_A_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  76. return "PIPE_B_PANEL_FITTER";
  77. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  78. return "PIPE_C_PANEL_FITTER";
  79. case POWER_DOMAIN_TRANSCODER_A:
  80. return "TRANSCODER_A";
  81. case POWER_DOMAIN_TRANSCODER_B:
  82. return "TRANSCODER_B";
  83. case POWER_DOMAIN_TRANSCODER_C:
  84. return "TRANSCODER_C";
  85. case POWER_DOMAIN_TRANSCODER_EDP:
  86. return "TRANSCODER_EDP";
  87. case POWER_DOMAIN_TRANSCODER_DSI_A:
  88. return "TRANSCODER_DSI_A";
  89. case POWER_DOMAIN_TRANSCODER_DSI_C:
  90. return "TRANSCODER_DSI_C";
  91. case POWER_DOMAIN_PORT_DDI_A_LANES:
  92. return "PORT_DDI_A_LANES";
  93. case POWER_DOMAIN_PORT_DDI_B_LANES:
  94. return "PORT_DDI_B_LANES";
  95. case POWER_DOMAIN_PORT_DDI_C_LANES:
  96. return "PORT_DDI_C_LANES";
  97. case POWER_DOMAIN_PORT_DDI_D_LANES:
  98. return "PORT_DDI_D_LANES";
  99. case POWER_DOMAIN_PORT_DDI_E_LANES:
  100. return "PORT_DDI_E_LANES";
  101. case POWER_DOMAIN_PORT_DSI:
  102. return "PORT_DSI";
  103. case POWER_DOMAIN_PORT_CRT:
  104. return "PORT_CRT";
  105. case POWER_DOMAIN_PORT_OTHER:
  106. return "PORT_OTHER";
  107. case POWER_DOMAIN_VGA:
  108. return "VGA";
  109. case POWER_DOMAIN_AUDIO:
  110. return "AUDIO";
  111. case POWER_DOMAIN_PLLS:
  112. return "PLLS";
  113. case POWER_DOMAIN_AUX_A:
  114. return "AUX_A";
  115. case POWER_DOMAIN_AUX_B:
  116. return "AUX_B";
  117. case POWER_DOMAIN_AUX_C:
  118. return "AUX_C";
  119. case POWER_DOMAIN_AUX_D:
  120. return "AUX_D";
  121. case POWER_DOMAIN_GMBUS:
  122. return "GMBUS";
  123. case POWER_DOMAIN_INIT:
  124. return "INIT";
  125. case POWER_DOMAIN_MODESET:
  126. return "MODESET";
  127. default:
  128. MISSING_CASE(domain);
  129. return "?";
  130. }
  131. }
  132. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  133. struct i915_power_well *power_well)
  134. {
  135. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  136. power_well->ops->enable(dev_priv, power_well);
  137. power_well->hw_enabled = true;
  138. }
  139. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  140. struct i915_power_well *power_well)
  141. {
  142. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  143. power_well->hw_enabled = false;
  144. power_well->ops->disable(dev_priv, power_well);
  145. }
  146. static void intel_power_well_get(struct drm_i915_private *dev_priv,
  147. struct i915_power_well *power_well)
  148. {
  149. if (!power_well->count++)
  150. intel_power_well_enable(dev_priv, power_well);
  151. }
  152. static void intel_power_well_put(struct drm_i915_private *dev_priv,
  153. struct i915_power_well *power_well)
  154. {
  155. WARN(!power_well->count, "Use count on power well %s is already zero",
  156. power_well->name);
  157. if (!--power_well->count)
  158. intel_power_well_disable(dev_priv, power_well);
  159. }
  160. /*
  161. * We should only use the power well if we explicitly asked the hardware to
  162. * enable it, so check if it's enabled and also check if we've requested it to
  163. * be enabled.
  164. */
  165. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  166. struct i915_power_well *power_well)
  167. {
  168. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  169. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  170. }
  171. /**
  172. * __intel_display_power_is_enabled - unlocked check for a power domain
  173. * @dev_priv: i915 device instance
  174. * @domain: power domain to check
  175. *
  176. * This is the unlocked version of intel_display_power_is_enabled() and should
  177. * only be used from error capture and recovery code where deadlocks are
  178. * possible.
  179. *
  180. * Returns:
  181. * True when the power domain is enabled, false otherwise.
  182. */
  183. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  184. enum intel_display_power_domain domain)
  185. {
  186. struct i915_power_domains *power_domains;
  187. struct i915_power_well *power_well;
  188. bool is_enabled;
  189. int i;
  190. if (dev_priv->pm.suspended)
  191. return false;
  192. power_domains = &dev_priv->power_domains;
  193. is_enabled = true;
  194. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  195. if (power_well->always_on)
  196. continue;
  197. if (!power_well->hw_enabled) {
  198. is_enabled = false;
  199. break;
  200. }
  201. }
  202. return is_enabled;
  203. }
  204. /**
  205. * intel_display_power_is_enabled - check for a power domain
  206. * @dev_priv: i915 device instance
  207. * @domain: power domain to check
  208. *
  209. * This function can be used to check the hw power domain state. It is mostly
  210. * used in hardware state readout functions. Everywhere else code should rely
  211. * upon explicit power domain reference counting to ensure that the hardware
  212. * block is powered up before accessing it.
  213. *
  214. * Callers must hold the relevant modesetting locks to ensure that concurrent
  215. * threads can't disable the power well while the caller tries to read a few
  216. * registers.
  217. *
  218. * Returns:
  219. * True when the power domain is enabled, false otherwise.
  220. */
  221. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  222. enum intel_display_power_domain domain)
  223. {
  224. struct i915_power_domains *power_domains;
  225. bool ret;
  226. power_domains = &dev_priv->power_domains;
  227. mutex_lock(&power_domains->lock);
  228. ret = __intel_display_power_is_enabled(dev_priv, domain);
  229. mutex_unlock(&power_domains->lock);
  230. return ret;
  231. }
  232. /**
  233. * intel_display_set_init_power - set the initial power domain state
  234. * @dev_priv: i915 device instance
  235. * @enable: whether to enable or disable the initial power domain state
  236. *
  237. * For simplicity our driver load/unload and system suspend/resume code assumes
  238. * that all power domains are always enabled. This functions controls the state
  239. * of this little hack. While the initial power domain state is enabled runtime
  240. * pm is effectively disabled.
  241. */
  242. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  243. bool enable)
  244. {
  245. if (dev_priv->power_domains.init_power_on == enable)
  246. return;
  247. if (enable)
  248. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  249. else
  250. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  251. dev_priv->power_domains.init_power_on = enable;
  252. }
  253. /*
  254. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  255. * when not needed anymore. We have 4 registers that can request the power well
  256. * to be enabled, and it will only be disabled if none of the registers is
  257. * requesting it to be enabled.
  258. */
  259. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  260. {
  261. struct pci_dev *pdev = dev_priv->drm.pdev;
  262. /*
  263. * After we re-enable the power well, if we touch VGA register 0x3d5
  264. * we'll get unclaimed register interrupts. This stops after we write
  265. * anything to the VGA MSR register. The vgacon module uses this
  266. * register all the time, so if we unbind our driver and, as a
  267. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  268. * console_unlock(). So make here we touch the VGA MSR register, making
  269. * sure vgacon can keep working normally without triggering interrupts
  270. * and error messages.
  271. */
  272. vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
  273. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  274. vga_put(pdev, VGA_RSRC_LEGACY_IO);
  275. if (IS_BROADWELL(dev_priv))
  276. gen8_irq_power_well_post_enable(dev_priv,
  277. 1 << PIPE_C | 1 << PIPE_B);
  278. }
  279. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  280. {
  281. if (IS_BROADWELL(dev_priv))
  282. gen8_irq_power_well_pre_disable(dev_priv,
  283. 1 << PIPE_C | 1 << PIPE_B);
  284. }
  285. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  286. struct i915_power_well *power_well)
  287. {
  288. struct pci_dev *pdev = dev_priv->drm.pdev;
  289. /*
  290. * After we re-enable the power well, if we touch VGA register 0x3d5
  291. * we'll get unclaimed register interrupts. This stops after we write
  292. * anything to the VGA MSR register. The vgacon module uses this
  293. * register all the time, so if we unbind our driver and, as a
  294. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  295. * console_unlock(). So make here we touch the VGA MSR register, making
  296. * sure vgacon can keep working normally without triggering interrupts
  297. * and error messages.
  298. */
  299. if (power_well->id == SKL_DISP_PW_2) {
  300. vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
  301. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  302. vga_put(pdev, VGA_RSRC_LEGACY_IO);
  303. gen8_irq_power_well_post_enable(dev_priv,
  304. 1 << PIPE_C | 1 << PIPE_B);
  305. }
  306. }
  307. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  308. struct i915_power_well *power_well)
  309. {
  310. if (power_well->id == SKL_DISP_PW_2)
  311. gen8_irq_power_well_pre_disable(dev_priv,
  312. 1 << PIPE_C | 1 << PIPE_B);
  313. }
  314. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  315. struct i915_power_well *power_well, bool enable)
  316. {
  317. bool is_enabled, enable_requested;
  318. uint32_t tmp;
  319. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  320. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  321. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  322. if (enable) {
  323. if (!enable_requested)
  324. I915_WRITE(HSW_PWR_WELL_DRIVER,
  325. HSW_PWR_WELL_ENABLE_REQUEST);
  326. if (!is_enabled) {
  327. DRM_DEBUG_KMS("Enabling power well\n");
  328. if (intel_wait_for_register(dev_priv,
  329. HSW_PWR_WELL_DRIVER,
  330. HSW_PWR_WELL_STATE_ENABLED,
  331. HSW_PWR_WELL_STATE_ENABLED,
  332. 20))
  333. DRM_ERROR("Timeout enabling power well\n");
  334. hsw_power_well_post_enable(dev_priv);
  335. }
  336. } else {
  337. if (enable_requested) {
  338. hsw_power_well_pre_disable(dev_priv);
  339. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  340. POSTING_READ(HSW_PWR_WELL_DRIVER);
  341. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  342. }
  343. }
  344. }
  345. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  346. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  347. BIT(POWER_DOMAIN_PIPE_B) | \
  348. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  349. BIT(POWER_DOMAIN_PIPE_C) | \
  350. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  351. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  352. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  353. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  354. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  355. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  356. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  357. BIT(POWER_DOMAIN_AUX_B) | \
  358. BIT(POWER_DOMAIN_AUX_C) | \
  359. BIT(POWER_DOMAIN_AUX_D) | \
  360. BIT(POWER_DOMAIN_AUDIO) | \
  361. BIT(POWER_DOMAIN_VGA) | \
  362. BIT(POWER_DOMAIN_INIT))
  363. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  364. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  365. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  366. BIT(POWER_DOMAIN_INIT))
  367. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  368. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  369. BIT(POWER_DOMAIN_INIT))
  370. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  371. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  372. BIT(POWER_DOMAIN_INIT))
  373. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  374. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  375. BIT(POWER_DOMAIN_INIT))
  376. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  377. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  378. BIT(POWER_DOMAIN_MODESET) | \
  379. BIT(POWER_DOMAIN_AUX_A) | \
  380. BIT(POWER_DOMAIN_INIT))
  381. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  382. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  383. BIT(POWER_DOMAIN_PIPE_B) | \
  384. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  385. BIT(POWER_DOMAIN_PIPE_C) | \
  386. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  387. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  388. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  389. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  390. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  391. BIT(POWER_DOMAIN_AUX_B) | \
  392. BIT(POWER_DOMAIN_AUX_C) | \
  393. BIT(POWER_DOMAIN_AUDIO) | \
  394. BIT(POWER_DOMAIN_VGA) | \
  395. BIT(POWER_DOMAIN_GMBUS) | \
  396. BIT(POWER_DOMAIN_INIT))
  397. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  398. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  399. BIT(POWER_DOMAIN_MODESET) | \
  400. BIT(POWER_DOMAIN_AUX_A) | \
  401. BIT(POWER_DOMAIN_INIT))
  402. #define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
  403. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  404. BIT(POWER_DOMAIN_AUX_A) | \
  405. BIT(POWER_DOMAIN_INIT))
  406. #define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
  407. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  408. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  409. BIT(POWER_DOMAIN_AUX_B) | \
  410. BIT(POWER_DOMAIN_AUX_C) | \
  411. BIT(POWER_DOMAIN_INIT))
  412. #define GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  413. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  414. BIT(POWER_DOMAIN_PIPE_B) | \
  415. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  416. BIT(POWER_DOMAIN_PIPE_C) | \
  417. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  418. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  419. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  420. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  421. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  422. BIT(POWER_DOMAIN_AUX_B) | \
  423. BIT(POWER_DOMAIN_AUX_C) | \
  424. BIT(POWER_DOMAIN_AUDIO) | \
  425. BIT(POWER_DOMAIN_VGA) | \
  426. BIT(POWER_DOMAIN_INIT))
  427. #define GLK_DISPLAY_DDI_A_POWER_DOMAINS ( \
  428. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  429. BIT(POWER_DOMAIN_INIT))
  430. #define GLK_DISPLAY_DDI_B_POWER_DOMAINS ( \
  431. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  432. BIT(POWER_DOMAIN_INIT))
  433. #define GLK_DISPLAY_DDI_C_POWER_DOMAINS ( \
  434. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  435. BIT(POWER_DOMAIN_INIT))
  436. #define GLK_DPIO_CMN_A_POWER_DOMAINS ( \
  437. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  438. BIT(POWER_DOMAIN_AUX_A) | \
  439. BIT(POWER_DOMAIN_INIT))
  440. #define GLK_DPIO_CMN_B_POWER_DOMAINS ( \
  441. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  442. BIT(POWER_DOMAIN_AUX_B) | \
  443. BIT(POWER_DOMAIN_INIT))
  444. #define GLK_DPIO_CMN_C_POWER_DOMAINS ( \
  445. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  446. BIT(POWER_DOMAIN_AUX_C) | \
  447. BIT(POWER_DOMAIN_INIT))
  448. #define GLK_DISPLAY_AUX_A_POWER_DOMAINS ( \
  449. BIT(POWER_DOMAIN_AUX_A) | \
  450. BIT(POWER_DOMAIN_INIT))
  451. #define GLK_DISPLAY_AUX_B_POWER_DOMAINS ( \
  452. BIT(POWER_DOMAIN_AUX_B) | \
  453. BIT(POWER_DOMAIN_INIT))
  454. #define GLK_DISPLAY_AUX_C_POWER_DOMAINS ( \
  455. BIT(POWER_DOMAIN_AUX_C) | \
  456. BIT(POWER_DOMAIN_INIT))
  457. #define GLK_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  458. GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  459. BIT(POWER_DOMAIN_MODESET) | \
  460. BIT(POWER_DOMAIN_AUX_A) | \
  461. BIT(POWER_DOMAIN_INIT))
  462. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  463. {
  464. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  465. "DC9 already programmed to be enabled.\n");
  466. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  467. "DC5 still not disabled to enable DC9.\n");
  468. WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  469. WARN_ONCE(intel_irqs_enabled(dev_priv),
  470. "Interrupts not disabled yet.\n");
  471. /*
  472. * TODO: check for the following to verify the conditions to enter DC9
  473. * state are satisfied:
  474. * 1] Check relevant display engine registers to verify if mode set
  475. * disable sequence was followed.
  476. * 2] Check if display uninitialize sequence is initialized.
  477. */
  478. }
  479. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  480. {
  481. WARN_ONCE(intel_irqs_enabled(dev_priv),
  482. "Interrupts not disabled yet.\n");
  483. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  484. "DC5 still not disabled.\n");
  485. /*
  486. * TODO: check for the following to verify DC9 state was indeed
  487. * entered before programming to disable it:
  488. * 1] Check relevant display engine registers to verify if mode
  489. * set disable sequence was followed.
  490. * 2] Check if display uninitialize sequence is initialized.
  491. */
  492. }
  493. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  494. u32 state)
  495. {
  496. int rewrites = 0;
  497. int rereads = 0;
  498. u32 v;
  499. I915_WRITE(DC_STATE_EN, state);
  500. /* It has been observed that disabling the dc6 state sometimes
  501. * doesn't stick and dmc keeps returning old value. Make sure
  502. * the write really sticks enough times and also force rewrite until
  503. * we are confident that state is exactly what we want.
  504. */
  505. do {
  506. v = I915_READ(DC_STATE_EN);
  507. if (v != state) {
  508. I915_WRITE(DC_STATE_EN, state);
  509. rewrites++;
  510. rereads = 0;
  511. } else if (rereads++ > 5) {
  512. break;
  513. }
  514. } while (rewrites < 100);
  515. if (v != state)
  516. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  517. state, v);
  518. /* Most of the times we need one retry, avoid spam */
  519. if (rewrites > 1)
  520. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  521. state, rewrites);
  522. }
  523. static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
  524. {
  525. u32 mask;
  526. mask = DC_STATE_EN_UPTO_DC5;
  527. if (IS_GEN9_LP(dev_priv))
  528. mask |= DC_STATE_EN_DC9;
  529. else
  530. mask |= DC_STATE_EN_UPTO_DC6;
  531. return mask;
  532. }
  533. void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
  534. {
  535. u32 val;
  536. val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
  537. DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
  538. dev_priv->csr.dc_state, val);
  539. dev_priv->csr.dc_state = val;
  540. }
  541. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  542. {
  543. uint32_t val;
  544. uint32_t mask;
  545. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  546. state &= dev_priv->csr.allowed_dc_mask;
  547. val = I915_READ(DC_STATE_EN);
  548. mask = gen9_dc_mask(dev_priv);
  549. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  550. val & mask, state);
  551. /* Check if DMC is ignoring our DC state requests */
  552. if ((val & mask) != dev_priv->csr.dc_state)
  553. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  554. dev_priv->csr.dc_state, val & mask);
  555. val &= ~mask;
  556. val |= state;
  557. gen9_write_dc_state(dev_priv, val);
  558. dev_priv->csr.dc_state = val & mask;
  559. }
  560. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  561. {
  562. assert_can_enable_dc9(dev_priv);
  563. DRM_DEBUG_KMS("Enabling DC9\n");
  564. intel_power_sequencer_reset(dev_priv);
  565. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  566. }
  567. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  568. {
  569. assert_can_disable_dc9(dev_priv);
  570. DRM_DEBUG_KMS("Disabling DC9\n");
  571. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  572. intel_pps_unlock_regs_wa(dev_priv);
  573. }
  574. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  575. {
  576. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  577. "CSR program storage start is NULL\n");
  578. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  579. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  580. }
  581. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  582. {
  583. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  584. SKL_DISP_PW_2);
  585. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  586. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  587. "DC5 already programmed to be enabled.\n");
  588. assert_rpm_wakelock_held(dev_priv);
  589. assert_csr_loaded(dev_priv);
  590. }
  591. void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  592. {
  593. assert_can_enable_dc5(dev_priv);
  594. DRM_DEBUG_KMS("Enabling DC5\n");
  595. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  596. }
  597. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  598. {
  599. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  600. "Backlight is not disabled.\n");
  601. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  602. "DC6 already programmed to be enabled.\n");
  603. assert_csr_loaded(dev_priv);
  604. }
  605. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  606. {
  607. assert_can_enable_dc6(dev_priv);
  608. DRM_DEBUG_KMS("Enabling DC6\n");
  609. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  610. }
  611. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  612. {
  613. DRM_DEBUG_KMS("Disabling DC6\n");
  614. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  615. }
  616. static void
  617. gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
  618. struct i915_power_well *power_well)
  619. {
  620. enum skl_disp_power_wells power_well_id = power_well->id;
  621. u32 val;
  622. u32 mask;
  623. mask = SKL_POWER_WELL_REQ(power_well_id);
  624. val = I915_READ(HSW_PWR_WELL_KVMR);
  625. if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
  626. power_well->name))
  627. I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
  628. val = I915_READ(HSW_PWR_WELL_BIOS);
  629. val |= I915_READ(HSW_PWR_WELL_DEBUG);
  630. if (!(val & mask))
  631. return;
  632. /*
  633. * DMC is known to force on the request bits for power well 1 on SKL
  634. * and BXT and the misc IO power well on SKL but we don't expect any
  635. * other request bits to be set, so WARN for those.
  636. */
  637. if (power_well_id == SKL_DISP_PW_1 ||
  638. ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
  639. power_well_id == SKL_DISP_PW_MISC_IO))
  640. DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
  641. "by DMC\n", power_well->name);
  642. else
  643. WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
  644. power_well->name);
  645. I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
  646. I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
  647. }
  648. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  649. struct i915_power_well *power_well, bool enable)
  650. {
  651. uint32_t tmp, fuse_status;
  652. uint32_t req_mask, state_mask;
  653. bool is_enabled, enable_requested, check_fuse_status = false;
  654. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  655. fuse_status = I915_READ(SKL_FUSE_STATUS);
  656. switch (power_well->id) {
  657. case SKL_DISP_PW_1:
  658. if (intel_wait_for_register(dev_priv,
  659. SKL_FUSE_STATUS,
  660. SKL_FUSE_PG0_DIST_STATUS,
  661. SKL_FUSE_PG0_DIST_STATUS,
  662. 1)) {
  663. DRM_ERROR("PG0 not enabled\n");
  664. return;
  665. }
  666. break;
  667. case SKL_DISP_PW_2:
  668. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  669. DRM_ERROR("PG1 in disabled state\n");
  670. return;
  671. }
  672. break;
  673. case SKL_DISP_PW_MISC_IO:
  674. case SKL_DISP_PW_DDI_A_E: /* GLK_DISP_PW_DDI_A */
  675. case SKL_DISP_PW_DDI_B:
  676. case SKL_DISP_PW_DDI_C:
  677. case SKL_DISP_PW_DDI_D:
  678. case GLK_DISP_PW_AUX_A:
  679. case GLK_DISP_PW_AUX_B:
  680. case GLK_DISP_PW_AUX_C:
  681. break;
  682. default:
  683. WARN(1, "Unknown power well %lu\n", power_well->id);
  684. return;
  685. }
  686. req_mask = SKL_POWER_WELL_REQ(power_well->id);
  687. enable_requested = tmp & req_mask;
  688. state_mask = SKL_POWER_WELL_STATE(power_well->id);
  689. is_enabled = tmp & state_mask;
  690. if (!enable && enable_requested)
  691. skl_power_well_pre_disable(dev_priv, power_well);
  692. if (enable) {
  693. if (!enable_requested) {
  694. WARN((tmp & state_mask) &&
  695. !I915_READ(HSW_PWR_WELL_BIOS),
  696. "Invalid for power well status to be enabled, unless done by the BIOS, \
  697. when request is to disable!\n");
  698. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  699. }
  700. if (!is_enabled) {
  701. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  702. check_fuse_status = true;
  703. }
  704. } else {
  705. if (enable_requested) {
  706. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  707. POSTING_READ(HSW_PWR_WELL_DRIVER);
  708. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  709. }
  710. if (IS_GEN9(dev_priv))
  711. gen9_sanitize_power_well_requests(dev_priv, power_well);
  712. }
  713. if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
  714. 1))
  715. DRM_ERROR("%s %s timeout\n",
  716. power_well->name, enable ? "enable" : "disable");
  717. if (check_fuse_status) {
  718. if (power_well->id == SKL_DISP_PW_1) {
  719. if (intel_wait_for_register(dev_priv,
  720. SKL_FUSE_STATUS,
  721. SKL_FUSE_PG1_DIST_STATUS,
  722. SKL_FUSE_PG1_DIST_STATUS,
  723. 1))
  724. DRM_ERROR("PG1 distributing status timeout\n");
  725. } else if (power_well->id == SKL_DISP_PW_2) {
  726. if (intel_wait_for_register(dev_priv,
  727. SKL_FUSE_STATUS,
  728. SKL_FUSE_PG2_DIST_STATUS,
  729. SKL_FUSE_PG2_DIST_STATUS,
  730. 1))
  731. DRM_ERROR("PG2 distributing status timeout\n");
  732. }
  733. }
  734. if (enable && !is_enabled)
  735. skl_power_well_post_enable(dev_priv, power_well);
  736. }
  737. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  738. struct i915_power_well *power_well)
  739. {
  740. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  741. /*
  742. * We're taking over the BIOS, so clear any requests made by it since
  743. * the driver is in charge now.
  744. */
  745. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  746. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  747. }
  748. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  749. struct i915_power_well *power_well)
  750. {
  751. hsw_set_power_well(dev_priv, power_well, true);
  752. }
  753. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  754. struct i915_power_well *power_well)
  755. {
  756. hsw_set_power_well(dev_priv, power_well, false);
  757. }
  758. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  759. struct i915_power_well *power_well)
  760. {
  761. uint32_t mask = SKL_POWER_WELL_REQ(power_well->id) |
  762. SKL_POWER_WELL_STATE(power_well->id);
  763. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  764. }
  765. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  766. struct i915_power_well *power_well)
  767. {
  768. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  769. /* Clear any request made by BIOS as driver is taking over */
  770. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  771. }
  772. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  773. struct i915_power_well *power_well)
  774. {
  775. skl_set_power_well(dev_priv, power_well, true);
  776. }
  777. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  778. struct i915_power_well *power_well)
  779. {
  780. skl_set_power_well(dev_priv, power_well, false);
  781. }
  782. static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  783. struct i915_power_well *power_well)
  784. {
  785. bxt_ddi_phy_init(dev_priv, power_well->data);
  786. }
  787. static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  788. struct i915_power_well *power_well)
  789. {
  790. bxt_ddi_phy_uninit(dev_priv, power_well->data);
  791. }
  792. static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
  793. struct i915_power_well *power_well)
  794. {
  795. return bxt_ddi_phy_is_enabled(dev_priv, power_well->data);
  796. }
  797. static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
  798. struct i915_power_well *power_well)
  799. {
  800. if (power_well->count > 0)
  801. bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
  802. else
  803. bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
  804. }
  805. static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
  806. {
  807. struct i915_power_well *power_well;
  808. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  809. if (power_well->count > 0)
  810. bxt_ddi_phy_verify_state(dev_priv, power_well->data);
  811. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
  812. if (power_well->count > 0)
  813. bxt_ddi_phy_verify_state(dev_priv, power_well->data);
  814. if (IS_GEMINILAKE(dev_priv)) {
  815. power_well = lookup_power_well(dev_priv, GLK_DPIO_CMN_C);
  816. if (power_well->count > 0)
  817. bxt_ddi_phy_verify_state(dev_priv, power_well->data);
  818. }
  819. }
  820. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  821. struct i915_power_well *power_well)
  822. {
  823. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  824. }
  825. static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
  826. {
  827. u32 tmp = I915_READ(DBUF_CTL);
  828. WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
  829. (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
  830. "Unexpected DBuf power power state (0x%08x)\n", tmp);
  831. }
  832. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  833. struct i915_power_well *power_well)
  834. {
  835. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  836. WARN_ON(dev_priv->cdclk_freq !=
  837. dev_priv->display.get_display_clock_speed(dev_priv));
  838. gen9_assert_dbuf_enabled(dev_priv);
  839. if (IS_GEN9_LP(dev_priv))
  840. bxt_verify_ddi_phy_power_wells(dev_priv);
  841. }
  842. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  843. struct i915_power_well *power_well)
  844. {
  845. if (!dev_priv->csr.dmc_payload)
  846. return;
  847. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  848. skl_enable_dc6(dev_priv);
  849. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  850. gen9_enable_dc5(dev_priv);
  851. }
  852. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  853. struct i915_power_well *power_well)
  854. {
  855. if (power_well->count > 0)
  856. gen9_dc_off_power_well_enable(dev_priv, power_well);
  857. else
  858. gen9_dc_off_power_well_disable(dev_priv, power_well);
  859. }
  860. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  861. struct i915_power_well *power_well)
  862. {
  863. }
  864. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  865. struct i915_power_well *power_well)
  866. {
  867. return true;
  868. }
  869. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  870. struct i915_power_well *power_well, bool enable)
  871. {
  872. enum punit_power_well power_well_id = power_well->id;
  873. u32 mask;
  874. u32 state;
  875. u32 ctrl;
  876. mask = PUNIT_PWRGT_MASK(power_well_id);
  877. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  878. PUNIT_PWRGT_PWR_GATE(power_well_id);
  879. mutex_lock(&dev_priv->rps.hw_lock);
  880. #define COND \
  881. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  882. if (COND)
  883. goto out;
  884. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  885. ctrl &= ~mask;
  886. ctrl |= state;
  887. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  888. if (wait_for(COND, 100))
  889. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  890. state,
  891. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  892. #undef COND
  893. out:
  894. mutex_unlock(&dev_priv->rps.hw_lock);
  895. }
  896. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  897. struct i915_power_well *power_well)
  898. {
  899. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  900. }
  901. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  902. struct i915_power_well *power_well)
  903. {
  904. vlv_set_power_well(dev_priv, power_well, true);
  905. }
  906. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  907. struct i915_power_well *power_well)
  908. {
  909. vlv_set_power_well(dev_priv, power_well, false);
  910. }
  911. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  912. struct i915_power_well *power_well)
  913. {
  914. int power_well_id = power_well->id;
  915. bool enabled = false;
  916. u32 mask;
  917. u32 state;
  918. u32 ctrl;
  919. mask = PUNIT_PWRGT_MASK(power_well_id);
  920. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  921. mutex_lock(&dev_priv->rps.hw_lock);
  922. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  923. /*
  924. * We only ever set the power-on and power-gate states, anything
  925. * else is unexpected.
  926. */
  927. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  928. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  929. if (state == ctrl)
  930. enabled = true;
  931. /*
  932. * A transient state at this point would mean some unexpected party
  933. * is poking at the power controls too.
  934. */
  935. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  936. WARN_ON(ctrl != state);
  937. mutex_unlock(&dev_priv->rps.hw_lock);
  938. return enabled;
  939. }
  940. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  941. {
  942. u32 val;
  943. /*
  944. * On driver load, a pipe may be active and driving a DSI display.
  945. * Preserve DPOUNIT_CLOCK_GATE_DISABLE to avoid the pipe getting stuck
  946. * (and never recovering) in this case. intel_dsi_post_disable() will
  947. * clear it when we turn off the display.
  948. */
  949. val = I915_READ(DSPCLK_GATE_D);
  950. val &= DPOUNIT_CLOCK_GATE_DISABLE;
  951. val |= VRHUNIT_CLOCK_GATE_DISABLE;
  952. I915_WRITE(DSPCLK_GATE_D, val);
  953. /*
  954. * Disable trickle feed and enable pnd deadline calculation
  955. */
  956. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  957. I915_WRITE(CBR1_VLV, 0);
  958. WARN_ON(dev_priv->rawclk_freq == 0);
  959. I915_WRITE(RAWCLK_FREQ_VLV,
  960. DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
  961. }
  962. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  963. {
  964. struct intel_encoder *encoder;
  965. enum pipe pipe;
  966. /*
  967. * Enable the CRI clock source so we can get at the
  968. * display and the reference clock for VGA
  969. * hotplug / manual detection. Supposedly DSI also
  970. * needs the ref clock up and running.
  971. *
  972. * CHV DPLL B/C have some issues if VGA mode is enabled.
  973. */
  974. for_each_pipe(dev_priv, pipe) {
  975. u32 val = I915_READ(DPLL(pipe));
  976. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  977. if (pipe != PIPE_A)
  978. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  979. I915_WRITE(DPLL(pipe), val);
  980. }
  981. vlv_init_display_clock_gating(dev_priv);
  982. spin_lock_irq(&dev_priv->irq_lock);
  983. valleyview_enable_display_irqs(dev_priv);
  984. spin_unlock_irq(&dev_priv->irq_lock);
  985. /*
  986. * During driver initialization/resume we can avoid restoring the
  987. * part of the HW/SW state that will be inited anyway explicitly.
  988. */
  989. if (dev_priv->power_domains.initializing)
  990. return;
  991. intel_hpd_init(dev_priv);
  992. /* Re-enable the ADPA, if we have one */
  993. for_each_intel_encoder(&dev_priv->drm, encoder) {
  994. if (encoder->type == INTEL_OUTPUT_ANALOG)
  995. intel_crt_reset(&encoder->base);
  996. }
  997. i915_redisable_vga_power_on(dev_priv);
  998. intel_pps_unlock_regs_wa(dev_priv);
  999. }
  1000. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  1001. {
  1002. spin_lock_irq(&dev_priv->irq_lock);
  1003. valleyview_disable_display_irqs(dev_priv);
  1004. spin_unlock_irq(&dev_priv->irq_lock);
  1005. /* make sure we're done processing display irqs */
  1006. synchronize_irq(dev_priv->drm.irq);
  1007. intel_power_sequencer_reset(dev_priv);
  1008. /* Prevent us from re-enabling polling on accident in late suspend */
  1009. if (!dev_priv->drm.dev->power.is_suspended)
  1010. intel_hpd_poll_init(dev_priv);
  1011. }
  1012. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  1013. struct i915_power_well *power_well)
  1014. {
  1015. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
  1016. vlv_set_power_well(dev_priv, power_well, true);
  1017. vlv_display_power_well_init(dev_priv);
  1018. }
  1019. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  1020. struct i915_power_well *power_well)
  1021. {
  1022. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
  1023. vlv_display_power_well_deinit(dev_priv);
  1024. vlv_set_power_well(dev_priv, power_well, false);
  1025. }
  1026. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1027. struct i915_power_well *power_well)
  1028. {
  1029. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
  1030. /* since ref/cri clock was enabled */
  1031. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1032. vlv_set_power_well(dev_priv, power_well, true);
  1033. /*
  1034. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  1035. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  1036. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  1037. * b. The other bits such as sfr settings / modesel may all
  1038. * be set to 0.
  1039. *
  1040. * This should only be done on init and resume from S3 with
  1041. * both PLLs disabled, or we risk losing DPIO and PLL
  1042. * synchronization.
  1043. */
  1044. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  1045. }
  1046. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1047. struct i915_power_well *power_well)
  1048. {
  1049. enum pipe pipe;
  1050. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
  1051. for_each_pipe(dev_priv, pipe)
  1052. assert_pll_disabled(dev_priv, pipe);
  1053. /* Assert common reset */
  1054. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  1055. vlv_set_power_well(dev_priv, power_well, false);
  1056. }
  1057. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  1058. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  1059. int power_well_id)
  1060. {
  1061. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1062. int i;
  1063. for (i = 0; i < power_domains->power_well_count; i++) {
  1064. struct i915_power_well *power_well;
  1065. power_well = &power_domains->power_wells[i];
  1066. if (power_well->id == power_well_id)
  1067. return power_well;
  1068. }
  1069. return NULL;
  1070. }
  1071. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  1072. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  1073. {
  1074. struct i915_power_well *cmn_bc =
  1075. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1076. struct i915_power_well *cmn_d =
  1077. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1078. u32 phy_control = dev_priv->chv_phy_control;
  1079. u32 phy_status = 0;
  1080. u32 phy_status_mask = 0xffffffff;
  1081. /*
  1082. * The BIOS can leave the PHY is some weird state
  1083. * where it doesn't fully power down some parts.
  1084. * Disable the asserts until the PHY has been fully
  1085. * reset (ie. the power well has been disabled at
  1086. * least once).
  1087. */
  1088. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  1089. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  1090. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  1091. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  1092. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  1093. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  1094. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  1095. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  1096. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  1097. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  1098. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  1099. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1100. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  1101. /* this assumes override is only used to enable lanes */
  1102. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  1103. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  1104. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  1105. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  1106. /* CL1 is on whenever anything is on in either channel */
  1107. if (BITS_SET(phy_control,
  1108. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  1109. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  1110. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  1111. /*
  1112. * The DPLLB check accounts for the pipe B + port A usage
  1113. * with CL2 powered up but all the lanes in the second channel
  1114. * powered down.
  1115. */
  1116. if (BITS_SET(phy_control,
  1117. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  1118. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  1119. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  1120. if (BITS_SET(phy_control,
  1121. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  1122. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  1123. if (BITS_SET(phy_control,
  1124. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  1125. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  1126. if (BITS_SET(phy_control,
  1127. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  1128. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  1129. if (BITS_SET(phy_control,
  1130. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  1131. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  1132. }
  1133. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1134. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  1135. /* this assumes override is only used to enable lanes */
  1136. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  1137. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  1138. if (BITS_SET(phy_control,
  1139. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  1140. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  1141. if (BITS_SET(phy_control,
  1142. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  1143. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  1144. if (BITS_SET(phy_control,
  1145. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  1146. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  1147. }
  1148. phy_status &= phy_status_mask;
  1149. /*
  1150. * The PHY may be busy with some initial calibration and whatnot,
  1151. * so the power state can take a while to actually change.
  1152. */
  1153. if (intel_wait_for_register(dev_priv,
  1154. DISPLAY_PHY_STATUS,
  1155. phy_status_mask,
  1156. phy_status,
  1157. 10))
  1158. DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  1159. I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
  1160. phy_status, dev_priv->chv_phy_control);
  1161. }
  1162. #undef BITS_SET
  1163. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1164. struct i915_power_well *power_well)
  1165. {
  1166. enum dpio_phy phy;
  1167. enum pipe pipe;
  1168. uint32_t tmp;
  1169. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1170. power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
  1171. if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1172. pipe = PIPE_A;
  1173. phy = DPIO_PHY0;
  1174. } else {
  1175. pipe = PIPE_C;
  1176. phy = DPIO_PHY1;
  1177. }
  1178. /* since ref/cri clock was enabled */
  1179. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1180. vlv_set_power_well(dev_priv, power_well, true);
  1181. /* Poll for phypwrgood signal */
  1182. if (intel_wait_for_register(dev_priv,
  1183. DISPLAY_PHY_STATUS,
  1184. PHY_POWERGOOD(phy),
  1185. PHY_POWERGOOD(phy),
  1186. 1))
  1187. DRM_ERROR("Display PHY %d is not power up\n", phy);
  1188. mutex_lock(&dev_priv->sb_lock);
  1189. /* Enable dynamic power down */
  1190. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  1191. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  1192. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  1193. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  1194. if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1195. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  1196. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  1197. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  1198. } else {
  1199. /*
  1200. * Force the non-existing CL2 off. BXT does this
  1201. * too, so maybe it saves some power even though
  1202. * CL2 doesn't exist?
  1203. */
  1204. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1205. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  1206. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  1207. }
  1208. mutex_unlock(&dev_priv->sb_lock);
  1209. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1210. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1211. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1212. phy, dev_priv->chv_phy_control);
  1213. assert_chv_phy_status(dev_priv);
  1214. }
  1215. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1216. struct i915_power_well *power_well)
  1217. {
  1218. enum dpio_phy phy;
  1219. WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1220. power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
  1221. if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1222. phy = DPIO_PHY0;
  1223. assert_pll_disabled(dev_priv, PIPE_A);
  1224. assert_pll_disabled(dev_priv, PIPE_B);
  1225. } else {
  1226. phy = DPIO_PHY1;
  1227. assert_pll_disabled(dev_priv, PIPE_C);
  1228. }
  1229. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1230. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1231. vlv_set_power_well(dev_priv, power_well, false);
  1232. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1233. phy, dev_priv->chv_phy_control);
  1234. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1235. dev_priv->chv_phy_assert[phy] = true;
  1236. assert_chv_phy_status(dev_priv);
  1237. }
  1238. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1239. enum dpio_channel ch, bool override, unsigned int mask)
  1240. {
  1241. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1242. u32 reg, val, expected, actual;
  1243. /*
  1244. * The BIOS can leave the PHY is some weird state
  1245. * where it doesn't fully power down some parts.
  1246. * Disable the asserts until the PHY has been fully
  1247. * reset (ie. the power well has been disabled at
  1248. * least once).
  1249. */
  1250. if (!dev_priv->chv_phy_assert[phy])
  1251. return;
  1252. if (ch == DPIO_CH0)
  1253. reg = _CHV_CMN_DW0_CH0;
  1254. else
  1255. reg = _CHV_CMN_DW6_CH1;
  1256. mutex_lock(&dev_priv->sb_lock);
  1257. val = vlv_dpio_read(dev_priv, pipe, reg);
  1258. mutex_unlock(&dev_priv->sb_lock);
  1259. /*
  1260. * This assumes !override is only used when the port is disabled.
  1261. * All lanes should power down even without the override when
  1262. * the port is disabled.
  1263. */
  1264. if (!override || mask == 0xf) {
  1265. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1266. /*
  1267. * If CH1 common lane is not active anymore
  1268. * (eg. for pipe B DPLL) the entire channel will
  1269. * shut down, which causes the common lane registers
  1270. * to read as 0. That means we can't actually check
  1271. * the lane power down status bits, but as the entire
  1272. * register reads as 0 it's a good indication that the
  1273. * channel is indeed entirely powered down.
  1274. */
  1275. if (ch == DPIO_CH1 && val == 0)
  1276. expected = 0;
  1277. } else if (mask != 0x0) {
  1278. expected = DPIO_ANYDL_POWERDOWN;
  1279. } else {
  1280. expected = 0;
  1281. }
  1282. if (ch == DPIO_CH0)
  1283. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1284. else
  1285. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1286. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1287. WARN(actual != expected,
  1288. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1289. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1290. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1291. reg, val);
  1292. }
  1293. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1294. enum dpio_channel ch, bool override)
  1295. {
  1296. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1297. bool was_override;
  1298. mutex_lock(&power_domains->lock);
  1299. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1300. if (override == was_override)
  1301. goto out;
  1302. if (override)
  1303. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1304. else
  1305. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1306. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1307. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1308. phy, ch, dev_priv->chv_phy_control);
  1309. assert_chv_phy_status(dev_priv);
  1310. out:
  1311. mutex_unlock(&power_domains->lock);
  1312. return was_override;
  1313. }
  1314. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1315. bool override, unsigned int mask)
  1316. {
  1317. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1318. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1319. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1320. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1321. mutex_lock(&power_domains->lock);
  1322. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1323. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1324. if (override)
  1325. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1326. else
  1327. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1328. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1329. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1330. phy, ch, mask, dev_priv->chv_phy_control);
  1331. assert_chv_phy_status(dev_priv);
  1332. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1333. mutex_unlock(&power_domains->lock);
  1334. }
  1335. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1336. struct i915_power_well *power_well)
  1337. {
  1338. enum pipe pipe = power_well->id;
  1339. bool enabled;
  1340. u32 state, ctrl;
  1341. mutex_lock(&dev_priv->rps.hw_lock);
  1342. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1343. /*
  1344. * We only ever set the power-on and power-gate states, anything
  1345. * else is unexpected.
  1346. */
  1347. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1348. enabled = state == DP_SSS_PWR_ON(pipe);
  1349. /*
  1350. * A transient state at this point would mean some unexpected party
  1351. * is poking at the power controls too.
  1352. */
  1353. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1354. WARN_ON(ctrl << 16 != state);
  1355. mutex_unlock(&dev_priv->rps.hw_lock);
  1356. return enabled;
  1357. }
  1358. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1359. struct i915_power_well *power_well,
  1360. bool enable)
  1361. {
  1362. enum pipe pipe = power_well->id;
  1363. u32 state;
  1364. u32 ctrl;
  1365. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1366. mutex_lock(&dev_priv->rps.hw_lock);
  1367. #define COND \
  1368. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1369. if (COND)
  1370. goto out;
  1371. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1372. ctrl &= ~DP_SSC_MASK(pipe);
  1373. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1374. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1375. if (wait_for(COND, 100))
  1376. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1377. state,
  1378. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1379. #undef COND
  1380. out:
  1381. mutex_unlock(&dev_priv->rps.hw_lock);
  1382. }
  1383. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1384. struct i915_power_well *power_well)
  1385. {
  1386. WARN_ON_ONCE(power_well->id != PIPE_A);
  1387. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1388. }
  1389. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1390. struct i915_power_well *power_well)
  1391. {
  1392. WARN_ON_ONCE(power_well->id != PIPE_A);
  1393. chv_set_pipe_power_well(dev_priv, power_well, true);
  1394. vlv_display_power_well_init(dev_priv);
  1395. }
  1396. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1397. struct i915_power_well *power_well)
  1398. {
  1399. WARN_ON_ONCE(power_well->id != PIPE_A);
  1400. vlv_display_power_well_deinit(dev_priv);
  1401. chv_set_pipe_power_well(dev_priv, power_well, false);
  1402. }
  1403. static void
  1404. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1405. enum intel_display_power_domain domain)
  1406. {
  1407. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1408. struct i915_power_well *power_well;
  1409. int i;
  1410. for_each_power_well(i, power_well, BIT(domain), power_domains)
  1411. intel_power_well_get(dev_priv, power_well);
  1412. power_domains->domain_use_count[domain]++;
  1413. }
  1414. /**
  1415. * intel_display_power_get - grab a power domain reference
  1416. * @dev_priv: i915 device instance
  1417. * @domain: power domain to reference
  1418. *
  1419. * This function grabs a power domain reference for @domain and ensures that the
  1420. * power domain and all its parents are powered up. Therefore users should only
  1421. * grab a reference to the innermost power domain they need.
  1422. *
  1423. * Any power domain reference obtained by this function must have a symmetric
  1424. * call to intel_display_power_put() to release the reference again.
  1425. */
  1426. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1427. enum intel_display_power_domain domain)
  1428. {
  1429. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1430. intel_runtime_pm_get(dev_priv);
  1431. mutex_lock(&power_domains->lock);
  1432. __intel_display_power_get_domain(dev_priv, domain);
  1433. mutex_unlock(&power_domains->lock);
  1434. }
  1435. /**
  1436. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1437. * @dev_priv: i915 device instance
  1438. * @domain: power domain to reference
  1439. *
  1440. * This function grabs a power domain reference for @domain and ensures that the
  1441. * power domain and all its parents are powered up. Therefore users should only
  1442. * grab a reference to the innermost power domain they need.
  1443. *
  1444. * Any power domain reference obtained by this function must have a symmetric
  1445. * call to intel_display_power_put() to release the reference again.
  1446. */
  1447. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1448. enum intel_display_power_domain domain)
  1449. {
  1450. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1451. bool is_enabled;
  1452. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1453. return false;
  1454. mutex_lock(&power_domains->lock);
  1455. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1456. __intel_display_power_get_domain(dev_priv, domain);
  1457. is_enabled = true;
  1458. } else {
  1459. is_enabled = false;
  1460. }
  1461. mutex_unlock(&power_domains->lock);
  1462. if (!is_enabled)
  1463. intel_runtime_pm_put(dev_priv);
  1464. return is_enabled;
  1465. }
  1466. /**
  1467. * intel_display_power_put - release a power domain reference
  1468. * @dev_priv: i915 device instance
  1469. * @domain: power domain to reference
  1470. *
  1471. * This function drops the power domain reference obtained by
  1472. * intel_display_power_get() and might power down the corresponding hardware
  1473. * block right away if this is the last reference.
  1474. */
  1475. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1476. enum intel_display_power_domain domain)
  1477. {
  1478. struct i915_power_domains *power_domains;
  1479. struct i915_power_well *power_well;
  1480. int i;
  1481. power_domains = &dev_priv->power_domains;
  1482. mutex_lock(&power_domains->lock);
  1483. WARN(!power_domains->domain_use_count[domain],
  1484. "Use count on domain %s is already zero\n",
  1485. intel_display_power_domain_str(domain));
  1486. power_domains->domain_use_count[domain]--;
  1487. for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
  1488. intel_power_well_put(dev_priv, power_well);
  1489. mutex_unlock(&power_domains->lock);
  1490. intel_runtime_pm_put(dev_priv);
  1491. }
  1492. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1493. BIT(POWER_DOMAIN_PIPE_B) | \
  1494. BIT(POWER_DOMAIN_PIPE_C) | \
  1495. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1496. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1497. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1498. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1499. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1500. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1501. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1502. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1503. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1504. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1505. BIT(POWER_DOMAIN_VGA) | \
  1506. BIT(POWER_DOMAIN_AUDIO) | \
  1507. BIT(POWER_DOMAIN_INIT))
  1508. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1509. BIT(POWER_DOMAIN_PIPE_B) | \
  1510. BIT(POWER_DOMAIN_PIPE_C) | \
  1511. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1512. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1513. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1514. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1515. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1516. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1517. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1518. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1519. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1520. BIT(POWER_DOMAIN_VGA) | \
  1521. BIT(POWER_DOMAIN_AUDIO) | \
  1522. BIT(POWER_DOMAIN_INIT))
  1523. #define VLV_DISPLAY_POWER_DOMAINS ( \
  1524. BIT(POWER_DOMAIN_PIPE_A) | \
  1525. BIT(POWER_DOMAIN_PIPE_B) | \
  1526. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1527. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1528. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1529. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1530. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1531. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1532. BIT(POWER_DOMAIN_PORT_DSI) | \
  1533. BIT(POWER_DOMAIN_PORT_CRT) | \
  1534. BIT(POWER_DOMAIN_VGA) | \
  1535. BIT(POWER_DOMAIN_AUDIO) | \
  1536. BIT(POWER_DOMAIN_AUX_B) | \
  1537. BIT(POWER_DOMAIN_AUX_C) | \
  1538. BIT(POWER_DOMAIN_GMBUS) | \
  1539. BIT(POWER_DOMAIN_INIT))
  1540. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1541. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1542. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1543. BIT(POWER_DOMAIN_PORT_CRT) | \
  1544. BIT(POWER_DOMAIN_AUX_B) | \
  1545. BIT(POWER_DOMAIN_AUX_C) | \
  1546. BIT(POWER_DOMAIN_INIT))
  1547. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1548. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1549. BIT(POWER_DOMAIN_AUX_B) | \
  1550. BIT(POWER_DOMAIN_INIT))
  1551. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1552. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1553. BIT(POWER_DOMAIN_AUX_B) | \
  1554. BIT(POWER_DOMAIN_INIT))
  1555. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1556. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1557. BIT(POWER_DOMAIN_AUX_C) | \
  1558. BIT(POWER_DOMAIN_INIT))
  1559. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1560. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1561. BIT(POWER_DOMAIN_AUX_C) | \
  1562. BIT(POWER_DOMAIN_INIT))
  1563. #define CHV_DISPLAY_POWER_DOMAINS ( \
  1564. BIT(POWER_DOMAIN_PIPE_A) | \
  1565. BIT(POWER_DOMAIN_PIPE_B) | \
  1566. BIT(POWER_DOMAIN_PIPE_C) | \
  1567. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1568. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1569. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1570. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1571. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1572. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1573. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1574. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1575. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1576. BIT(POWER_DOMAIN_PORT_DSI) | \
  1577. BIT(POWER_DOMAIN_VGA) | \
  1578. BIT(POWER_DOMAIN_AUDIO) | \
  1579. BIT(POWER_DOMAIN_AUX_B) | \
  1580. BIT(POWER_DOMAIN_AUX_C) | \
  1581. BIT(POWER_DOMAIN_AUX_D) | \
  1582. BIT(POWER_DOMAIN_GMBUS) | \
  1583. BIT(POWER_DOMAIN_INIT))
  1584. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1585. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1586. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1587. BIT(POWER_DOMAIN_AUX_B) | \
  1588. BIT(POWER_DOMAIN_AUX_C) | \
  1589. BIT(POWER_DOMAIN_INIT))
  1590. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1591. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1592. BIT(POWER_DOMAIN_AUX_D) | \
  1593. BIT(POWER_DOMAIN_INIT))
  1594. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1595. .sync_hw = i9xx_always_on_power_well_noop,
  1596. .enable = i9xx_always_on_power_well_noop,
  1597. .disable = i9xx_always_on_power_well_noop,
  1598. .is_enabled = i9xx_always_on_power_well_enabled,
  1599. };
  1600. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1601. .sync_hw = chv_pipe_power_well_sync_hw,
  1602. .enable = chv_pipe_power_well_enable,
  1603. .disable = chv_pipe_power_well_disable,
  1604. .is_enabled = chv_pipe_power_well_enabled,
  1605. };
  1606. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1607. .sync_hw = vlv_power_well_sync_hw,
  1608. .enable = chv_dpio_cmn_power_well_enable,
  1609. .disable = chv_dpio_cmn_power_well_disable,
  1610. .is_enabled = vlv_power_well_enabled,
  1611. };
  1612. static struct i915_power_well i9xx_always_on_power_well[] = {
  1613. {
  1614. .name = "always-on",
  1615. .always_on = 1,
  1616. .domains = POWER_DOMAIN_MASK,
  1617. .ops = &i9xx_always_on_power_well_ops,
  1618. },
  1619. };
  1620. static const struct i915_power_well_ops hsw_power_well_ops = {
  1621. .sync_hw = hsw_power_well_sync_hw,
  1622. .enable = hsw_power_well_enable,
  1623. .disable = hsw_power_well_disable,
  1624. .is_enabled = hsw_power_well_enabled,
  1625. };
  1626. static const struct i915_power_well_ops skl_power_well_ops = {
  1627. .sync_hw = skl_power_well_sync_hw,
  1628. .enable = skl_power_well_enable,
  1629. .disable = skl_power_well_disable,
  1630. .is_enabled = skl_power_well_enabled,
  1631. };
  1632. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1633. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1634. .enable = gen9_dc_off_power_well_enable,
  1635. .disable = gen9_dc_off_power_well_disable,
  1636. .is_enabled = gen9_dc_off_power_well_enabled,
  1637. };
  1638. static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
  1639. .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
  1640. .enable = bxt_dpio_cmn_power_well_enable,
  1641. .disable = bxt_dpio_cmn_power_well_disable,
  1642. .is_enabled = bxt_dpio_cmn_power_well_enabled,
  1643. };
  1644. static struct i915_power_well hsw_power_wells[] = {
  1645. {
  1646. .name = "always-on",
  1647. .always_on = 1,
  1648. .domains = POWER_DOMAIN_MASK,
  1649. .ops = &i9xx_always_on_power_well_ops,
  1650. },
  1651. {
  1652. .name = "display",
  1653. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1654. .ops = &hsw_power_well_ops,
  1655. },
  1656. };
  1657. static struct i915_power_well bdw_power_wells[] = {
  1658. {
  1659. .name = "always-on",
  1660. .always_on = 1,
  1661. .domains = POWER_DOMAIN_MASK,
  1662. .ops = &i9xx_always_on_power_well_ops,
  1663. },
  1664. {
  1665. .name = "display",
  1666. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1667. .ops = &hsw_power_well_ops,
  1668. },
  1669. };
  1670. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1671. .sync_hw = vlv_power_well_sync_hw,
  1672. .enable = vlv_display_power_well_enable,
  1673. .disable = vlv_display_power_well_disable,
  1674. .is_enabled = vlv_power_well_enabled,
  1675. };
  1676. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1677. .sync_hw = vlv_power_well_sync_hw,
  1678. .enable = vlv_dpio_cmn_power_well_enable,
  1679. .disable = vlv_dpio_cmn_power_well_disable,
  1680. .is_enabled = vlv_power_well_enabled,
  1681. };
  1682. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1683. .sync_hw = vlv_power_well_sync_hw,
  1684. .enable = vlv_power_well_enable,
  1685. .disable = vlv_power_well_disable,
  1686. .is_enabled = vlv_power_well_enabled,
  1687. };
  1688. static struct i915_power_well vlv_power_wells[] = {
  1689. {
  1690. .name = "always-on",
  1691. .always_on = 1,
  1692. .domains = POWER_DOMAIN_MASK,
  1693. .ops = &i9xx_always_on_power_well_ops,
  1694. .id = PUNIT_POWER_WELL_ALWAYS_ON,
  1695. },
  1696. {
  1697. .name = "display",
  1698. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1699. .id = PUNIT_POWER_WELL_DISP2D,
  1700. .ops = &vlv_display_power_well_ops,
  1701. },
  1702. {
  1703. .name = "dpio-tx-b-01",
  1704. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1705. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1706. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1707. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1708. .ops = &vlv_dpio_power_well_ops,
  1709. .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1710. },
  1711. {
  1712. .name = "dpio-tx-b-23",
  1713. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1714. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1715. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1716. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1717. .ops = &vlv_dpio_power_well_ops,
  1718. .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1719. },
  1720. {
  1721. .name = "dpio-tx-c-01",
  1722. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1723. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1724. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1725. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1726. .ops = &vlv_dpio_power_well_ops,
  1727. .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1728. },
  1729. {
  1730. .name = "dpio-tx-c-23",
  1731. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1732. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1733. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1734. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1735. .ops = &vlv_dpio_power_well_ops,
  1736. .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1737. },
  1738. {
  1739. .name = "dpio-common",
  1740. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1741. .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1742. .ops = &vlv_dpio_cmn_power_well_ops,
  1743. },
  1744. };
  1745. static struct i915_power_well chv_power_wells[] = {
  1746. {
  1747. .name = "always-on",
  1748. .always_on = 1,
  1749. .domains = POWER_DOMAIN_MASK,
  1750. .ops = &i9xx_always_on_power_well_ops,
  1751. },
  1752. {
  1753. .name = "display",
  1754. /*
  1755. * Pipe A power well is the new disp2d well. Pipe B and C
  1756. * power wells don't actually exist. Pipe A power well is
  1757. * required for any pipe to work.
  1758. */
  1759. .domains = CHV_DISPLAY_POWER_DOMAINS,
  1760. .id = PIPE_A,
  1761. .ops = &chv_pipe_power_well_ops,
  1762. },
  1763. {
  1764. .name = "dpio-common-bc",
  1765. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1766. .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1767. .ops = &chv_dpio_cmn_power_well_ops,
  1768. },
  1769. {
  1770. .name = "dpio-common-d",
  1771. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1772. .id = PUNIT_POWER_WELL_DPIO_CMN_D,
  1773. .ops = &chv_dpio_cmn_power_well_ops,
  1774. },
  1775. };
  1776. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1777. int power_well_id)
  1778. {
  1779. struct i915_power_well *power_well;
  1780. bool ret;
  1781. power_well = lookup_power_well(dev_priv, power_well_id);
  1782. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1783. return ret;
  1784. }
  1785. static struct i915_power_well skl_power_wells[] = {
  1786. {
  1787. .name = "always-on",
  1788. .always_on = 1,
  1789. .domains = POWER_DOMAIN_MASK,
  1790. .ops = &i9xx_always_on_power_well_ops,
  1791. .id = SKL_DISP_PW_ALWAYS_ON,
  1792. },
  1793. {
  1794. .name = "power well 1",
  1795. /* Handled by the DMC firmware */
  1796. .domains = 0,
  1797. .ops = &skl_power_well_ops,
  1798. .id = SKL_DISP_PW_1,
  1799. },
  1800. {
  1801. .name = "MISC IO power well",
  1802. /* Handled by the DMC firmware */
  1803. .domains = 0,
  1804. .ops = &skl_power_well_ops,
  1805. .id = SKL_DISP_PW_MISC_IO,
  1806. },
  1807. {
  1808. .name = "DC off",
  1809. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1810. .ops = &gen9_dc_off_power_well_ops,
  1811. .id = SKL_DISP_PW_DC_OFF,
  1812. },
  1813. {
  1814. .name = "power well 2",
  1815. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1816. .ops = &skl_power_well_ops,
  1817. .id = SKL_DISP_PW_2,
  1818. },
  1819. {
  1820. .name = "DDI A/E power well",
  1821. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1822. .ops = &skl_power_well_ops,
  1823. .id = SKL_DISP_PW_DDI_A_E,
  1824. },
  1825. {
  1826. .name = "DDI B power well",
  1827. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1828. .ops = &skl_power_well_ops,
  1829. .id = SKL_DISP_PW_DDI_B,
  1830. },
  1831. {
  1832. .name = "DDI C power well",
  1833. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1834. .ops = &skl_power_well_ops,
  1835. .id = SKL_DISP_PW_DDI_C,
  1836. },
  1837. {
  1838. .name = "DDI D power well",
  1839. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1840. .ops = &skl_power_well_ops,
  1841. .id = SKL_DISP_PW_DDI_D,
  1842. },
  1843. };
  1844. static struct i915_power_well bxt_power_wells[] = {
  1845. {
  1846. .name = "always-on",
  1847. .always_on = 1,
  1848. .domains = POWER_DOMAIN_MASK,
  1849. .ops = &i9xx_always_on_power_well_ops,
  1850. },
  1851. {
  1852. .name = "power well 1",
  1853. .domains = 0,
  1854. .ops = &skl_power_well_ops,
  1855. .id = SKL_DISP_PW_1,
  1856. },
  1857. {
  1858. .name = "DC off",
  1859. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1860. .ops = &gen9_dc_off_power_well_ops,
  1861. .id = SKL_DISP_PW_DC_OFF,
  1862. },
  1863. {
  1864. .name = "power well 2",
  1865. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1866. .ops = &skl_power_well_ops,
  1867. .id = SKL_DISP_PW_2,
  1868. },
  1869. {
  1870. .name = "dpio-common-a",
  1871. .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
  1872. .ops = &bxt_dpio_cmn_power_well_ops,
  1873. .id = BXT_DPIO_CMN_A,
  1874. .data = DPIO_PHY1,
  1875. },
  1876. {
  1877. .name = "dpio-common-bc",
  1878. .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
  1879. .ops = &bxt_dpio_cmn_power_well_ops,
  1880. .id = BXT_DPIO_CMN_BC,
  1881. .data = DPIO_PHY0,
  1882. },
  1883. };
  1884. static struct i915_power_well glk_power_wells[] = {
  1885. {
  1886. .name = "always-on",
  1887. .always_on = 1,
  1888. .domains = POWER_DOMAIN_MASK,
  1889. .ops = &i9xx_always_on_power_well_ops,
  1890. },
  1891. {
  1892. .name = "power well 1",
  1893. /* Handled by the DMC firmware */
  1894. .domains = 0,
  1895. .ops = &skl_power_well_ops,
  1896. .id = SKL_DISP_PW_1,
  1897. },
  1898. {
  1899. .name = "DC off",
  1900. .domains = GLK_DISPLAY_DC_OFF_POWER_DOMAINS,
  1901. .ops = &gen9_dc_off_power_well_ops,
  1902. .id = SKL_DISP_PW_DC_OFF,
  1903. },
  1904. {
  1905. .name = "power well 2",
  1906. .domains = GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1907. .ops = &skl_power_well_ops,
  1908. .id = SKL_DISP_PW_2,
  1909. },
  1910. {
  1911. .name = "dpio-common-a",
  1912. .domains = GLK_DPIO_CMN_A_POWER_DOMAINS,
  1913. .ops = &bxt_dpio_cmn_power_well_ops,
  1914. .id = BXT_DPIO_CMN_A,
  1915. .data = DPIO_PHY1,
  1916. },
  1917. {
  1918. .name = "dpio-common-b",
  1919. .domains = GLK_DPIO_CMN_B_POWER_DOMAINS,
  1920. .ops = &bxt_dpio_cmn_power_well_ops,
  1921. .id = BXT_DPIO_CMN_BC,
  1922. .data = DPIO_PHY0,
  1923. },
  1924. {
  1925. .name = "dpio-common-c",
  1926. .domains = GLK_DPIO_CMN_C_POWER_DOMAINS,
  1927. .ops = &bxt_dpio_cmn_power_well_ops,
  1928. .id = GLK_DPIO_CMN_C,
  1929. .data = DPIO_PHY2,
  1930. },
  1931. {
  1932. .name = "AUX A",
  1933. .domains = GLK_DISPLAY_AUX_A_POWER_DOMAINS,
  1934. .ops = &skl_power_well_ops,
  1935. .id = GLK_DISP_PW_AUX_A,
  1936. },
  1937. {
  1938. .name = "AUX B",
  1939. .domains = GLK_DISPLAY_AUX_B_POWER_DOMAINS,
  1940. .ops = &skl_power_well_ops,
  1941. .id = GLK_DISP_PW_AUX_B,
  1942. },
  1943. {
  1944. .name = "AUX C",
  1945. .domains = GLK_DISPLAY_AUX_C_POWER_DOMAINS,
  1946. .ops = &skl_power_well_ops,
  1947. .id = GLK_DISP_PW_AUX_C,
  1948. },
  1949. {
  1950. .name = "DDI A power well",
  1951. .domains = GLK_DISPLAY_DDI_A_POWER_DOMAINS,
  1952. .ops = &skl_power_well_ops,
  1953. .id = GLK_DISP_PW_DDI_A,
  1954. },
  1955. {
  1956. .name = "DDI B power well",
  1957. .domains = GLK_DISPLAY_DDI_B_POWER_DOMAINS,
  1958. .ops = &skl_power_well_ops,
  1959. .id = SKL_DISP_PW_DDI_B,
  1960. },
  1961. {
  1962. .name = "DDI C power well",
  1963. .domains = GLK_DISPLAY_DDI_C_POWER_DOMAINS,
  1964. .ops = &skl_power_well_ops,
  1965. .id = SKL_DISP_PW_DDI_C,
  1966. },
  1967. };
  1968. static int
  1969. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1970. int disable_power_well)
  1971. {
  1972. if (disable_power_well >= 0)
  1973. return !!disable_power_well;
  1974. return 1;
  1975. }
  1976. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1977. int enable_dc)
  1978. {
  1979. uint32_t mask;
  1980. int requested_dc;
  1981. int max_dc;
  1982. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1983. max_dc = 2;
  1984. mask = 0;
  1985. } else if (IS_GEN9_LP(dev_priv)) {
  1986. max_dc = 1;
  1987. /*
  1988. * DC9 has a separate HW flow from the rest of the DC states,
  1989. * not depending on the DMC firmware. It's needed by system
  1990. * suspend/resume, so allow it unconditionally.
  1991. */
  1992. mask = DC_STATE_EN_DC9;
  1993. } else {
  1994. max_dc = 0;
  1995. mask = 0;
  1996. }
  1997. if (!i915.disable_power_well)
  1998. max_dc = 0;
  1999. if (enable_dc >= 0 && enable_dc <= max_dc) {
  2000. requested_dc = enable_dc;
  2001. } else if (enable_dc == -1) {
  2002. requested_dc = max_dc;
  2003. } else if (enable_dc > max_dc && enable_dc <= 2) {
  2004. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  2005. enable_dc, max_dc);
  2006. requested_dc = max_dc;
  2007. } else {
  2008. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  2009. requested_dc = max_dc;
  2010. }
  2011. if (requested_dc > 1)
  2012. mask |= DC_STATE_EN_UPTO_DC6;
  2013. if (requested_dc > 0)
  2014. mask |= DC_STATE_EN_UPTO_DC5;
  2015. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  2016. return mask;
  2017. }
  2018. #define set_power_wells(power_domains, __power_wells) ({ \
  2019. (power_domains)->power_wells = (__power_wells); \
  2020. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  2021. })
  2022. /**
  2023. * intel_power_domains_init - initializes the power domain structures
  2024. * @dev_priv: i915 device instance
  2025. *
  2026. * Initializes the power domain structures for @dev_priv depending upon the
  2027. * supported platform.
  2028. */
  2029. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  2030. {
  2031. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2032. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  2033. i915.disable_power_well);
  2034. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  2035. i915.enable_dc);
  2036. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  2037. mutex_init(&power_domains->lock);
  2038. /*
  2039. * The enabling order will be from lower to higher indexed wells,
  2040. * the disabling order is reversed.
  2041. */
  2042. if (IS_HASWELL(dev_priv)) {
  2043. set_power_wells(power_domains, hsw_power_wells);
  2044. } else if (IS_BROADWELL(dev_priv)) {
  2045. set_power_wells(power_domains, bdw_power_wells);
  2046. } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  2047. set_power_wells(power_domains, skl_power_wells);
  2048. } else if (IS_BROXTON(dev_priv)) {
  2049. set_power_wells(power_domains, bxt_power_wells);
  2050. } else if (IS_GEMINILAKE(dev_priv)) {
  2051. set_power_wells(power_domains, glk_power_wells);
  2052. } else if (IS_CHERRYVIEW(dev_priv)) {
  2053. set_power_wells(power_domains, chv_power_wells);
  2054. } else if (IS_VALLEYVIEW(dev_priv)) {
  2055. set_power_wells(power_domains, vlv_power_wells);
  2056. } else {
  2057. set_power_wells(power_domains, i9xx_always_on_power_well);
  2058. }
  2059. return 0;
  2060. }
  2061. /**
  2062. * intel_power_domains_fini - finalizes the power domain structures
  2063. * @dev_priv: i915 device instance
  2064. *
  2065. * Finalizes the power domain structures for @dev_priv depending upon the
  2066. * supported platform. This function also disables runtime pm and ensures that
  2067. * the device stays powered up so that the driver can be reloaded.
  2068. */
  2069. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  2070. {
  2071. struct device *kdev = &dev_priv->drm.pdev->dev;
  2072. /*
  2073. * The i915.ko module is still not prepared to be loaded when
  2074. * the power well is not enabled, so just enable it in case
  2075. * we're going to unload/reload.
  2076. * The following also reacquires the RPM reference the core passed
  2077. * to the driver during loading, which is dropped in
  2078. * intel_runtime_pm_enable(). We have to hand back the control of the
  2079. * device to the core with this reference held.
  2080. */
  2081. intel_display_set_init_power(dev_priv, true);
  2082. /* Remove the refcount we took to keep power well support disabled. */
  2083. if (!i915.disable_power_well)
  2084. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2085. /*
  2086. * Remove the refcount we took in intel_runtime_pm_enable() in case
  2087. * the platform doesn't support runtime PM.
  2088. */
  2089. if (!HAS_RUNTIME_PM(dev_priv))
  2090. pm_runtime_put(kdev);
  2091. }
  2092. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  2093. {
  2094. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2095. struct i915_power_well *power_well;
  2096. int i;
  2097. mutex_lock(&power_domains->lock);
  2098. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  2099. power_well->ops->sync_hw(dev_priv, power_well);
  2100. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  2101. power_well);
  2102. }
  2103. mutex_unlock(&power_domains->lock);
  2104. }
  2105. static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
  2106. {
  2107. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
  2108. POSTING_READ(DBUF_CTL);
  2109. udelay(10);
  2110. if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
  2111. DRM_ERROR("DBuf power enable timeout\n");
  2112. }
  2113. static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
  2114. {
  2115. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
  2116. POSTING_READ(DBUF_CTL);
  2117. udelay(10);
  2118. if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
  2119. DRM_ERROR("DBuf power disable timeout!\n");
  2120. }
  2121. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  2122. bool resume)
  2123. {
  2124. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2125. struct i915_power_well *well;
  2126. uint32_t val;
  2127. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2128. /* enable PCH reset handshake */
  2129. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  2130. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  2131. /* enable PG1 and Misc I/O */
  2132. mutex_lock(&power_domains->lock);
  2133. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2134. intel_power_well_enable(dev_priv, well);
  2135. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  2136. intel_power_well_enable(dev_priv, well);
  2137. mutex_unlock(&power_domains->lock);
  2138. skl_init_cdclk(dev_priv);
  2139. gen9_dbuf_enable(dev_priv);
  2140. if (resume && dev_priv->csr.dmc_payload)
  2141. intel_csr_load_program(dev_priv);
  2142. }
  2143. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  2144. {
  2145. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2146. struct i915_power_well *well;
  2147. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2148. gen9_dbuf_disable(dev_priv);
  2149. skl_uninit_cdclk(dev_priv);
  2150. /* The spec doesn't call for removing the reset handshake flag */
  2151. /* disable PG1 and Misc I/O */
  2152. mutex_lock(&power_domains->lock);
  2153. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  2154. intel_power_well_disable(dev_priv, well);
  2155. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2156. intel_power_well_disable(dev_priv, well);
  2157. mutex_unlock(&power_domains->lock);
  2158. }
  2159. void bxt_display_core_init(struct drm_i915_private *dev_priv,
  2160. bool resume)
  2161. {
  2162. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2163. struct i915_power_well *well;
  2164. uint32_t val;
  2165. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2166. /*
  2167. * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
  2168. * or else the reset will hang because there is no PCH to respond.
  2169. * Move the handshake programming to initialization sequence.
  2170. * Previously was left up to BIOS.
  2171. */
  2172. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  2173. val &= ~RESET_PCH_HANDSHAKE_ENABLE;
  2174. I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
  2175. /* Enable PG1 */
  2176. mutex_lock(&power_domains->lock);
  2177. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2178. intel_power_well_enable(dev_priv, well);
  2179. mutex_unlock(&power_domains->lock);
  2180. bxt_init_cdclk(dev_priv);
  2181. gen9_dbuf_enable(dev_priv);
  2182. if (resume && dev_priv->csr.dmc_payload)
  2183. intel_csr_load_program(dev_priv);
  2184. }
  2185. void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
  2186. {
  2187. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2188. struct i915_power_well *well;
  2189. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2190. gen9_dbuf_disable(dev_priv);
  2191. bxt_uninit_cdclk(dev_priv);
  2192. /* The spec doesn't call for removing the reset handshake flag */
  2193. /* Disable PG1 */
  2194. mutex_lock(&power_domains->lock);
  2195. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2196. intel_power_well_disable(dev_priv, well);
  2197. mutex_unlock(&power_domains->lock);
  2198. }
  2199. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  2200. {
  2201. struct i915_power_well *cmn_bc =
  2202. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2203. struct i915_power_well *cmn_d =
  2204. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  2205. /*
  2206. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  2207. * workaround never ever read DISPLAY_PHY_CONTROL, and
  2208. * instead maintain a shadow copy ourselves. Use the actual
  2209. * power well state and lane status to reconstruct the
  2210. * expected initial value.
  2211. */
  2212. dev_priv->chv_phy_control =
  2213. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  2214. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  2215. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  2216. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  2217. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  2218. /*
  2219. * If all lanes are disabled we leave the override disabled
  2220. * with all power down bits cleared to match the state we
  2221. * would use after disabling the port. Otherwise enable the
  2222. * override and set the lane powerdown bits accding to the
  2223. * current lane status.
  2224. */
  2225. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  2226. uint32_t status = I915_READ(DPLL(PIPE_A));
  2227. unsigned int mask;
  2228. mask = status & DPLL_PORTB_READY_MASK;
  2229. if (mask == 0xf)
  2230. mask = 0x0;
  2231. else
  2232. dev_priv->chv_phy_control |=
  2233. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  2234. dev_priv->chv_phy_control |=
  2235. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  2236. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  2237. if (mask == 0xf)
  2238. mask = 0x0;
  2239. else
  2240. dev_priv->chv_phy_control |=
  2241. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  2242. dev_priv->chv_phy_control |=
  2243. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  2244. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  2245. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  2246. } else {
  2247. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  2248. }
  2249. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  2250. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  2251. unsigned int mask;
  2252. mask = status & DPLL_PORTD_READY_MASK;
  2253. if (mask == 0xf)
  2254. mask = 0x0;
  2255. else
  2256. dev_priv->chv_phy_control |=
  2257. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  2258. dev_priv->chv_phy_control |=
  2259. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  2260. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  2261. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  2262. } else {
  2263. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  2264. }
  2265. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  2266. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  2267. dev_priv->chv_phy_control);
  2268. }
  2269. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  2270. {
  2271. struct i915_power_well *cmn =
  2272. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2273. struct i915_power_well *disp2d =
  2274. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  2275. /* If the display might be already active skip this */
  2276. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  2277. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  2278. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  2279. return;
  2280. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  2281. /* cmnlane needs DPLL registers */
  2282. disp2d->ops->enable(dev_priv, disp2d);
  2283. /*
  2284. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  2285. * Need to assert and de-assert PHY SB reset by gating the
  2286. * common lane power, then un-gating it.
  2287. * Simply ungating isn't enough to reset the PHY enough to get
  2288. * ports and lanes running.
  2289. */
  2290. cmn->ops->disable(dev_priv, cmn);
  2291. }
  2292. /**
  2293. * intel_power_domains_init_hw - initialize hardware power domain state
  2294. * @dev_priv: i915 device instance
  2295. * @resume: Called from resume code paths or not
  2296. *
  2297. * This function initializes the hardware power domain state and enables all
  2298. * power domains using intel_display_set_init_power().
  2299. */
  2300. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  2301. {
  2302. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2303. power_domains->initializing = true;
  2304. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  2305. skl_display_core_init(dev_priv, resume);
  2306. } else if (IS_GEN9_LP(dev_priv)) {
  2307. bxt_display_core_init(dev_priv, resume);
  2308. } else if (IS_CHERRYVIEW(dev_priv)) {
  2309. mutex_lock(&power_domains->lock);
  2310. chv_phy_control_init(dev_priv);
  2311. mutex_unlock(&power_domains->lock);
  2312. } else if (IS_VALLEYVIEW(dev_priv)) {
  2313. mutex_lock(&power_domains->lock);
  2314. vlv_cmnlane_wa(dev_priv);
  2315. mutex_unlock(&power_domains->lock);
  2316. }
  2317. /* For now, we need the power well to be always enabled. */
  2318. intel_display_set_init_power(dev_priv, true);
  2319. /* Disable power support if the user asked so. */
  2320. if (!i915.disable_power_well)
  2321. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  2322. intel_power_domains_sync_hw(dev_priv);
  2323. power_domains->initializing = false;
  2324. }
  2325. /**
  2326. * intel_power_domains_suspend - suspend power domain state
  2327. * @dev_priv: i915 device instance
  2328. *
  2329. * This function prepares the hardware power domain state before entering
  2330. * system suspend. It must be paired with intel_power_domains_init_hw().
  2331. */
  2332. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  2333. {
  2334. /*
  2335. * Even if power well support was disabled we still want to disable
  2336. * power wells while we are system suspended.
  2337. */
  2338. if (!i915.disable_power_well)
  2339. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2340. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  2341. skl_display_core_uninit(dev_priv);
  2342. else if (IS_GEN9_LP(dev_priv))
  2343. bxt_display_core_uninit(dev_priv);
  2344. }
  2345. /**
  2346. * intel_runtime_pm_get - grab a runtime pm reference
  2347. * @dev_priv: i915 device instance
  2348. *
  2349. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2350. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  2351. *
  2352. * Any runtime pm reference obtained by this function must have a symmetric
  2353. * call to intel_runtime_pm_put() to release the reference again.
  2354. */
  2355. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  2356. {
  2357. struct pci_dev *pdev = dev_priv->drm.pdev;
  2358. struct device *kdev = &pdev->dev;
  2359. pm_runtime_get_sync(kdev);
  2360. atomic_inc(&dev_priv->pm.wakeref_count);
  2361. assert_rpm_wakelock_held(dev_priv);
  2362. }
  2363. /**
  2364. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  2365. * @dev_priv: i915 device instance
  2366. *
  2367. * This function grabs a device-level runtime pm reference if the device is
  2368. * already in use and ensures that it is powered up.
  2369. *
  2370. * Any runtime pm reference obtained by this function must have a symmetric
  2371. * call to intel_runtime_pm_put() to release the reference again.
  2372. */
  2373. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  2374. {
  2375. struct pci_dev *pdev = dev_priv->drm.pdev;
  2376. struct device *kdev = &pdev->dev;
  2377. if (IS_ENABLED(CONFIG_PM)) {
  2378. int ret = pm_runtime_get_if_in_use(kdev);
  2379. /*
  2380. * In cases runtime PM is disabled by the RPM core and we get
  2381. * an -EINVAL return value we are not supposed to call this
  2382. * function, since the power state is undefined. This applies
  2383. * atm to the late/early system suspend/resume handlers.
  2384. */
  2385. WARN_ON_ONCE(ret < 0);
  2386. if (ret <= 0)
  2387. return false;
  2388. }
  2389. atomic_inc(&dev_priv->pm.wakeref_count);
  2390. assert_rpm_wakelock_held(dev_priv);
  2391. return true;
  2392. }
  2393. /**
  2394. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  2395. * @dev_priv: i915 device instance
  2396. *
  2397. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2398. * code to ensure the GTT or GT is on).
  2399. *
  2400. * It will _not_ power up the device but instead only check that it's powered
  2401. * on. Therefore it is only valid to call this functions from contexts where
  2402. * the device is known to be powered up and where trying to power it up would
  2403. * result in hilarity and deadlocks. That pretty much means only the system
  2404. * suspend/resume code where this is used to grab runtime pm references for
  2405. * delayed setup down in work items.
  2406. *
  2407. * Any runtime pm reference obtained by this function must have a symmetric
  2408. * call to intel_runtime_pm_put() to release the reference again.
  2409. */
  2410. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2411. {
  2412. struct pci_dev *pdev = dev_priv->drm.pdev;
  2413. struct device *kdev = &pdev->dev;
  2414. assert_rpm_wakelock_held(dev_priv);
  2415. pm_runtime_get_noresume(kdev);
  2416. atomic_inc(&dev_priv->pm.wakeref_count);
  2417. }
  2418. /**
  2419. * intel_runtime_pm_put - release a runtime pm reference
  2420. * @dev_priv: i915 device instance
  2421. *
  2422. * This function drops the device-level runtime pm reference obtained by
  2423. * intel_runtime_pm_get() and might power down the corresponding
  2424. * hardware block right away if this is the last reference.
  2425. */
  2426. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2427. {
  2428. struct pci_dev *pdev = dev_priv->drm.pdev;
  2429. struct device *kdev = &pdev->dev;
  2430. assert_rpm_wakelock_held(dev_priv);
  2431. atomic_dec(&dev_priv->pm.wakeref_count);
  2432. pm_runtime_mark_last_busy(kdev);
  2433. pm_runtime_put_autosuspend(kdev);
  2434. }
  2435. /**
  2436. * intel_runtime_pm_enable - enable runtime pm
  2437. * @dev_priv: i915 device instance
  2438. *
  2439. * This function enables runtime pm at the end of the driver load sequence.
  2440. *
  2441. * Note that this function does currently not enable runtime pm for the
  2442. * subordinate display power domains. That is only done on the first modeset
  2443. * using intel_display_set_init_power().
  2444. */
  2445. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2446. {
  2447. struct pci_dev *pdev = dev_priv->drm.pdev;
  2448. struct device *kdev = &pdev->dev;
  2449. pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */
  2450. pm_runtime_mark_last_busy(kdev);
  2451. /*
  2452. * Take a permanent reference to disable the RPM functionality and drop
  2453. * it only when unloading the driver. Use the low level get/put helpers,
  2454. * so the driver's own RPM reference tracking asserts also work on
  2455. * platforms without RPM support.
  2456. */
  2457. if (!HAS_RUNTIME_PM(dev_priv)) {
  2458. pm_runtime_dont_use_autosuspend(kdev);
  2459. pm_runtime_get_sync(kdev);
  2460. } else {
  2461. pm_runtime_use_autosuspend(kdev);
  2462. }
  2463. /*
  2464. * The core calls the driver load handler with an RPM reference held.
  2465. * We drop that here and will reacquire it during unloading in
  2466. * intel_power_domains_fini().
  2467. */
  2468. pm_runtime_put_autosuspend(kdev);
  2469. }