intel_ringbuffer.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /* Rough estimate of the typical request size, performing a flush,
  36. * set-context and then emitting the batch.
  37. */
  38. #define LEGACY_REQUEST_SIZE 200
  39. int __intel_ring_space(int head, int tail, int size)
  40. {
  41. int space = head - tail;
  42. if (space <= 0)
  43. space += size;
  44. return space - I915_RING_FREE_SPACE;
  45. }
  46. void intel_ring_update_space(struct intel_ring *ring)
  47. {
  48. if (ring->last_retired_head != -1) {
  49. ring->head = ring->last_retired_head;
  50. ring->last_retired_head = -1;
  51. }
  52. ring->space = __intel_ring_space(ring->head & HEAD_ADDR,
  53. ring->tail, ring->size);
  54. }
  55. static int
  56. gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  57. {
  58. struct intel_ring *ring = req->ring;
  59. u32 cmd;
  60. int ret;
  61. cmd = MI_FLUSH;
  62. if (mode & EMIT_INVALIDATE)
  63. cmd |= MI_READ_FLUSH;
  64. ret = intel_ring_begin(req, 2);
  65. if (ret)
  66. return ret;
  67. intel_ring_emit(ring, cmd);
  68. intel_ring_emit(ring, MI_NOOP);
  69. intel_ring_advance(ring);
  70. return 0;
  71. }
  72. static int
  73. gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  74. {
  75. struct intel_ring *ring = req->ring;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH;
  106. if (mode & EMIT_INVALIDATE) {
  107. cmd |= MI_EXE_FLUSH;
  108. if (IS_G4X(req->i915) || IS_GEN5(req->i915))
  109. cmd |= MI_INVALIDATE_ISP;
  110. }
  111. ret = intel_ring_begin(req, 2);
  112. if (ret)
  113. return ret;
  114. intel_ring_emit(ring, cmd);
  115. intel_ring_emit(ring, MI_NOOP);
  116. intel_ring_advance(ring);
  117. return 0;
  118. }
  119. /**
  120. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  121. * implementing two workarounds on gen6. From section 1.4.7.1
  122. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  123. *
  124. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  125. * produced by non-pipelined state commands), software needs to first
  126. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  127. * 0.
  128. *
  129. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  130. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  131. *
  132. * And the workaround for these two requires this workaround first:
  133. *
  134. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  135. * BEFORE the pipe-control with a post-sync op and no write-cache
  136. * flushes.
  137. *
  138. * And this last workaround is tricky because of the requirements on
  139. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  140. * volume 2 part 1:
  141. *
  142. * "1 of the following must also be set:
  143. * - Render Target Cache Flush Enable ([12] of DW1)
  144. * - Depth Cache Flush Enable ([0] of DW1)
  145. * - Stall at Pixel Scoreboard ([1] of DW1)
  146. * - Depth Stall ([13] of DW1)
  147. * - Post-Sync Operation ([13] of DW1)
  148. * - Notify Enable ([8] of DW1)"
  149. *
  150. * The cache flushes require the workaround flush that triggered this
  151. * one, so we can't use it. Depth stall would trigger the same.
  152. * Post-sync nonzero is what triggered this second workaround, so we
  153. * can't use that one either. Notify enable is IRQs, which aren't
  154. * really our business. That leaves only stall at scoreboard.
  155. */
  156. static int
  157. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  158. {
  159. struct intel_ring *ring = req->ring;
  160. u32 scratch_addr =
  161. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  162. int ret;
  163. ret = intel_ring_begin(req, 6);
  164. if (ret)
  165. return ret;
  166. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  167. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  168. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  169. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  170. intel_ring_emit(ring, 0); /* low dword */
  171. intel_ring_emit(ring, 0); /* high dword */
  172. intel_ring_emit(ring, MI_NOOP);
  173. intel_ring_advance(ring);
  174. ret = intel_ring_begin(req, 6);
  175. if (ret)
  176. return ret;
  177. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  178. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  179. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  180. intel_ring_emit(ring, 0);
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, MI_NOOP);
  183. intel_ring_advance(ring);
  184. return 0;
  185. }
  186. static int
  187. gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  188. {
  189. struct intel_ring *ring = req->ring;
  190. u32 scratch_addr =
  191. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  192. u32 flags = 0;
  193. int ret;
  194. /* Force SNB workarounds for PIPE_CONTROL flushes */
  195. ret = intel_emit_post_sync_nonzero_flush(req);
  196. if (ret)
  197. return ret;
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. if (mode & EMIT_FLUSH) {
  203. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  204. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  205. /*
  206. * Ensure that any following seqno writes only happen
  207. * when the render cache is indeed flushed.
  208. */
  209. flags |= PIPE_CONTROL_CS_STALL;
  210. }
  211. if (mode & EMIT_INVALIDATE) {
  212. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  213. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  218. /*
  219. * TLB invalidate requires a post-sync write.
  220. */
  221. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  222. }
  223. ret = intel_ring_begin(req, 4);
  224. if (ret)
  225. return ret;
  226. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  227. intel_ring_emit(ring, flags);
  228. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  229. intel_ring_emit(ring, 0);
  230. intel_ring_advance(ring);
  231. return 0;
  232. }
  233. static int
  234. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  235. {
  236. struct intel_ring *ring = req->ring;
  237. int ret;
  238. ret = intel_ring_begin(req, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring,
  243. PIPE_CONTROL_CS_STALL |
  244. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_emit(ring, 0);
  247. intel_ring_advance(ring);
  248. return 0;
  249. }
  250. static int
  251. gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  252. {
  253. struct intel_ring *ring = req->ring;
  254. u32 scratch_addr =
  255. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  256. u32 flags = 0;
  257. int ret;
  258. /*
  259. * Ensure that any following seqno writes only happen when the render
  260. * cache is indeed flushed.
  261. *
  262. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  263. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  264. * don't try to be clever and just set it unconditionally.
  265. */
  266. flags |= PIPE_CONTROL_CS_STALL;
  267. /* Just flush everything. Experiments have shown that reducing the
  268. * number of bits based on the write domains has little performance
  269. * impact.
  270. */
  271. if (mode & EMIT_FLUSH) {
  272. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  273. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  274. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  275. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  276. }
  277. if (mode & EMIT_INVALIDATE) {
  278. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  279. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  281. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  282. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  283. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  284. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  285. /*
  286. * TLB invalidate requires a post-sync write.
  287. */
  288. flags |= PIPE_CONTROL_QW_WRITE;
  289. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  290. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  291. /* Workaround: we must issue a pipe_control with CS-stall bit
  292. * set before a pipe_control command that has the state cache
  293. * invalidate bit set. */
  294. gen7_render_ring_cs_stall_wa(req);
  295. }
  296. ret = intel_ring_begin(req, 4);
  297. if (ret)
  298. return ret;
  299. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  300. intel_ring_emit(ring, flags);
  301. intel_ring_emit(ring, scratch_addr);
  302. intel_ring_emit(ring, 0);
  303. intel_ring_advance(ring);
  304. return 0;
  305. }
  306. static int
  307. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  308. u32 flags, u32 scratch_addr)
  309. {
  310. struct intel_ring *ring = req->ring;
  311. int ret;
  312. ret = intel_ring_begin(req, 6);
  313. if (ret)
  314. return ret;
  315. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  316. intel_ring_emit(ring, flags);
  317. intel_ring_emit(ring, scratch_addr);
  318. intel_ring_emit(ring, 0);
  319. intel_ring_emit(ring, 0);
  320. intel_ring_emit(ring, 0);
  321. intel_ring_advance(ring);
  322. return 0;
  323. }
  324. static int
  325. gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  326. {
  327. u32 scratch_addr =
  328. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  329. u32 flags = 0;
  330. int ret;
  331. flags |= PIPE_CONTROL_CS_STALL;
  332. if (mode & EMIT_FLUSH) {
  333. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  334. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  335. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  336. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  337. }
  338. if (mode & EMIT_INVALIDATE) {
  339. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  340. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  341. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  342. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  343. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  344. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  345. flags |= PIPE_CONTROL_QW_WRITE;
  346. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  347. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  348. ret = gen8_emit_pipe_control(req,
  349. PIPE_CONTROL_CS_STALL |
  350. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  351. 0);
  352. if (ret)
  353. return ret;
  354. }
  355. return gen8_emit_pipe_control(req, flags, scratch_addr);
  356. }
  357. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  358. {
  359. struct drm_i915_private *dev_priv = engine->i915;
  360. u32 addr;
  361. addr = dev_priv->status_page_dmah->busaddr;
  362. if (INTEL_GEN(dev_priv) >= 4)
  363. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  364. I915_WRITE(HWS_PGA, addr);
  365. }
  366. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  367. {
  368. struct drm_i915_private *dev_priv = engine->i915;
  369. i915_reg_t mmio;
  370. /* The ring status page addresses are no longer next to the rest of
  371. * the ring registers as of gen7.
  372. */
  373. if (IS_GEN7(dev_priv)) {
  374. switch (engine->id) {
  375. case RCS:
  376. mmio = RENDER_HWS_PGA_GEN7;
  377. break;
  378. case BCS:
  379. mmio = BLT_HWS_PGA_GEN7;
  380. break;
  381. /*
  382. * VCS2 actually doesn't exist on Gen7. Only shut up
  383. * gcc switch check warning
  384. */
  385. case VCS2:
  386. case VCS:
  387. mmio = BSD_HWS_PGA_GEN7;
  388. break;
  389. case VECS:
  390. mmio = VEBOX_HWS_PGA_GEN7;
  391. break;
  392. }
  393. } else if (IS_GEN6(dev_priv)) {
  394. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  395. } else {
  396. /* XXX: gen8 returns to sanity */
  397. mmio = RING_HWS_PGA(engine->mmio_base);
  398. }
  399. I915_WRITE(mmio, engine->status_page.ggtt_offset);
  400. POSTING_READ(mmio);
  401. /*
  402. * Flush the TLB for this page
  403. *
  404. * FIXME: These two bits have disappeared on gen8, so a question
  405. * arises: do we still need this and if so how should we go about
  406. * invalidating the TLB?
  407. */
  408. if (IS_GEN(dev_priv, 6, 7)) {
  409. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  410. /* ring should be idle before issuing a sync flush*/
  411. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  412. I915_WRITE(reg,
  413. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  414. INSTPM_SYNC_FLUSH));
  415. if (intel_wait_for_register(dev_priv,
  416. reg, INSTPM_SYNC_FLUSH, 0,
  417. 1000))
  418. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  419. engine->name);
  420. }
  421. }
  422. static bool stop_ring(struct intel_engine_cs *engine)
  423. {
  424. struct drm_i915_private *dev_priv = engine->i915;
  425. if (INTEL_GEN(dev_priv) > 2) {
  426. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  427. if (intel_wait_for_register(dev_priv,
  428. RING_MI_MODE(engine->mmio_base),
  429. MODE_IDLE,
  430. MODE_IDLE,
  431. 1000)) {
  432. DRM_ERROR("%s : timed out trying to stop ring\n",
  433. engine->name);
  434. /* Sometimes we observe that the idle flag is not
  435. * set even though the ring is empty. So double
  436. * check before giving up.
  437. */
  438. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  439. return false;
  440. }
  441. }
  442. I915_WRITE_CTL(engine, 0);
  443. I915_WRITE_HEAD(engine, 0);
  444. I915_WRITE_TAIL(engine, 0);
  445. if (INTEL_GEN(dev_priv) > 2) {
  446. (void)I915_READ_CTL(engine);
  447. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  448. }
  449. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  450. }
  451. static int init_ring_common(struct intel_engine_cs *engine)
  452. {
  453. struct drm_i915_private *dev_priv = engine->i915;
  454. struct intel_ring *ring = engine->buffer;
  455. int ret = 0;
  456. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  457. if (!stop_ring(engine)) {
  458. /* G45 ring initialization often fails to reset head to zero */
  459. DRM_DEBUG_KMS("%s head not reset to zero "
  460. "ctl %08x head %08x tail %08x start %08x\n",
  461. engine->name,
  462. I915_READ_CTL(engine),
  463. I915_READ_HEAD(engine),
  464. I915_READ_TAIL(engine),
  465. I915_READ_START(engine));
  466. if (!stop_ring(engine)) {
  467. DRM_ERROR("failed to set %s head to zero "
  468. "ctl %08x head %08x tail %08x start %08x\n",
  469. engine->name,
  470. I915_READ_CTL(engine),
  471. I915_READ_HEAD(engine),
  472. I915_READ_TAIL(engine),
  473. I915_READ_START(engine));
  474. ret = -EIO;
  475. goto out;
  476. }
  477. }
  478. if (HWS_NEEDS_PHYSICAL(dev_priv))
  479. ring_setup_phys_status_page(engine);
  480. else
  481. intel_ring_setup_status_page(engine);
  482. intel_engine_reset_breadcrumbs(engine);
  483. /* Enforce ordering by reading HEAD register back */
  484. I915_READ_HEAD(engine);
  485. /* Initialize the ring. This must happen _after_ we've cleared the ring
  486. * registers with the above sequence (the readback of the HEAD registers
  487. * also enforces ordering), otherwise the hw might lose the new ring
  488. * register values. */
  489. I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
  490. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  491. if (I915_READ_HEAD(engine))
  492. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  493. engine->name, I915_READ_HEAD(engine));
  494. intel_ring_update_space(ring);
  495. I915_WRITE_HEAD(engine, ring->head);
  496. I915_WRITE_TAIL(engine, ring->tail);
  497. (void)I915_READ_TAIL(engine);
  498. I915_WRITE_CTL(engine, RING_CTL_SIZE(ring->size) | RING_VALID);
  499. /* If the head is still not zero, the ring is dead */
  500. if (intel_wait_for_register_fw(dev_priv, RING_CTL(engine->mmio_base),
  501. RING_VALID, RING_VALID,
  502. 50)) {
  503. DRM_ERROR("%s initialization failed "
  504. "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
  505. engine->name,
  506. I915_READ_CTL(engine),
  507. I915_READ_CTL(engine) & RING_VALID,
  508. I915_READ_HEAD(engine), ring->head,
  509. I915_READ_TAIL(engine), ring->tail,
  510. I915_READ_START(engine),
  511. i915_ggtt_offset(ring->vma));
  512. ret = -EIO;
  513. goto out;
  514. }
  515. intel_engine_init_hangcheck(engine);
  516. out:
  517. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  518. return ret;
  519. }
  520. static void reset_ring_common(struct intel_engine_cs *engine,
  521. struct drm_i915_gem_request *request)
  522. {
  523. struct intel_ring *ring = request->ring;
  524. ring->head = request->postfix;
  525. ring->last_retired_head = -1;
  526. }
  527. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  528. {
  529. struct intel_ring *ring = req->ring;
  530. struct i915_workarounds *w = &req->i915->workarounds;
  531. int ret, i;
  532. if (w->count == 0)
  533. return 0;
  534. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  535. if (ret)
  536. return ret;
  537. ret = intel_ring_begin(req, (w->count * 2 + 2));
  538. if (ret)
  539. return ret;
  540. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  541. for (i = 0; i < w->count; i++) {
  542. intel_ring_emit_reg(ring, w->reg[i].addr);
  543. intel_ring_emit(ring, w->reg[i].value);
  544. }
  545. intel_ring_emit(ring, MI_NOOP);
  546. intel_ring_advance(ring);
  547. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  548. if (ret)
  549. return ret;
  550. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  551. return 0;
  552. }
  553. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  554. {
  555. int ret;
  556. ret = intel_ring_workarounds_emit(req);
  557. if (ret != 0)
  558. return ret;
  559. ret = i915_gem_render_state_emit(req);
  560. if (ret)
  561. return ret;
  562. return 0;
  563. }
  564. static int wa_add(struct drm_i915_private *dev_priv,
  565. i915_reg_t addr,
  566. const u32 mask, const u32 val)
  567. {
  568. const u32 idx = dev_priv->workarounds.count;
  569. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  570. return -ENOSPC;
  571. dev_priv->workarounds.reg[idx].addr = addr;
  572. dev_priv->workarounds.reg[idx].value = val;
  573. dev_priv->workarounds.reg[idx].mask = mask;
  574. dev_priv->workarounds.count++;
  575. return 0;
  576. }
  577. #define WA_REG(addr, mask, val) do { \
  578. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  579. if (r) \
  580. return r; \
  581. } while (0)
  582. #define WA_SET_BIT_MASKED(addr, mask) \
  583. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  584. #define WA_CLR_BIT_MASKED(addr, mask) \
  585. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  586. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  587. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  588. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  589. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  590. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  591. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  592. i915_reg_t reg)
  593. {
  594. struct drm_i915_private *dev_priv = engine->i915;
  595. struct i915_workarounds *wa = &dev_priv->workarounds;
  596. const uint32_t index = wa->hw_whitelist_count[engine->id];
  597. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  598. return -EINVAL;
  599. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  600. i915_mmio_reg_offset(reg));
  601. wa->hw_whitelist_count[engine->id]++;
  602. return 0;
  603. }
  604. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  605. {
  606. struct drm_i915_private *dev_priv = engine->i915;
  607. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  608. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  609. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  610. /* WaDisablePartialInstShootdown:bdw,chv */
  611. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  612. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  613. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  614. * workaround for for a possible hang in the unlikely event a TLB
  615. * invalidation occurs during a PSD flush.
  616. */
  617. /* WaForceEnableNonCoherent:bdw,chv */
  618. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  619. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  620. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  621. HDC_FORCE_NON_COHERENT);
  622. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  623. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  624. * polygons in the same 8x4 pixel/sample area to be processed without
  625. * stalling waiting for the earlier ones to write to Hierarchical Z
  626. * buffer."
  627. *
  628. * This optimization is off by default for BDW and CHV; turn it on.
  629. */
  630. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  631. /* Wa4x4STCOptimizationDisable:bdw,chv */
  632. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  633. /*
  634. * BSpec recommends 8x4 when MSAA is used,
  635. * however in practice 16x4 seems fastest.
  636. *
  637. * Note that PS/WM thread counts depend on the WIZ hashing
  638. * disable bit, which we don't touch here, but it's good
  639. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  640. */
  641. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  642. GEN6_WIZ_HASHING_MASK,
  643. GEN6_WIZ_HASHING_16x4);
  644. return 0;
  645. }
  646. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  647. {
  648. struct drm_i915_private *dev_priv = engine->i915;
  649. int ret;
  650. ret = gen8_init_workarounds(engine);
  651. if (ret)
  652. return ret;
  653. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  654. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  655. /* WaDisableDopClockGating:bdw */
  656. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  657. DOP_CLOCK_GATING_DISABLE);
  658. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  659. GEN8_SAMPLER_POWER_BYPASS_DIS);
  660. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  661. /* WaForceContextSaveRestoreNonCoherent:bdw */
  662. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  663. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  664. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  665. return 0;
  666. }
  667. static int chv_init_workarounds(struct intel_engine_cs *engine)
  668. {
  669. struct drm_i915_private *dev_priv = engine->i915;
  670. int ret;
  671. ret = gen8_init_workarounds(engine);
  672. if (ret)
  673. return ret;
  674. /* WaDisableThreadStallDopClockGating:chv */
  675. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  676. /* Improve HiZ throughput on CHV. */
  677. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  678. return 0;
  679. }
  680. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  681. {
  682. struct drm_i915_private *dev_priv = engine->i915;
  683. int ret;
  684. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
  685. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  686. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
  687. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  688. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  689. /* WaDisableKillLogic:bxt,skl,kbl */
  690. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  691. ECOCHK_DIS_TLB);
  692. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
  693. /* WaDisablePartialInstShootdown:skl,bxt,kbl */
  694. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  695. FLOW_CONTROL_ENABLE |
  696. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  697. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  698. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  699. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  700. /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
  701. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  702. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  703. GEN9_DG_MIRROR_FIX_ENABLE);
  704. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
  705. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  706. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  707. GEN9_RHWO_OPTIMIZATION_DISABLE);
  708. /*
  709. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  710. * but we do that in per ctx batchbuffer as there is an issue
  711. * with this register not getting restored on ctx restore
  712. */
  713. }
  714. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
  715. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  716. GEN9_ENABLE_GPGPU_PREEMPTION);
  717. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
  718. /* WaDisablePartialResolveInVc:skl,bxt,kbl */
  719. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  720. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  721. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
  722. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  723. GEN9_CCS_TLB_PREFETCH_ENABLE);
  724. /* WaDisableMaskBasedCammingInRCC:bxt */
  725. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  726. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  727. PIXEL_MASK_CAMMING_DISABLE);
  728. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
  729. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  730. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  731. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  732. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  733. * both tied to WaForceContextSaveRestoreNonCoherent
  734. * in some hsds for skl. We keep the tie for all gen9. The
  735. * documentation is a bit hazy and so we want to get common behaviour,
  736. * even though there is no clear evidence we would need both on kbl/bxt.
  737. * This area has been source of system hangs so we play it safe
  738. * and mimic the skl regardless of what bspec says.
  739. *
  740. * Use Force Non-Coherent whenever executing a 3D context. This
  741. * is a workaround for a possible hang in the unlikely event
  742. * a TLB invalidation occurs during a PSD flush.
  743. */
  744. /* WaForceEnableNonCoherent:skl,bxt,kbl */
  745. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  746. HDC_FORCE_NON_COHERENT);
  747. /* WaDisableHDCInvalidation:skl,bxt,kbl */
  748. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  749. BDW_DISABLE_HDC_INVALIDATION);
  750. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
  751. if (IS_SKYLAKE(dev_priv) ||
  752. IS_KABYLAKE(dev_priv) ||
  753. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  754. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  755. GEN8_SAMPLER_POWER_BYPASS_DIS);
  756. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
  757. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  758. /* WaOCLCoherentLineFlush:skl,bxt,kbl */
  759. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  760. GEN8_LQSC_FLUSH_COHERENT_LINES));
  761. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
  762. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  763. if (ret)
  764. return ret;
  765. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
  766. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  767. if (ret)
  768. return ret;
  769. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
  770. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  771. if (ret)
  772. return ret;
  773. return 0;
  774. }
  775. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  776. {
  777. struct drm_i915_private *dev_priv = engine->i915;
  778. u8 vals[3] = { 0, 0, 0 };
  779. unsigned int i;
  780. for (i = 0; i < 3; i++) {
  781. u8 ss;
  782. /*
  783. * Only consider slices where one, and only one, subslice has 7
  784. * EUs
  785. */
  786. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  787. continue;
  788. /*
  789. * subslice_7eu[i] != 0 (because of the check above) and
  790. * ss_max == 4 (maximum number of subslices possible per slice)
  791. *
  792. * -> 0 <= ss <= 3;
  793. */
  794. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  795. vals[i] = 3 - ss;
  796. }
  797. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  798. return 0;
  799. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  800. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  801. GEN9_IZ_HASHING_MASK(2) |
  802. GEN9_IZ_HASHING_MASK(1) |
  803. GEN9_IZ_HASHING_MASK(0),
  804. GEN9_IZ_HASHING(2, vals[2]) |
  805. GEN9_IZ_HASHING(1, vals[1]) |
  806. GEN9_IZ_HASHING(0, vals[0]));
  807. return 0;
  808. }
  809. static int skl_init_workarounds(struct intel_engine_cs *engine)
  810. {
  811. struct drm_i915_private *dev_priv = engine->i915;
  812. int ret;
  813. ret = gen9_init_workarounds(engine);
  814. if (ret)
  815. return ret;
  816. /*
  817. * Actual WA is to disable percontext preemption granularity control
  818. * until D0 which is the default case so this is equivalent to
  819. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  820. */
  821. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  822. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  823. /* WaEnableGapsTsvCreditFix:skl */
  824. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  825. GEN9_GAPS_TSV_CREDIT_DISABLE));
  826. /* WaDisableGafsUnitClkGating:skl */
  827. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  828. /* WaInPlaceDecompressionHang:skl */
  829. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  830. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  831. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  832. /* WaDisableLSQCROPERFforOCL:skl */
  833. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  834. if (ret)
  835. return ret;
  836. return skl_tune_iz_hashing(engine);
  837. }
  838. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  839. {
  840. struct drm_i915_private *dev_priv = engine->i915;
  841. int ret;
  842. ret = gen9_init_workarounds(engine);
  843. if (ret)
  844. return ret;
  845. /* WaStoreMultiplePTEenable:bxt */
  846. /* This is a requirement according to Hardware specification */
  847. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  848. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  849. /* WaSetClckGatingDisableMedia:bxt */
  850. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  851. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  852. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  853. }
  854. /* WaDisableThreadStallDopClockGating:bxt */
  855. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  856. STALL_DOP_GATING_DISABLE);
  857. /* WaDisablePooledEuLoadBalancingFix:bxt */
  858. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  859. WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
  860. GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
  861. }
  862. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  863. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  864. WA_SET_BIT_MASKED(
  865. GEN7_HALF_SLICE_CHICKEN1,
  866. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  867. }
  868. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  869. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  870. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  871. /* WaDisableLSQCROPERFforOCL:bxt */
  872. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  873. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  874. if (ret)
  875. return ret;
  876. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  877. if (ret)
  878. return ret;
  879. }
  880. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  881. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  882. I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
  883. L3_HIGH_PRIO_CREDITS(2));
  884. /* WaToEnableHwFixForPushConstHWBug:bxt */
  885. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  886. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  887. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  888. /* WaInPlaceDecompressionHang:bxt */
  889. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  890. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  891. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  892. return 0;
  893. }
  894. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  895. {
  896. struct drm_i915_private *dev_priv = engine->i915;
  897. int ret;
  898. ret = gen9_init_workarounds(engine);
  899. if (ret)
  900. return ret;
  901. /* WaEnableGapsTsvCreditFix:kbl */
  902. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  903. GEN9_GAPS_TSV_CREDIT_DISABLE));
  904. /* WaDisableDynamicCreditSharing:kbl */
  905. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  906. WA_SET_BIT(GAMT_CHKN_BIT_REG,
  907. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
  908. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  909. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  910. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  911. HDC_FENCE_DEST_SLM_DISABLE);
  912. /* WaToEnableHwFixForPushConstHWBug:kbl */
  913. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  914. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  915. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  916. /* WaDisableGafsUnitClkGating:kbl */
  917. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  918. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  919. WA_SET_BIT_MASKED(
  920. GEN7_HALF_SLICE_CHICKEN1,
  921. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  922. /* WaInPlaceDecompressionHang:kbl */
  923. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  924. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  925. /* WaDisableLSQCROPERFforOCL:kbl */
  926. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  927. if (ret)
  928. return ret;
  929. return 0;
  930. }
  931. int init_workarounds_ring(struct intel_engine_cs *engine)
  932. {
  933. struct drm_i915_private *dev_priv = engine->i915;
  934. WARN_ON(engine->id != RCS);
  935. dev_priv->workarounds.count = 0;
  936. dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
  937. if (IS_BROADWELL(dev_priv))
  938. return bdw_init_workarounds(engine);
  939. if (IS_CHERRYVIEW(dev_priv))
  940. return chv_init_workarounds(engine);
  941. if (IS_SKYLAKE(dev_priv))
  942. return skl_init_workarounds(engine);
  943. if (IS_BROXTON(dev_priv))
  944. return bxt_init_workarounds(engine);
  945. if (IS_KABYLAKE(dev_priv))
  946. return kbl_init_workarounds(engine);
  947. return 0;
  948. }
  949. static int init_render_ring(struct intel_engine_cs *engine)
  950. {
  951. struct drm_i915_private *dev_priv = engine->i915;
  952. int ret = init_ring_common(engine);
  953. if (ret)
  954. return ret;
  955. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  956. if (IS_GEN(dev_priv, 4, 6))
  957. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  958. /* We need to disable the AsyncFlip performance optimisations in order
  959. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  960. * programmed to '1' on all products.
  961. *
  962. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  963. */
  964. if (IS_GEN(dev_priv, 6, 7))
  965. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  966. /* Required for the hardware to program scanline values for waiting */
  967. /* WaEnableFlushTlbInvalidationMode:snb */
  968. if (IS_GEN6(dev_priv))
  969. I915_WRITE(GFX_MODE,
  970. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  971. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  972. if (IS_GEN7(dev_priv))
  973. I915_WRITE(GFX_MODE_GEN7,
  974. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  975. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  976. if (IS_GEN6(dev_priv)) {
  977. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  978. * "If this bit is set, STCunit will have LRA as replacement
  979. * policy. [...] This bit must be reset. LRA replacement
  980. * policy is not supported."
  981. */
  982. I915_WRITE(CACHE_MODE_0,
  983. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  984. }
  985. if (IS_GEN(dev_priv, 6, 7))
  986. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  987. if (INTEL_INFO(dev_priv)->gen >= 6)
  988. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  989. return init_workarounds_ring(engine);
  990. }
  991. static void render_ring_cleanup(struct intel_engine_cs *engine)
  992. {
  993. struct drm_i915_private *dev_priv = engine->i915;
  994. i915_vma_unpin_and_release(&dev_priv->semaphore);
  995. }
  996. static u32 *gen8_rcs_signal(struct drm_i915_gem_request *req, u32 *out)
  997. {
  998. struct drm_i915_private *dev_priv = req->i915;
  999. struct intel_engine_cs *waiter;
  1000. enum intel_engine_id id;
  1001. for_each_engine(waiter, dev_priv, id) {
  1002. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1003. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1004. continue;
  1005. *out++ = GFX_OP_PIPE_CONTROL(6);
  1006. *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1007. PIPE_CONTROL_QW_WRITE |
  1008. PIPE_CONTROL_CS_STALL);
  1009. *out++ = lower_32_bits(gtt_offset);
  1010. *out++ = upper_32_bits(gtt_offset);
  1011. *out++ = req->global_seqno;
  1012. *out++ = 0;
  1013. *out++ = (MI_SEMAPHORE_SIGNAL |
  1014. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1015. *out++ = 0;
  1016. }
  1017. return out;
  1018. }
  1019. static u32 *gen8_xcs_signal(struct drm_i915_gem_request *req, u32 *out)
  1020. {
  1021. struct drm_i915_private *dev_priv = req->i915;
  1022. struct intel_engine_cs *waiter;
  1023. enum intel_engine_id id;
  1024. for_each_engine(waiter, dev_priv, id) {
  1025. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1026. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1027. continue;
  1028. *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
  1029. *out++ = lower_32_bits(gtt_offset) | MI_FLUSH_DW_USE_GTT;
  1030. *out++ = upper_32_bits(gtt_offset);
  1031. *out++ = req->global_seqno;
  1032. *out++ = (MI_SEMAPHORE_SIGNAL |
  1033. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1034. *out++ = 0;
  1035. }
  1036. return out;
  1037. }
  1038. static u32 *gen6_signal(struct drm_i915_gem_request *req, u32 *out)
  1039. {
  1040. struct drm_i915_private *dev_priv = req->i915;
  1041. struct intel_engine_cs *engine;
  1042. enum intel_engine_id id;
  1043. int num_rings = 0;
  1044. for_each_engine(engine, dev_priv, id) {
  1045. i915_reg_t mbox_reg;
  1046. if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
  1047. continue;
  1048. mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
  1049. if (i915_mmio_reg_valid(mbox_reg)) {
  1050. *out++ = MI_LOAD_REGISTER_IMM(1);
  1051. *out++ = i915_mmio_reg_offset(mbox_reg);
  1052. *out++ = req->global_seqno;
  1053. num_rings++;
  1054. }
  1055. }
  1056. if (num_rings & 1)
  1057. *out++ = MI_NOOP;
  1058. return out;
  1059. }
  1060. static void i9xx_submit_request(struct drm_i915_gem_request *request)
  1061. {
  1062. struct drm_i915_private *dev_priv = request->i915;
  1063. i915_gem_request_submit(request);
  1064. I915_WRITE_TAIL(request->engine, request->tail);
  1065. }
  1066. static void i9xx_emit_breadcrumb(struct drm_i915_gem_request *req,
  1067. u32 *out)
  1068. {
  1069. *out++ = MI_STORE_DWORD_INDEX;
  1070. *out++ = I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT;
  1071. *out++ = req->global_seqno;
  1072. *out++ = MI_USER_INTERRUPT;
  1073. req->tail = intel_ring_offset(req->ring, out);
  1074. }
  1075. static const int i9xx_emit_breadcrumb_sz = 4;
  1076. /**
  1077. * gen6_sema_emit_breadcrumb - Update the semaphore mailbox registers
  1078. *
  1079. * @request - request to write to the ring
  1080. *
  1081. * Update the mailbox registers in the *other* rings with the current seqno.
  1082. * This acts like a signal in the canonical semaphore.
  1083. */
  1084. static void gen6_sema_emit_breadcrumb(struct drm_i915_gem_request *req,
  1085. u32 *out)
  1086. {
  1087. return i9xx_emit_breadcrumb(req,
  1088. req->engine->semaphore.signal(req, out));
  1089. }
  1090. static void gen8_render_emit_breadcrumb(struct drm_i915_gem_request *req,
  1091. u32 *out)
  1092. {
  1093. struct intel_engine_cs *engine = req->engine;
  1094. if (engine->semaphore.signal)
  1095. out = engine->semaphore.signal(req, out);
  1096. *out++ = GFX_OP_PIPE_CONTROL(6);
  1097. *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1098. PIPE_CONTROL_CS_STALL |
  1099. PIPE_CONTROL_QW_WRITE);
  1100. *out++ = intel_hws_seqno_address(engine);
  1101. *out++ = 0;
  1102. *out++ = req->global_seqno;
  1103. /* We're thrashing one dword of HWS. */
  1104. *out++ = 0;
  1105. *out++ = MI_USER_INTERRUPT;
  1106. *out++ = MI_NOOP;
  1107. req->tail = intel_ring_offset(req->ring, out);
  1108. }
  1109. static const int gen8_render_emit_breadcrumb_sz = 8;
  1110. /**
  1111. * intel_ring_sync - sync the waiter to the signaller on seqno
  1112. *
  1113. * @waiter - ring that is waiting
  1114. * @signaller - ring which has, or will signal
  1115. * @seqno - seqno which the waiter will block on
  1116. */
  1117. static int
  1118. gen8_ring_sync_to(struct drm_i915_gem_request *req,
  1119. struct drm_i915_gem_request *signal)
  1120. {
  1121. struct intel_ring *ring = req->ring;
  1122. struct drm_i915_private *dev_priv = req->i915;
  1123. u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
  1124. struct i915_hw_ppgtt *ppgtt;
  1125. int ret;
  1126. ret = intel_ring_begin(req, 4);
  1127. if (ret)
  1128. return ret;
  1129. intel_ring_emit(ring,
  1130. MI_SEMAPHORE_WAIT |
  1131. MI_SEMAPHORE_GLOBAL_GTT |
  1132. MI_SEMAPHORE_SAD_GTE_SDD);
  1133. intel_ring_emit(ring, signal->global_seqno);
  1134. intel_ring_emit(ring, lower_32_bits(offset));
  1135. intel_ring_emit(ring, upper_32_bits(offset));
  1136. intel_ring_advance(ring);
  1137. /* When the !RCS engines idle waiting upon a semaphore, they lose their
  1138. * pagetables and we must reload them before executing the batch.
  1139. * We do this on the i915_switch_context() following the wait and
  1140. * before the dispatch.
  1141. */
  1142. ppgtt = req->ctx->ppgtt;
  1143. if (ppgtt && req->engine->id != RCS)
  1144. ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
  1145. return 0;
  1146. }
  1147. static int
  1148. gen6_ring_sync_to(struct drm_i915_gem_request *req,
  1149. struct drm_i915_gem_request *signal)
  1150. {
  1151. struct intel_ring *ring = req->ring;
  1152. u32 dw1 = MI_SEMAPHORE_MBOX |
  1153. MI_SEMAPHORE_COMPARE |
  1154. MI_SEMAPHORE_REGISTER;
  1155. u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
  1156. int ret;
  1157. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1158. ret = intel_ring_begin(req, 4);
  1159. if (ret)
  1160. return ret;
  1161. intel_ring_emit(ring, dw1 | wait_mbox);
  1162. /* Throughout all of the GEM code, seqno passed implies our current
  1163. * seqno is >= the last seqno executed. However for hardware the
  1164. * comparison is strictly greater than.
  1165. */
  1166. intel_ring_emit(ring, signal->global_seqno - 1);
  1167. intel_ring_emit(ring, 0);
  1168. intel_ring_emit(ring, MI_NOOP);
  1169. intel_ring_advance(ring);
  1170. return 0;
  1171. }
  1172. static void
  1173. gen5_seqno_barrier(struct intel_engine_cs *engine)
  1174. {
  1175. /* MI_STORE are internally buffered by the GPU and not flushed
  1176. * either by MI_FLUSH or SyncFlush or any other combination of
  1177. * MI commands.
  1178. *
  1179. * "Only the submission of the store operation is guaranteed.
  1180. * The write result will be complete (coherent) some time later
  1181. * (this is practically a finite period but there is no guaranteed
  1182. * latency)."
  1183. *
  1184. * Empirically, we observe that we need a delay of at least 75us to
  1185. * be sure that the seqno write is visible by the CPU.
  1186. */
  1187. usleep_range(125, 250);
  1188. }
  1189. static void
  1190. gen6_seqno_barrier(struct intel_engine_cs *engine)
  1191. {
  1192. struct drm_i915_private *dev_priv = engine->i915;
  1193. /* Workaround to force correct ordering between irq and seqno writes on
  1194. * ivb (and maybe also on snb) by reading from a CS register (like
  1195. * ACTHD) before reading the status page.
  1196. *
  1197. * Note that this effectively stalls the read by the time it takes to
  1198. * do a memory transaction, which more or less ensures that the write
  1199. * from the GPU has sufficient time to invalidate the CPU cacheline.
  1200. * Alternatively we could delay the interrupt from the CS ring to give
  1201. * the write time to land, but that would incur a delay after every
  1202. * batch i.e. much more frequent than a delay when waiting for the
  1203. * interrupt (with the same net latency).
  1204. *
  1205. * Also note that to prevent whole machine hangs on gen7, we have to
  1206. * take the spinlock to guard against concurrent cacheline access.
  1207. */
  1208. spin_lock_irq(&dev_priv->uncore.lock);
  1209. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  1210. spin_unlock_irq(&dev_priv->uncore.lock);
  1211. }
  1212. static void
  1213. gen5_irq_enable(struct intel_engine_cs *engine)
  1214. {
  1215. gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
  1216. }
  1217. static void
  1218. gen5_irq_disable(struct intel_engine_cs *engine)
  1219. {
  1220. gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
  1221. }
  1222. static void
  1223. i9xx_irq_enable(struct intel_engine_cs *engine)
  1224. {
  1225. struct drm_i915_private *dev_priv = engine->i915;
  1226. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1227. I915_WRITE(IMR, dev_priv->irq_mask);
  1228. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1229. }
  1230. static void
  1231. i9xx_irq_disable(struct intel_engine_cs *engine)
  1232. {
  1233. struct drm_i915_private *dev_priv = engine->i915;
  1234. dev_priv->irq_mask |= engine->irq_enable_mask;
  1235. I915_WRITE(IMR, dev_priv->irq_mask);
  1236. }
  1237. static void
  1238. i8xx_irq_enable(struct intel_engine_cs *engine)
  1239. {
  1240. struct drm_i915_private *dev_priv = engine->i915;
  1241. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1242. I915_WRITE16(IMR, dev_priv->irq_mask);
  1243. POSTING_READ16(RING_IMR(engine->mmio_base));
  1244. }
  1245. static void
  1246. i8xx_irq_disable(struct intel_engine_cs *engine)
  1247. {
  1248. struct drm_i915_private *dev_priv = engine->i915;
  1249. dev_priv->irq_mask |= engine->irq_enable_mask;
  1250. I915_WRITE16(IMR, dev_priv->irq_mask);
  1251. }
  1252. static int
  1253. bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1254. {
  1255. struct intel_ring *ring = req->ring;
  1256. int ret;
  1257. ret = intel_ring_begin(req, 2);
  1258. if (ret)
  1259. return ret;
  1260. intel_ring_emit(ring, MI_FLUSH);
  1261. intel_ring_emit(ring, MI_NOOP);
  1262. intel_ring_advance(ring);
  1263. return 0;
  1264. }
  1265. static void
  1266. gen6_irq_enable(struct intel_engine_cs *engine)
  1267. {
  1268. struct drm_i915_private *dev_priv = engine->i915;
  1269. I915_WRITE_IMR(engine,
  1270. ~(engine->irq_enable_mask |
  1271. engine->irq_keep_mask));
  1272. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1273. }
  1274. static void
  1275. gen6_irq_disable(struct intel_engine_cs *engine)
  1276. {
  1277. struct drm_i915_private *dev_priv = engine->i915;
  1278. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1279. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1280. }
  1281. static void
  1282. hsw_vebox_irq_enable(struct intel_engine_cs *engine)
  1283. {
  1284. struct drm_i915_private *dev_priv = engine->i915;
  1285. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1286. gen6_unmask_pm_irq(dev_priv, engine->irq_enable_mask);
  1287. }
  1288. static void
  1289. hsw_vebox_irq_disable(struct intel_engine_cs *engine)
  1290. {
  1291. struct drm_i915_private *dev_priv = engine->i915;
  1292. I915_WRITE_IMR(engine, ~0);
  1293. gen6_mask_pm_irq(dev_priv, engine->irq_enable_mask);
  1294. }
  1295. static void
  1296. gen8_irq_enable(struct intel_engine_cs *engine)
  1297. {
  1298. struct drm_i915_private *dev_priv = engine->i915;
  1299. I915_WRITE_IMR(engine,
  1300. ~(engine->irq_enable_mask |
  1301. engine->irq_keep_mask));
  1302. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1303. }
  1304. static void
  1305. gen8_irq_disable(struct intel_engine_cs *engine)
  1306. {
  1307. struct drm_i915_private *dev_priv = engine->i915;
  1308. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1309. }
  1310. static int
  1311. i965_emit_bb_start(struct drm_i915_gem_request *req,
  1312. u64 offset, u32 length,
  1313. unsigned int dispatch_flags)
  1314. {
  1315. struct intel_ring *ring = req->ring;
  1316. int ret;
  1317. ret = intel_ring_begin(req, 2);
  1318. if (ret)
  1319. return ret;
  1320. intel_ring_emit(ring,
  1321. MI_BATCH_BUFFER_START |
  1322. MI_BATCH_GTT |
  1323. (dispatch_flags & I915_DISPATCH_SECURE ?
  1324. 0 : MI_BATCH_NON_SECURE_I965));
  1325. intel_ring_emit(ring, offset);
  1326. intel_ring_advance(ring);
  1327. return 0;
  1328. }
  1329. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1330. #define I830_BATCH_LIMIT (256*1024)
  1331. #define I830_TLB_ENTRIES (2)
  1332. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1333. static int
  1334. i830_emit_bb_start(struct drm_i915_gem_request *req,
  1335. u64 offset, u32 len,
  1336. unsigned int dispatch_flags)
  1337. {
  1338. struct intel_ring *ring = req->ring;
  1339. u32 cs_offset = i915_ggtt_offset(req->engine->scratch);
  1340. int ret;
  1341. ret = intel_ring_begin(req, 6);
  1342. if (ret)
  1343. return ret;
  1344. /* Evict the invalid PTE TLBs */
  1345. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1346. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1347. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1348. intel_ring_emit(ring, cs_offset);
  1349. intel_ring_emit(ring, 0xdeadbeef);
  1350. intel_ring_emit(ring, MI_NOOP);
  1351. intel_ring_advance(ring);
  1352. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1353. if (len > I830_BATCH_LIMIT)
  1354. return -ENOSPC;
  1355. ret = intel_ring_begin(req, 6 + 2);
  1356. if (ret)
  1357. return ret;
  1358. /* Blit the batch (which has now all relocs applied) to the
  1359. * stable batch scratch bo area (so that the CS never
  1360. * stumbles over its tlb invalidation bug) ...
  1361. */
  1362. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1363. intel_ring_emit(ring,
  1364. BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1365. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1366. intel_ring_emit(ring, cs_offset);
  1367. intel_ring_emit(ring, 4096);
  1368. intel_ring_emit(ring, offset);
  1369. intel_ring_emit(ring, MI_FLUSH);
  1370. intel_ring_emit(ring, MI_NOOP);
  1371. intel_ring_advance(ring);
  1372. /* ... and execute it. */
  1373. offset = cs_offset;
  1374. }
  1375. ret = intel_ring_begin(req, 2);
  1376. if (ret)
  1377. return ret;
  1378. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1379. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1380. 0 : MI_BATCH_NON_SECURE));
  1381. intel_ring_advance(ring);
  1382. return 0;
  1383. }
  1384. static int
  1385. i915_emit_bb_start(struct drm_i915_gem_request *req,
  1386. u64 offset, u32 len,
  1387. unsigned int dispatch_flags)
  1388. {
  1389. struct intel_ring *ring = req->ring;
  1390. int ret;
  1391. ret = intel_ring_begin(req, 2);
  1392. if (ret)
  1393. return ret;
  1394. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1395. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1396. 0 : MI_BATCH_NON_SECURE));
  1397. intel_ring_advance(ring);
  1398. return 0;
  1399. }
  1400. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  1401. {
  1402. struct drm_i915_private *dev_priv = engine->i915;
  1403. if (!dev_priv->status_page_dmah)
  1404. return;
  1405. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  1406. engine->status_page.page_addr = NULL;
  1407. }
  1408. static void cleanup_status_page(struct intel_engine_cs *engine)
  1409. {
  1410. struct i915_vma *vma;
  1411. struct drm_i915_gem_object *obj;
  1412. vma = fetch_and_zero(&engine->status_page.vma);
  1413. if (!vma)
  1414. return;
  1415. obj = vma->obj;
  1416. i915_vma_unpin(vma);
  1417. i915_vma_close(vma);
  1418. i915_gem_object_unpin_map(obj);
  1419. __i915_gem_object_release_unless_active(obj);
  1420. }
  1421. static int init_status_page(struct intel_engine_cs *engine)
  1422. {
  1423. struct drm_i915_gem_object *obj;
  1424. struct i915_vma *vma;
  1425. unsigned int flags;
  1426. void *vaddr;
  1427. int ret;
  1428. obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
  1429. if (IS_ERR(obj)) {
  1430. DRM_ERROR("Failed to allocate status page\n");
  1431. return PTR_ERR(obj);
  1432. }
  1433. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1434. if (ret)
  1435. goto err;
  1436. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  1437. if (IS_ERR(vma)) {
  1438. ret = PTR_ERR(vma);
  1439. goto err;
  1440. }
  1441. flags = PIN_GLOBAL;
  1442. if (!HAS_LLC(engine->i915))
  1443. /* On g33, we cannot place HWS above 256MiB, so
  1444. * restrict its pinning to the low mappable arena.
  1445. * Though this restriction is not documented for
  1446. * gen4, gen5, or byt, they also behave similarly
  1447. * and hang if the HWS is placed at the top of the
  1448. * GTT. To generalise, it appears that all !llc
  1449. * platforms have issues with us placing the HWS
  1450. * above the mappable region (even though we never
  1451. * actualy map it).
  1452. */
  1453. flags |= PIN_MAPPABLE;
  1454. ret = i915_vma_pin(vma, 0, 4096, flags);
  1455. if (ret)
  1456. goto err;
  1457. vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
  1458. if (IS_ERR(vaddr)) {
  1459. ret = PTR_ERR(vaddr);
  1460. goto err_unpin;
  1461. }
  1462. engine->status_page.vma = vma;
  1463. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  1464. engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
  1465. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1466. engine->name, i915_ggtt_offset(vma));
  1467. return 0;
  1468. err_unpin:
  1469. i915_vma_unpin(vma);
  1470. err:
  1471. i915_gem_object_put(obj);
  1472. return ret;
  1473. }
  1474. static int init_phys_status_page(struct intel_engine_cs *engine)
  1475. {
  1476. struct drm_i915_private *dev_priv = engine->i915;
  1477. dev_priv->status_page_dmah =
  1478. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  1479. if (!dev_priv->status_page_dmah)
  1480. return -ENOMEM;
  1481. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1482. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1483. return 0;
  1484. }
  1485. int intel_ring_pin(struct intel_ring *ring, unsigned int offset_bias)
  1486. {
  1487. unsigned int flags;
  1488. enum i915_map_type map;
  1489. struct i915_vma *vma = ring->vma;
  1490. void *addr;
  1491. int ret;
  1492. GEM_BUG_ON(ring->vaddr);
  1493. map = HAS_LLC(ring->engine->i915) ? I915_MAP_WB : I915_MAP_WC;
  1494. flags = PIN_GLOBAL;
  1495. if (offset_bias)
  1496. flags |= PIN_OFFSET_BIAS | offset_bias;
  1497. if (vma->obj->stolen)
  1498. flags |= PIN_MAPPABLE;
  1499. if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
  1500. if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
  1501. ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
  1502. else
  1503. ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
  1504. if (unlikely(ret))
  1505. return ret;
  1506. }
  1507. ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
  1508. if (unlikely(ret))
  1509. return ret;
  1510. if (i915_vma_is_map_and_fenceable(vma))
  1511. addr = (void __force *)i915_vma_pin_iomap(vma);
  1512. else
  1513. addr = i915_gem_object_pin_map(vma->obj, map);
  1514. if (IS_ERR(addr))
  1515. goto err;
  1516. ring->vaddr = addr;
  1517. return 0;
  1518. err:
  1519. i915_vma_unpin(vma);
  1520. return PTR_ERR(addr);
  1521. }
  1522. void intel_ring_unpin(struct intel_ring *ring)
  1523. {
  1524. GEM_BUG_ON(!ring->vma);
  1525. GEM_BUG_ON(!ring->vaddr);
  1526. if (i915_vma_is_map_and_fenceable(ring->vma))
  1527. i915_vma_unpin_iomap(ring->vma);
  1528. else
  1529. i915_gem_object_unpin_map(ring->vma->obj);
  1530. ring->vaddr = NULL;
  1531. i915_vma_unpin(ring->vma);
  1532. }
  1533. static struct i915_vma *
  1534. intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
  1535. {
  1536. struct drm_i915_gem_object *obj;
  1537. struct i915_vma *vma;
  1538. obj = i915_gem_object_create_stolen(dev_priv, size);
  1539. if (!obj)
  1540. obj = i915_gem_object_create(dev_priv, size);
  1541. if (IS_ERR(obj))
  1542. return ERR_CAST(obj);
  1543. /* mark ring buffers as read-only from GPU side by default */
  1544. obj->gt_ro = 1;
  1545. vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
  1546. if (IS_ERR(vma))
  1547. goto err;
  1548. return vma;
  1549. err:
  1550. i915_gem_object_put(obj);
  1551. return vma;
  1552. }
  1553. struct intel_ring *
  1554. intel_engine_create_ring(struct intel_engine_cs *engine, int size)
  1555. {
  1556. struct intel_ring *ring;
  1557. struct i915_vma *vma;
  1558. GEM_BUG_ON(!is_power_of_2(size));
  1559. GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
  1560. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1561. if (!ring)
  1562. return ERR_PTR(-ENOMEM);
  1563. ring->engine = engine;
  1564. INIT_LIST_HEAD(&ring->request_list);
  1565. ring->size = size;
  1566. /* Workaround an erratum on the i830 which causes a hang if
  1567. * the TAIL pointer points to within the last 2 cachelines
  1568. * of the buffer.
  1569. */
  1570. ring->effective_size = size;
  1571. if (IS_I830(engine->i915) || IS_I845G(engine->i915))
  1572. ring->effective_size -= 2 * CACHELINE_BYTES;
  1573. ring->last_retired_head = -1;
  1574. intel_ring_update_space(ring);
  1575. vma = intel_ring_create_vma(engine->i915, size);
  1576. if (IS_ERR(vma)) {
  1577. kfree(ring);
  1578. return ERR_CAST(vma);
  1579. }
  1580. ring->vma = vma;
  1581. return ring;
  1582. }
  1583. void
  1584. intel_ring_free(struct intel_ring *ring)
  1585. {
  1586. struct drm_i915_gem_object *obj = ring->vma->obj;
  1587. i915_vma_close(ring->vma);
  1588. __i915_gem_object_release_unless_active(obj);
  1589. kfree(ring);
  1590. }
  1591. static int context_pin(struct i915_gem_context *ctx, unsigned int flags)
  1592. {
  1593. struct i915_vma *vma = ctx->engine[RCS].state;
  1594. int ret;
  1595. /* Clear this page out of any CPU caches for coherent swap-in/out.
  1596. * We only want to do this on the first bind so that we do not stall
  1597. * on an active context (which by nature is already on the GPU).
  1598. */
  1599. if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
  1600. ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
  1601. if (ret)
  1602. return ret;
  1603. }
  1604. return i915_vma_pin(vma, 0, ctx->ggtt_alignment, PIN_GLOBAL | flags);
  1605. }
  1606. static int intel_ring_context_pin(struct intel_engine_cs *engine,
  1607. struct i915_gem_context *ctx)
  1608. {
  1609. struct intel_context *ce = &ctx->engine[engine->id];
  1610. int ret;
  1611. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1612. if (ce->pin_count++)
  1613. return 0;
  1614. if (ce->state) {
  1615. unsigned int flags;
  1616. flags = 0;
  1617. if (i915_gem_context_is_kernel(ctx))
  1618. flags = PIN_HIGH;
  1619. ret = context_pin(ctx, flags);
  1620. if (ret)
  1621. goto error;
  1622. }
  1623. /* The kernel context is only used as a placeholder for flushing the
  1624. * active context. It is never used for submitting user rendering and
  1625. * as such never requires the golden render context, and so we can skip
  1626. * emitting it when we switch to the kernel context. This is required
  1627. * as during eviction we cannot allocate and pin the renderstate in
  1628. * order to initialise the context.
  1629. */
  1630. if (i915_gem_context_is_kernel(ctx))
  1631. ce->initialised = true;
  1632. i915_gem_context_get(ctx);
  1633. return 0;
  1634. error:
  1635. ce->pin_count = 0;
  1636. return ret;
  1637. }
  1638. static void intel_ring_context_unpin(struct intel_engine_cs *engine,
  1639. struct i915_gem_context *ctx)
  1640. {
  1641. struct intel_context *ce = &ctx->engine[engine->id];
  1642. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1643. GEM_BUG_ON(ce->pin_count == 0);
  1644. if (--ce->pin_count)
  1645. return;
  1646. if (ce->state)
  1647. i915_vma_unpin(ce->state);
  1648. i915_gem_context_put(ctx);
  1649. }
  1650. static int intel_init_ring_buffer(struct intel_engine_cs *engine)
  1651. {
  1652. struct drm_i915_private *dev_priv = engine->i915;
  1653. struct intel_ring *ring;
  1654. int ret;
  1655. WARN_ON(engine->buffer);
  1656. intel_engine_setup_common(engine);
  1657. ret = intel_engine_init_common(engine);
  1658. if (ret)
  1659. goto error;
  1660. ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
  1661. if (IS_ERR(ring)) {
  1662. ret = PTR_ERR(ring);
  1663. goto error;
  1664. }
  1665. if (HWS_NEEDS_PHYSICAL(dev_priv)) {
  1666. WARN_ON(engine->id != RCS);
  1667. ret = init_phys_status_page(engine);
  1668. if (ret)
  1669. goto error;
  1670. } else {
  1671. ret = init_status_page(engine);
  1672. if (ret)
  1673. goto error;
  1674. }
  1675. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1676. ret = intel_ring_pin(ring, I915_GTT_PAGE_SIZE);
  1677. if (ret) {
  1678. intel_ring_free(ring);
  1679. goto error;
  1680. }
  1681. engine->buffer = ring;
  1682. return 0;
  1683. error:
  1684. intel_engine_cleanup(engine);
  1685. return ret;
  1686. }
  1687. void intel_engine_cleanup(struct intel_engine_cs *engine)
  1688. {
  1689. struct drm_i915_private *dev_priv;
  1690. dev_priv = engine->i915;
  1691. if (engine->buffer) {
  1692. WARN_ON(INTEL_GEN(dev_priv) > 2 &&
  1693. (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1694. intel_ring_unpin(engine->buffer);
  1695. intel_ring_free(engine->buffer);
  1696. engine->buffer = NULL;
  1697. }
  1698. if (engine->cleanup)
  1699. engine->cleanup(engine);
  1700. if (HWS_NEEDS_PHYSICAL(dev_priv)) {
  1701. WARN_ON(engine->id != RCS);
  1702. cleanup_phys_status_page(engine);
  1703. } else {
  1704. cleanup_status_page(engine);
  1705. }
  1706. intel_engine_cleanup_common(engine);
  1707. engine->i915 = NULL;
  1708. dev_priv->engine[engine->id] = NULL;
  1709. kfree(engine);
  1710. }
  1711. void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
  1712. {
  1713. struct intel_engine_cs *engine;
  1714. enum intel_engine_id id;
  1715. for_each_engine(engine, dev_priv, id) {
  1716. engine->buffer->head = engine->buffer->tail;
  1717. engine->buffer->last_retired_head = -1;
  1718. }
  1719. }
  1720. static int ring_request_alloc(struct drm_i915_gem_request *request)
  1721. {
  1722. int ret;
  1723. GEM_BUG_ON(!request->ctx->engine[request->engine->id].pin_count);
  1724. /* Flush enough space to reduce the likelihood of waiting after
  1725. * we start building the request - in which case we will just
  1726. * have to repeat work.
  1727. */
  1728. request->reserved_space += LEGACY_REQUEST_SIZE;
  1729. GEM_BUG_ON(!request->engine->buffer);
  1730. request->ring = request->engine->buffer;
  1731. ret = intel_ring_begin(request, 0);
  1732. if (ret)
  1733. return ret;
  1734. request->reserved_space -= LEGACY_REQUEST_SIZE;
  1735. return 0;
  1736. }
  1737. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  1738. {
  1739. struct intel_ring *ring = req->ring;
  1740. struct drm_i915_gem_request *target;
  1741. long timeout;
  1742. lockdep_assert_held(&req->i915->drm.struct_mutex);
  1743. intel_ring_update_space(ring);
  1744. if (ring->space >= bytes)
  1745. return 0;
  1746. /*
  1747. * Space is reserved in the ringbuffer for finalising the request,
  1748. * as that cannot be allowed to fail. During request finalisation,
  1749. * reserved_space is set to 0 to stop the overallocation and the
  1750. * assumption is that then we never need to wait (which has the
  1751. * risk of failing with EINTR).
  1752. *
  1753. * See also i915_gem_request_alloc() and i915_add_request().
  1754. */
  1755. GEM_BUG_ON(!req->reserved_space);
  1756. list_for_each_entry(target, &ring->request_list, ring_link) {
  1757. unsigned space;
  1758. /* Would completion of this request free enough space? */
  1759. space = __intel_ring_space(target->postfix, ring->tail,
  1760. ring->size);
  1761. if (space >= bytes)
  1762. break;
  1763. }
  1764. if (WARN_ON(&target->ring_link == &ring->request_list))
  1765. return -ENOSPC;
  1766. timeout = i915_wait_request(target,
  1767. I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
  1768. MAX_SCHEDULE_TIMEOUT);
  1769. if (timeout < 0)
  1770. return timeout;
  1771. i915_gem_request_retire_upto(target);
  1772. intel_ring_update_space(ring);
  1773. GEM_BUG_ON(ring->space < bytes);
  1774. return 0;
  1775. }
  1776. int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  1777. {
  1778. struct intel_ring *ring = req->ring;
  1779. int remain_actual = ring->size - ring->tail;
  1780. int remain_usable = ring->effective_size - ring->tail;
  1781. int bytes = num_dwords * sizeof(u32);
  1782. int total_bytes, wait_bytes;
  1783. bool need_wrap = false;
  1784. total_bytes = bytes + req->reserved_space;
  1785. if (unlikely(bytes > remain_usable)) {
  1786. /*
  1787. * Not enough space for the basic request. So need to flush
  1788. * out the remainder and then wait for base + reserved.
  1789. */
  1790. wait_bytes = remain_actual + total_bytes;
  1791. need_wrap = true;
  1792. } else if (unlikely(total_bytes > remain_usable)) {
  1793. /*
  1794. * The base request will fit but the reserved space
  1795. * falls off the end. So we don't need an immediate wrap
  1796. * and only need to effectively wait for the reserved
  1797. * size space from the start of ringbuffer.
  1798. */
  1799. wait_bytes = remain_actual + req->reserved_space;
  1800. } else {
  1801. /* No wrapping required, just waiting. */
  1802. wait_bytes = total_bytes;
  1803. }
  1804. if (wait_bytes > ring->space) {
  1805. int ret = wait_for_space(req, wait_bytes);
  1806. if (unlikely(ret))
  1807. return ret;
  1808. }
  1809. if (unlikely(need_wrap)) {
  1810. GEM_BUG_ON(remain_actual > ring->space);
  1811. GEM_BUG_ON(ring->tail + remain_actual > ring->size);
  1812. /* Fill the tail with MI_NOOP */
  1813. memset(ring->vaddr + ring->tail, 0, remain_actual);
  1814. ring->tail = 0;
  1815. ring->space -= remain_actual;
  1816. }
  1817. ring->space -= bytes;
  1818. GEM_BUG_ON(ring->space < 0);
  1819. return 0;
  1820. }
  1821. /* Align the ring tail to a cacheline boundary */
  1822. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1823. {
  1824. struct intel_ring *ring = req->ring;
  1825. int num_dwords =
  1826. (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1827. int ret;
  1828. if (num_dwords == 0)
  1829. return 0;
  1830. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1831. ret = intel_ring_begin(req, num_dwords);
  1832. if (ret)
  1833. return ret;
  1834. while (num_dwords--)
  1835. intel_ring_emit(ring, MI_NOOP);
  1836. intel_ring_advance(ring);
  1837. return 0;
  1838. }
  1839. static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
  1840. {
  1841. struct drm_i915_private *dev_priv = request->i915;
  1842. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1843. /* Every tail move must follow the sequence below */
  1844. /* Disable notification that the ring is IDLE. The GT
  1845. * will then assume that it is busy and bring it out of rc6.
  1846. */
  1847. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1848. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1849. /* Clear the context id. Here be magic! */
  1850. I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
  1851. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1852. if (intel_wait_for_register_fw(dev_priv,
  1853. GEN6_BSD_SLEEP_PSMI_CONTROL,
  1854. GEN6_BSD_SLEEP_INDICATOR,
  1855. 0,
  1856. 50))
  1857. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1858. /* Now that the ring is fully powered up, update the tail */
  1859. i9xx_submit_request(request);
  1860. /* Let the ring send IDLE messages to the GT again,
  1861. * and so let it sleep to conserve power when idle.
  1862. */
  1863. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1864. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1865. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1866. }
  1867. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1868. {
  1869. struct intel_ring *ring = req->ring;
  1870. uint32_t cmd;
  1871. int ret;
  1872. ret = intel_ring_begin(req, 4);
  1873. if (ret)
  1874. return ret;
  1875. cmd = MI_FLUSH_DW;
  1876. if (INTEL_GEN(req->i915) >= 8)
  1877. cmd += 1;
  1878. /* We always require a command barrier so that subsequent
  1879. * commands, such as breadcrumb interrupts, are strictly ordered
  1880. * wrt the contents of the write cache being flushed to memory
  1881. * (and thus being coherent from the CPU).
  1882. */
  1883. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1884. /*
  1885. * Bspec vol 1c.5 - video engine command streamer:
  1886. * "If ENABLED, all TLBs will be invalidated once the flush
  1887. * operation is complete. This bit is only valid when the
  1888. * Post-Sync Operation field is a value of 1h or 3h."
  1889. */
  1890. if (mode & EMIT_INVALIDATE)
  1891. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1892. intel_ring_emit(ring, cmd);
  1893. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1894. if (INTEL_GEN(req->i915) >= 8) {
  1895. intel_ring_emit(ring, 0); /* upper addr */
  1896. intel_ring_emit(ring, 0); /* value */
  1897. } else {
  1898. intel_ring_emit(ring, 0);
  1899. intel_ring_emit(ring, MI_NOOP);
  1900. }
  1901. intel_ring_advance(ring);
  1902. return 0;
  1903. }
  1904. static int
  1905. gen8_emit_bb_start(struct drm_i915_gem_request *req,
  1906. u64 offset, u32 len,
  1907. unsigned int dispatch_flags)
  1908. {
  1909. struct intel_ring *ring = req->ring;
  1910. bool ppgtt = USES_PPGTT(req->i915) &&
  1911. !(dispatch_flags & I915_DISPATCH_SECURE);
  1912. int ret;
  1913. ret = intel_ring_begin(req, 4);
  1914. if (ret)
  1915. return ret;
  1916. /* FIXME(BDW): Address space and security selectors. */
  1917. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  1918. (dispatch_flags & I915_DISPATCH_RS ?
  1919. MI_BATCH_RESOURCE_STREAMER : 0));
  1920. intel_ring_emit(ring, lower_32_bits(offset));
  1921. intel_ring_emit(ring, upper_32_bits(offset));
  1922. intel_ring_emit(ring, MI_NOOP);
  1923. intel_ring_advance(ring);
  1924. return 0;
  1925. }
  1926. static int
  1927. hsw_emit_bb_start(struct drm_i915_gem_request *req,
  1928. u64 offset, u32 len,
  1929. unsigned int dispatch_flags)
  1930. {
  1931. struct intel_ring *ring = req->ring;
  1932. int ret;
  1933. ret = intel_ring_begin(req, 2);
  1934. if (ret)
  1935. return ret;
  1936. intel_ring_emit(ring,
  1937. MI_BATCH_BUFFER_START |
  1938. (dispatch_flags & I915_DISPATCH_SECURE ?
  1939. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  1940. (dispatch_flags & I915_DISPATCH_RS ?
  1941. MI_BATCH_RESOURCE_STREAMER : 0));
  1942. /* bit0-7 is the length on GEN6+ */
  1943. intel_ring_emit(ring, offset);
  1944. intel_ring_advance(ring);
  1945. return 0;
  1946. }
  1947. static int
  1948. gen6_emit_bb_start(struct drm_i915_gem_request *req,
  1949. u64 offset, u32 len,
  1950. unsigned int dispatch_flags)
  1951. {
  1952. struct intel_ring *ring = req->ring;
  1953. int ret;
  1954. ret = intel_ring_begin(req, 2);
  1955. if (ret)
  1956. return ret;
  1957. intel_ring_emit(ring,
  1958. MI_BATCH_BUFFER_START |
  1959. (dispatch_flags & I915_DISPATCH_SECURE ?
  1960. 0 : MI_BATCH_NON_SECURE_I965));
  1961. /* bit0-7 is the length on GEN6+ */
  1962. intel_ring_emit(ring, offset);
  1963. intel_ring_advance(ring);
  1964. return 0;
  1965. }
  1966. /* Blitter support (SandyBridge+) */
  1967. static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1968. {
  1969. struct intel_ring *ring = req->ring;
  1970. uint32_t cmd;
  1971. int ret;
  1972. ret = intel_ring_begin(req, 4);
  1973. if (ret)
  1974. return ret;
  1975. cmd = MI_FLUSH_DW;
  1976. if (INTEL_GEN(req->i915) >= 8)
  1977. cmd += 1;
  1978. /* We always require a command barrier so that subsequent
  1979. * commands, such as breadcrumb interrupts, are strictly ordered
  1980. * wrt the contents of the write cache being flushed to memory
  1981. * (and thus being coherent from the CPU).
  1982. */
  1983. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1984. /*
  1985. * Bspec vol 1c.3 - blitter engine command streamer:
  1986. * "If ENABLED, all TLBs will be invalidated once the flush
  1987. * operation is complete. This bit is only valid when the
  1988. * Post-Sync Operation field is a value of 1h or 3h."
  1989. */
  1990. if (mode & EMIT_INVALIDATE)
  1991. cmd |= MI_INVALIDATE_TLB;
  1992. intel_ring_emit(ring, cmd);
  1993. intel_ring_emit(ring,
  1994. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1995. if (INTEL_GEN(req->i915) >= 8) {
  1996. intel_ring_emit(ring, 0); /* upper addr */
  1997. intel_ring_emit(ring, 0); /* value */
  1998. } else {
  1999. intel_ring_emit(ring, 0);
  2000. intel_ring_emit(ring, MI_NOOP);
  2001. }
  2002. intel_ring_advance(ring);
  2003. return 0;
  2004. }
  2005. static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
  2006. struct intel_engine_cs *engine)
  2007. {
  2008. struct drm_i915_gem_object *obj;
  2009. int ret, i;
  2010. if (!i915.semaphores)
  2011. return;
  2012. if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore) {
  2013. struct i915_vma *vma;
  2014. obj = i915_gem_object_create(dev_priv, PAGE_SIZE);
  2015. if (IS_ERR(obj))
  2016. goto err;
  2017. vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
  2018. if (IS_ERR(vma))
  2019. goto err_obj;
  2020. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  2021. if (ret)
  2022. goto err_obj;
  2023. ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
  2024. if (ret)
  2025. goto err_obj;
  2026. dev_priv->semaphore = vma;
  2027. }
  2028. if (INTEL_GEN(dev_priv) >= 8) {
  2029. u32 offset = i915_ggtt_offset(dev_priv->semaphore);
  2030. engine->semaphore.sync_to = gen8_ring_sync_to;
  2031. engine->semaphore.signal = gen8_xcs_signal;
  2032. for (i = 0; i < I915_NUM_ENGINES; i++) {
  2033. u32 ring_offset;
  2034. if (i != engine->id)
  2035. ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
  2036. else
  2037. ring_offset = MI_SEMAPHORE_SYNC_INVALID;
  2038. engine->semaphore.signal_ggtt[i] = ring_offset;
  2039. }
  2040. } else if (INTEL_GEN(dev_priv) >= 6) {
  2041. engine->semaphore.sync_to = gen6_ring_sync_to;
  2042. engine->semaphore.signal = gen6_signal;
  2043. /*
  2044. * The current semaphore is only applied on pre-gen8
  2045. * platform. And there is no VCS2 ring on the pre-gen8
  2046. * platform. So the semaphore between RCS and VCS2 is
  2047. * initialized as INVALID. Gen8 will initialize the
  2048. * sema between VCS2 and RCS later.
  2049. */
  2050. for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
  2051. static const struct {
  2052. u32 wait_mbox;
  2053. i915_reg_t mbox_reg;
  2054. } sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
  2055. [RCS_HW] = {
  2056. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
  2057. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
  2058. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
  2059. },
  2060. [VCS_HW] = {
  2061. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
  2062. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
  2063. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
  2064. },
  2065. [BCS_HW] = {
  2066. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
  2067. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
  2068. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
  2069. },
  2070. [VECS_HW] = {
  2071. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
  2072. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
  2073. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
  2074. },
  2075. };
  2076. u32 wait_mbox;
  2077. i915_reg_t mbox_reg;
  2078. if (i == engine->hw_id) {
  2079. wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
  2080. mbox_reg = GEN6_NOSYNC;
  2081. } else {
  2082. wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
  2083. mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
  2084. }
  2085. engine->semaphore.mbox.wait[i] = wait_mbox;
  2086. engine->semaphore.mbox.signal[i] = mbox_reg;
  2087. }
  2088. }
  2089. return;
  2090. err_obj:
  2091. i915_gem_object_put(obj);
  2092. err:
  2093. DRM_DEBUG_DRIVER("Failed to allocate space for semaphores, disabling\n");
  2094. i915.semaphores = 0;
  2095. }
  2096. static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
  2097. struct intel_engine_cs *engine)
  2098. {
  2099. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
  2100. if (INTEL_GEN(dev_priv) >= 8) {
  2101. engine->irq_enable = gen8_irq_enable;
  2102. engine->irq_disable = gen8_irq_disable;
  2103. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2104. } else if (INTEL_GEN(dev_priv) >= 6) {
  2105. engine->irq_enable = gen6_irq_enable;
  2106. engine->irq_disable = gen6_irq_disable;
  2107. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2108. } else if (INTEL_GEN(dev_priv) >= 5) {
  2109. engine->irq_enable = gen5_irq_enable;
  2110. engine->irq_disable = gen5_irq_disable;
  2111. engine->irq_seqno_barrier = gen5_seqno_barrier;
  2112. } else if (INTEL_GEN(dev_priv) >= 3) {
  2113. engine->irq_enable = i9xx_irq_enable;
  2114. engine->irq_disable = i9xx_irq_disable;
  2115. } else {
  2116. engine->irq_enable = i8xx_irq_enable;
  2117. engine->irq_disable = i8xx_irq_disable;
  2118. }
  2119. }
  2120. static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
  2121. struct intel_engine_cs *engine)
  2122. {
  2123. intel_ring_init_irq(dev_priv, engine);
  2124. intel_ring_init_semaphores(dev_priv, engine);
  2125. engine->init_hw = init_ring_common;
  2126. engine->reset_hw = reset_ring_common;
  2127. engine->context_pin = intel_ring_context_pin;
  2128. engine->context_unpin = intel_ring_context_unpin;
  2129. engine->request_alloc = ring_request_alloc;
  2130. engine->emit_breadcrumb = i9xx_emit_breadcrumb;
  2131. engine->emit_breadcrumb_sz = i9xx_emit_breadcrumb_sz;
  2132. if (i915.semaphores) {
  2133. int num_rings;
  2134. engine->emit_breadcrumb = gen6_sema_emit_breadcrumb;
  2135. num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1;
  2136. if (INTEL_GEN(dev_priv) >= 8) {
  2137. engine->emit_breadcrumb_sz += num_rings * 6;
  2138. } else {
  2139. engine->emit_breadcrumb_sz += num_rings * 3;
  2140. if (num_rings & 1)
  2141. engine->emit_breadcrumb_sz++;
  2142. }
  2143. }
  2144. engine->submit_request = i9xx_submit_request;
  2145. if (INTEL_GEN(dev_priv) >= 8)
  2146. engine->emit_bb_start = gen8_emit_bb_start;
  2147. else if (INTEL_GEN(dev_priv) >= 6)
  2148. engine->emit_bb_start = gen6_emit_bb_start;
  2149. else if (INTEL_GEN(dev_priv) >= 4)
  2150. engine->emit_bb_start = i965_emit_bb_start;
  2151. else if (IS_I830(dev_priv) || IS_I845G(dev_priv))
  2152. engine->emit_bb_start = i830_emit_bb_start;
  2153. else
  2154. engine->emit_bb_start = i915_emit_bb_start;
  2155. }
  2156. int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
  2157. {
  2158. struct drm_i915_private *dev_priv = engine->i915;
  2159. int ret;
  2160. intel_ring_default_vfuncs(dev_priv, engine);
  2161. if (HAS_L3_DPF(dev_priv))
  2162. engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2163. if (INTEL_GEN(dev_priv) >= 8) {
  2164. engine->init_context = intel_rcs_ctx_init;
  2165. engine->emit_breadcrumb = gen8_render_emit_breadcrumb;
  2166. engine->emit_breadcrumb_sz = gen8_render_emit_breadcrumb_sz;
  2167. engine->emit_flush = gen8_render_ring_flush;
  2168. if (i915.semaphores) {
  2169. int num_rings;
  2170. engine->semaphore.signal = gen8_rcs_signal;
  2171. num_rings =
  2172. hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1;
  2173. engine->emit_breadcrumb_sz += num_rings * 6;
  2174. }
  2175. } else if (INTEL_GEN(dev_priv) >= 6) {
  2176. engine->init_context = intel_rcs_ctx_init;
  2177. engine->emit_flush = gen7_render_ring_flush;
  2178. if (IS_GEN6(dev_priv))
  2179. engine->emit_flush = gen6_render_ring_flush;
  2180. } else if (IS_GEN5(dev_priv)) {
  2181. engine->emit_flush = gen4_render_ring_flush;
  2182. } else {
  2183. if (INTEL_GEN(dev_priv) < 4)
  2184. engine->emit_flush = gen2_render_ring_flush;
  2185. else
  2186. engine->emit_flush = gen4_render_ring_flush;
  2187. engine->irq_enable_mask = I915_USER_INTERRUPT;
  2188. }
  2189. if (IS_HASWELL(dev_priv))
  2190. engine->emit_bb_start = hsw_emit_bb_start;
  2191. engine->init_hw = init_render_ring;
  2192. engine->cleanup = render_ring_cleanup;
  2193. ret = intel_init_ring_buffer(engine);
  2194. if (ret)
  2195. return ret;
  2196. if (INTEL_GEN(dev_priv) >= 6) {
  2197. ret = intel_engine_create_scratch(engine, PAGE_SIZE);
  2198. if (ret)
  2199. return ret;
  2200. } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
  2201. ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
  2202. if (ret)
  2203. return ret;
  2204. }
  2205. return 0;
  2206. }
  2207. int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
  2208. {
  2209. struct drm_i915_private *dev_priv = engine->i915;
  2210. intel_ring_default_vfuncs(dev_priv, engine);
  2211. if (INTEL_GEN(dev_priv) >= 6) {
  2212. /* gen6 bsd needs a special wa for tail updates */
  2213. if (IS_GEN6(dev_priv))
  2214. engine->submit_request = gen6_bsd_submit_request;
  2215. engine->emit_flush = gen6_bsd_ring_flush;
  2216. if (INTEL_GEN(dev_priv) < 8)
  2217. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2218. } else {
  2219. engine->mmio_base = BSD_RING_BASE;
  2220. engine->emit_flush = bsd_ring_flush;
  2221. if (IS_GEN5(dev_priv))
  2222. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2223. else
  2224. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2225. }
  2226. return intel_init_ring_buffer(engine);
  2227. }
  2228. /**
  2229. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2230. */
  2231. int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
  2232. {
  2233. struct drm_i915_private *dev_priv = engine->i915;
  2234. intel_ring_default_vfuncs(dev_priv, engine);
  2235. engine->emit_flush = gen6_bsd_ring_flush;
  2236. return intel_init_ring_buffer(engine);
  2237. }
  2238. int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
  2239. {
  2240. struct drm_i915_private *dev_priv = engine->i915;
  2241. intel_ring_default_vfuncs(dev_priv, engine);
  2242. engine->emit_flush = gen6_ring_flush;
  2243. if (INTEL_GEN(dev_priv) < 8)
  2244. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2245. return intel_init_ring_buffer(engine);
  2246. }
  2247. int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
  2248. {
  2249. struct drm_i915_private *dev_priv = engine->i915;
  2250. intel_ring_default_vfuncs(dev_priv, engine);
  2251. engine->emit_flush = gen6_ring_flush;
  2252. if (INTEL_GEN(dev_priv) < 8) {
  2253. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2254. engine->irq_enable = hsw_vebox_irq_enable;
  2255. engine->irq_disable = hsw_vebox_irq_disable;
  2256. }
  2257. return intel_init_ring_buffer(engine);
  2258. }