intel_hdmi.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  40. {
  41. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  42. }
  43. static void
  44. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  45. {
  46. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  47. struct drm_i915_private *dev_priv = to_i915(dev);
  48. uint32_t enabled_bits;
  49. enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  50. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  51. "HDMI port enabled, expecting disabled\n");
  52. }
  53. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  54. {
  55. struct intel_digital_port *intel_dig_port =
  56. container_of(encoder, struct intel_digital_port, base.base);
  57. return &intel_dig_port->hdmi;
  58. }
  59. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  60. {
  61. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  62. }
  63. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  64. {
  65. switch (type) {
  66. case HDMI_INFOFRAME_TYPE_AVI:
  67. return VIDEO_DIP_SELECT_AVI;
  68. case HDMI_INFOFRAME_TYPE_SPD:
  69. return VIDEO_DIP_SELECT_SPD;
  70. case HDMI_INFOFRAME_TYPE_VENDOR:
  71. return VIDEO_DIP_SELECT_VENDOR;
  72. default:
  73. MISSING_CASE(type);
  74. return 0;
  75. }
  76. }
  77. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  78. {
  79. switch (type) {
  80. case HDMI_INFOFRAME_TYPE_AVI:
  81. return VIDEO_DIP_ENABLE_AVI;
  82. case HDMI_INFOFRAME_TYPE_SPD:
  83. return VIDEO_DIP_ENABLE_SPD;
  84. case HDMI_INFOFRAME_TYPE_VENDOR:
  85. return VIDEO_DIP_ENABLE_VENDOR;
  86. default:
  87. MISSING_CASE(type);
  88. return 0;
  89. }
  90. }
  91. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  92. {
  93. switch (type) {
  94. case HDMI_INFOFRAME_TYPE_AVI:
  95. return VIDEO_DIP_ENABLE_AVI_HSW;
  96. case HDMI_INFOFRAME_TYPE_SPD:
  97. return VIDEO_DIP_ENABLE_SPD_HSW;
  98. case HDMI_INFOFRAME_TYPE_VENDOR:
  99. return VIDEO_DIP_ENABLE_VS_HSW;
  100. default:
  101. MISSING_CASE(type);
  102. return 0;
  103. }
  104. }
  105. static i915_reg_t
  106. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  107. enum transcoder cpu_transcoder,
  108. enum hdmi_infoframe_type type,
  109. int i)
  110. {
  111. switch (type) {
  112. case HDMI_INFOFRAME_TYPE_AVI:
  113. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  114. case HDMI_INFOFRAME_TYPE_SPD:
  115. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  116. case HDMI_INFOFRAME_TYPE_VENDOR:
  117. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  118. default:
  119. MISSING_CASE(type);
  120. return INVALID_MMIO_REG;
  121. }
  122. }
  123. static void g4x_write_infoframe(struct drm_encoder *encoder,
  124. const struct intel_crtc_state *crtc_state,
  125. enum hdmi_infoframe_type type,
  126. const void *frame, ssize_t len)
  127. {
  128. const uint32_t *data = frame;
  129. struct drm_device *dev = encoder->dev;
  130. struct drm_i915_private *dev_priv = to_i915(dev);
  131. u32 val = I915_READ(VIDEO_DIP_CTL);
  132. int i;
  133. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  134. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  135. val |= g4x_infoframe_index(type);
  136. val &= ~g4x_infoframe_enable(type);
  137. I915_WRITE(VIDEO_DIP_CTL, val);
  138. mmiowb();
  139. for (i = 0; i < len; i += 4) {
  140. I915_WRITE(VIDEO_DIP_DATA, *data);
  141. data++;
  142. }
  143. /* Write every possible data byte to force correct ECC calculation. */
  144. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  145. I915_WRITE(VIDEO_DIP_DATA, 0);
  146. mmiowb();
  147. val |= g4x_infoframe_enable(type);
  148. val &= ~VIDEO_DIP_FREQ_MASK;
  149. val |= VIDEO_DIP_FREQ_VSYNC;
  150. I915_WRITE(VIDEO_DIP_CTL, val);
  151. POSTING_READ(VIDEO_DIP_CTL);
  152. }
  153. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  154. const struct intel_crtc_state *pipe_config)
  155. {
  156. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  157. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  158. u32 val = I915_READ(VIDEO_DIP_CTL);
  159. if ((val & VIDEO_DIP_ENABLE) == 0)
  160. return false;
  161. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  162. return false;
  163. return val & (VIDEO_DIP_ENABLE_AVI |
  164. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  165. }
  166. static void ibx_write_infoframe(struct drm_encoder *encoder,
  167. const struct intel_crtc_state *crtc_state,
  168. enum hdmi_infoframe_type type,
  169. const void *frame, ssize_t len)
  170. {
  171. const uint32_t *data = frame;
  172. struct drm_device *dev = encoder->dev;
  173. struct drm_i915_private *dev_priv = to_i915(dev);
  174. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  175. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  176. u32 val = I915_READ(reg);
  177. int i;
  178. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  179. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  180. val |= g4x_infoframe_index(type);
  181. val &= ~g4x_infoframe_enable(type);
  182. I915_WRITE(reg, val);
  183. mmiowb();
  184. for (i = 0; i < len; i += 4) {
  185. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  186. data++;
  187. }
  188. /* Write every possible data byte to force correct ECC calculation. */
  189. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  190. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  191. mmiowb();
  192. val |= g4x_infoframe_enable(type);
  193. val &= ~VIDEO_DIP_FREQ_MASK;
  194. val |= VIDEO_DIP_FREQ_VSYNC;
  195. I915_WRITE(reg, val);
  196. POSTING_READ(reg);
  197. }
  198. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  199. const struct intel_crtc_state *pipe_config)
  200. {
  201. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  202. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  203. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  204. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  205. u32 val = I915_READ(reg);
  206. if ((val & VIDEO_DIP_ENABLE) == 0)
  207. return false;
  208. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  209. return false;
  210. return val & (VIDEO_DIP_ENABLE_AVI |
  211. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  212. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  213. }
  214. static void cpt_write_infoframe(struct drm_encoder *encoder,
  215. const struct intel_crtc_state *crtc_state,
  216. enum hdmi_infoframe_type type,
  217. const void *frame, ssize_t len)
  218. {
  219. const uint32_t *data = frame;
  220. struct drm_device *dev = encoder->dev;
  221. struct drm_i915_private *dev_priv = to_i915(dev);
  222. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  223. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  224. u32 val = I915_READ(reg);
  225. int i;
  226. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  227. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  228. val |= g4x_infoframe_index(type);
  229. /* The DIP control register spec says that we need to update the AVI
  230. * infoframe without clearing its enable bit */
  231. if (type != HDMI_INFOFRAME_TYPE_AVI)
  232. val &= ~g4x_infoframe_enable(type);
  233. I915_WRITE(reg, val);
  234. mmiowb();
  235. for (i = 0; i < len; i += 4) {
  236. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  237. data++;
  238. }
  239. /* Write every possible data byte to force correct ECC calculation. */
  240. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  241. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  242. mmiowb();
  243. val |= g4x_infoframe_enable(type);
  244. val &= ~VIDEO_DIP_FREQ_MASK;
  245. val |= VIDEO_DIP_FREQ_VSYNC;
  246. I915_WRITE(reg, val);
  247. POSTING_READ(reg);
  248. }
  249. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  250. const struct intel_crtc_state *pipe_config)
  251. {
  252. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  253. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  254. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  255. if ((val & VIDEO_DIP_ENABLE) == 0)
  256. return false;
  257. return val & (VIDEO_DIP_ENABLE_AVI |
  258. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  259. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  260. }
  261. static void vlv_write_infoframe(struct drm_encoder *encoder,
  262. const struct intel_crtc_state *crtc_state,
  263. enum hdmi_infoframe_type type,
  264. const void *frame, ssize_t len)
  265. {
  266. const uint32_t *data = frame;
  267. struct drm_device *dev = encoder->dev;
  268. struct drm_i915_private *dev_priv = to_i915(dev);
  269. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  270. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  271. u32 val = I915_READ(reg);
  272. int i;
  273. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  274. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  275. val |= g4x_infoframe_index(type);
  276. val &= ~g4x_infoframe_enable(type);
  277. I915_WRITE(reg, val);
  278. mmiowb();
  279. for (i = 0; i < len; i += 4) {
  280. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  281. data++;
  282. }
  283. /* Write every possible data byte to force correct ECC calculation. */
  284. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  285. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  286. mmiowb();
  287. val |= g4x_infoframe_enable(type);
  288. val &= ~VIDEO_DIP_FREQ_MASK;
  289. val |= VIDEO_DIP_FREQ_VSYNC;
  290. I915_WRITE(reg, val);
  291. POSTING_READ(reg);
  292. }
  293. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  294. const struct intel_crtc_state *pipe_config)
  295. {
  296. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  297. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  298. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  299. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  300. if ((val & VIDEO_DIP_ENABLE) == 0)
  301. return false;
  302. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  303. return false;
  304. return val & (VIDEO_DIP_ENABLE_AVI |
  305. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  306. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  307. }
  308. static void hsw_write_infoframe(struct drm_encoder *encoder,
  309. const struct intel_crtc_state *crtc_state,
  310. enum hdmi_infoframe_type type,
  311. const void *frame, ssize_t len)
  312. {
  313. const uint32_t *data = frame;
  314. struct drm_device *dev = encoder->dev;
  315. struct drm_i915_private *dev_priv = to_i915(dev);
  316. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  317. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  318. i915_reg_t data_reg;
  319. int i;
  320. u32 val = I915_READ(ctl_reg);
  321. data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
  322. val &= ~hsw_infoframe_enable(type);
  323. I915_WRITE(ctl_reg, val);
  324. mmiowb();
  325. for (i = 0; i < len; i += 4) {
  326. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  327. type, i >> 2), *data);
  328. data++;
  329. }
  330. /* Write every possible data byte to force correct ECC calculation. */
  331. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  332. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  333. type, i >> 2), 0);
  334. mmiowb();
  335. val |= hsw_infoframe_enable(type);
  336. I915_WRITE(ctl_reg, val);
  337. POSTING_READ(ctl_reg);
  338. }
  339. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  340. const struct intel_crtc_state *pipe_config)
  341. {
  342. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  343. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  344. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  345. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  346. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  347. }
  348. /*
  349. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  350. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  351. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  352. * used for both technologies.
  353. *
  354. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  355. * DW1: DB3 | DB2 | DB1 | DB0
  356. * DW2: DB7 | DB6 | DB5 | DB4
  357. * DW3: ...
  358. *
  359. * (HB is Header Byte, DB is Data Byte)
  360. *
  361. * The hdmi pack() functions don't know about that hardware specific hole so we
  362. * trick them by giving an offset into the buffer and moving back the header
  363. * bytes by one.
  364. */
  365. static void intel_write_infoframe(struct drm_encoder *encoder,
  366. const struct intel_crtc_state *crtc_state,
  367. union hdmi_infoframe *frame)
  368. {
  369. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  370. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  371. ssize_t len;
  372. /* see comment above for the reason for this offset */
  373. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  374. if (len < 0)
  375. return;
  376. /* Insert the 'hole' (see big comment above) at position 3 */
  377. buffer[0] = buffer[1];
  378. buffer[1] = buffer[2];
  379. buffer[2] = buffer[3];
  380. buffer[3] = 0;
  381. len++;
  382. intel_hdmi->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
  383. }
  384. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  385. const struct intel_crtc_state *crtc_state)
  386. {
  387. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  388. union hdmi_infoframe frame;
  389. int ret;
  390. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  391. &crtc_state->base.adjusted_mode);
  392. if (ret < 0) {
  393. DRM_ERROR("couldn't fill AVI infoframe\n");
  394. return;
  395. }
  396. if (intel_hdmi->rgb_quant_range_selectable) {
  397. if (crtc_state->limited_color_range)
  398. frame.avi.quantization_range =
  399. HDMI_QUANTIZATION_RANGE_LIMITED;
  400. else
  401. frame.avi.quantization_range =
  402. HDMI_QUANTIZATION_RANGE_FULL;
  403. }
  404. intel_write_infoframe(encoder, crtc_state, &frame);
  405. }
  406. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
  407. const struct intel_crtc_state *crtc_state)
  408. {
  409. union hdmi_infoframe frame;
  410. int ret;
  411. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  412. if (ret < 0) {
  413. DRM_ERROR("couldn't fill SPD infoframe\n");
  414. return;
  415. }
  416. frame.spd.sdi = HDMI_SPD_SDI_PC;
  417. intel_write_infoframe(encoder, crtc_state, &frame);
  418. }
  419. static void
  420. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  421. const struct intel_crtc_state *crtc_state)
  422. {
  423. union hdmi_infoframe frame;
  424. int ret;
  425. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  426. &crtc_state->base.adjusted_mode);
  427. if (ret < 0)
  428. return;
  429. intel_write_infoframe(encoder, crtc_state, &frame);
  430. }
  431. static void g4x_set_infoframes(struct drm_encoder *encoder,
  432. bool enable,
  433. const struct intel_crtc_state *crtc_state,
  434. const struct drm_connector_state *conn_state)
  435. {
  436. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  437. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  438. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  439. i915_reg_t reg = VIDEO_DIP_CTL;
  440. u32 val = I915_READ(reg);
  441. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  442. assert_hdmi_port_disabled(intel_hdmi);
  443. /* If the registers were not initialized yet, they might be zeroes,
  444. * which means we're selecting the AVI DIP and we're setting its
  445. * frequency to once. This seems to really confuse the HW and make
  446. * things stop working (the register spec says the AVI always needs to
  447. * be sent every VSync). So here we avoid writing to the register more
  448. * than we need and also explicitly select the AVI DIP and explicitly
  449. * set its frequency to every VSync. Avoiding to write it twice seems to
  450. * be enough to solve the problem, but being defensive shouldn't hurt us
  451. * either. */
  452. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  453. if (!enable) {
  454. if (!(val & VIDEO_DIP_ENABLE))
  455. return;
  456. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  457. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  458. (val & VIDEO_DIP_PORT_MASK) >> 29);
  459. return;
  460. }
  461. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  462. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  463. I915_WRITE(reg, val);
  464. POSTING_READ(reg);
  465. return;
  466. }
  467. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  468. if (val & VIDEO_DIP_ENABLE) {
  469. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  470. (val & VIDEO_DIP_PORT_MASK) >> 29);
  471. return;
  472. }
  473. val &= ~VIDEO_DIP_PORT_MASK;
  474. val |= port;
  475. }
  476. val |= VIDEO_DIP_ENABLE;
  477. val &= ~(VIDEO_DIP_ENABLE_AVI |
  478. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  479. I915_WRITE(reg, val);
  480. POSTING_READ(reg);
  481. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  482. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  483. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  484. }
  485. static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
  486. {
  487. struct drm_connector *connector = conn_state->connector;
  488. /*
  489. * HDMI cloning is only supported on g4x which doesn't
  490. * support deep color or GCP infoframes anyway so no
  491. * need to worry about multiple HDMI sinks here.
  492. */
  493. return connector->display_info.bpc > 8;
  494. }
  495. /*
  496. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  497. *
  498. * From HDMI specification 1.4a:
  499. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  500. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  501. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  502. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  503. * phase of 0
  504. */
  505. static bool gcp_default_phase_possible(int pipe_bpp,
  506. const struct drm_display_mode *mode)
  507. {
  508. unsigned int pixels_per_group;
  509. switch (pipe_bpp) {
  510. case 30:
  511. /* 4 pixels in 5 clocks */
  512. pixels_per_group = 4;
  513. break;
  514. case 36:
  515. /* 2 pixels in 3 clocks */
  516. pixels_per_group = 2;
  517. break;
  518. case 48:
  519. /* 1 pixel in 2 clocks */
  520. pixels_per_group = 1;
  521. break;
  522. default:
  523. /* phase information not relevant for 8bpc */
  524. return false;
  525. }
  526. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  527. mode->crtc_htotal % pixels_per_group == 0 &&
  528. mode->crtc_hblank_start % pixels_per_group == 0 &&
  529. mode->crtc_hblank_end % pixels_per_group == 0 &&
  530. mode->crtc_hsync_start % pixels_per_group == 0 &&
  531. mode->crtc_hsync_end % pixels_per_group == 0 &&
  532. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  533. mode->crtc_htotal/2 % pixels_per_group == 0);
  534. }
  535. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
  536. const struct intel_crtc_state *crtc_state,
  537. const struct drm_connector_state *conn_state)
  538. {
  539. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  540. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  541. i915_reg_t reg;
  542. u32 val = 0;
  543. if (HAS_DDI(dev_priv))
  544. reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
  545. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  546. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  547. else if (HAS_PCH_SPLIT(dev_priv))
  548. reg = TVIDEO_DIP_GCP(crtc->pipe);
  549. else
  550. return false;
  551. /* Indicate color depth whenever the sink supports deep color */
  552. if (hdmi_sink_is_deep_color(conn_state))
  553. val |= GCP_COLOR_INDICATION;
  554. /* Enable default_phase whenever the display mode is suitably aligned */
  555. if (gcp_default_phase_possible(crtc_state->pipe_bpp,
  556. &crtc_state->base.adjusted_mode))
  557. val |= GCP_DEFAULT_PHASE_ENABLE;
  558. I915_WRITE(reg, val);
  559. return val != 0;
  560. }
  561. static void ibx_set_infoframes(struct drm_encoder *encoder,
  562. bool enable,
  563. const struct intel_crtc_state *crtc_state,
  564. const struct drm_connector_state *conn_state)
  565. {
  566. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  567. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  568. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  569. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  570. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  571. u32 val = I915_READ(reg);
  572. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  573. assert_hdmi_port_disabled(intel_hdmi);
  574. /* See the big comment in g4x_set_infoframes() */
  575. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  576. if (!enable) {
  577. if (!(val & VIDEO_DIP_ENABLE))
  578. return;
  579. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  580. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  581. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  582. I915_WRITE(reg, val);
  583. POSTING_READ(reg);
  584. return;
  585. }
  586. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  587. WARN(val & VIDEO_DIP_ENABLE,
  588. "DIP already enabled on port %c\n",
  589. (val & VIDEO_DIP_PORT_MASK) >> 29);
  590. val &= ~VIDEO_DIP_PORT_MASK;
  591. val |= port;
  592. }
  593. val |= VIDEO_DIP_ENABLE;
  594. val &= ~(VIDEO_DIP_ENABLE_AVI |
  595. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  596. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  597. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  598. val |= VIDEO_DIP_ENABLE_GCP;
  599. I915_WRITE(reg, val);
  600. POSTING_READ(reg);
  601. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  602. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  603. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  604. }
  605. static void cpt_set_infoframes(struct drm_encoder *encoder,
  606. bool enable,
  607. const struct intel_crtc_state *crtc_state,
  608. const struct drm_connector_state *conn_state)
  609. {
  610. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  611. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  612. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  613. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  614. u32 val = I915_READ(reg);
  615. assert_hdmi_port_disabled(intel_hdmi);
  616. /* See the big comment in g4x_set_infoframes() */
  617. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  618. if (!enable) {
  619. if (!(val & VIDEO_DIP_ENABLE))
  620. return;
  621. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  622. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  623. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  624. I915_WRITE(reg, val);
  625. POSTING_READ(reg);
  626. return;
  627. }
  628. /* Set both together, unset both together: see the spec. */
  629. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  630. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  631. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  632. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  633. val |= VIDEO_DIP_ENABLE_GCP;
  634. I915_WRITE(reg, val);
  635. POSTING_READ(reg);
  636. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  637. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  638. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  639. }
  640. static void vlv_set_infoframes(struct drm_encoder *encoder,
  641. bool enable,
  642. const struct intel_crtc_state *crtc_state,
  643. const struct drm_connector_state *conn_state)
  644. {
  645. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  646. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  647. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  648. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  649. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  650. u32 val = I915_READ(reg);
  651. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  652. assert_hdmi_port_disabled(intel_hdmi);
  653. /* See the big comment in g4x_set_infoframes() */
  654. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  655. if (!enable) {
  656. if (!(val & VIDEO_DIP_ENABLE))
  657. return;
  658. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  659. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  660. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  661. I915_WRITE(reg, val);
  662. POSTING_READ(reg);
  663. return;
  664. }
  665. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  666. WARN(val & VIDEO_DIP_ENABLE,
  667. "DIP already enabled on port %c\n",
  668. (val & VIDEO_DIP_PORT_MASK) >> 29);
  669. val &= ~VIDEO_DIP_PORT_MASK;
  670. val |= port;
  671. }
  672. val |= VIDEO_DIP_ENABLE;
  673. val &= ~(VIDEO_DIP_ENABLE_AVI |
  674. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  675. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  676. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  677. val |= VIDEO_DIP_ENABLE_GCP;
  678. I915_WRITE(reg, val);
  679. POSTING_READ(reg);
  680. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  681. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  682. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  683. }
  684. static void hsw_set_infoframes(struct drm_encoder *encoder,
  685. bool enable,
  686. const struct intel_crtc_state *crtc_state,
  687. const struct drm_connector_state *conn_state)
  688. {
  689. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  690. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  691. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
  692. u32 val = I915_READ(reg);
  693. assert_hdmi_port_disabled(intel_hdmi);
  694. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  695. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  696. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  697. if (!enable) {
  698. I915_WRITE(reg, val);
  699. POSTING_READ(reg);
  700. return;
  701. }
  702. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  703. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  704. I915_WRITE(reg, val);
  705. POSTING_READ(reg);
  706. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  707. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  708. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  709. }
  710. void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
  711. {
  712. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  713. struct i2c_adapter *adapter =
  714. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  715. if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
  716. return;
  717. DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
  718. enable ? "Enabling" : "Disabling");
  719. drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
  720. adapter, enable);
  721. }
  722. static void intel_hdmi_prepare(struct intel_encoder *encoder,
  723. const struct intel_crtc_state *crtc_state)
  724. {
  725. struct drm_device *dev = encoder->base.dev;
  726. struct drm_i915_private *dev_priv = to_i915(dev);
  727. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  728. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  729. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  730. u32 hdmi_val;
  731. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  732. hdmi_val = SDVO_ENCODING_HDMI;
  733. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  734. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  735. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  736. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  737. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  738. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  739. if (crtc_state->pipe_bpp > 24)
  740. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  741. else
  742. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  743. if (crtc_state->has_hdmi_sink)
  744. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  745. if (HAS_PCH_CPT(dev_priv))
  746. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  747. else if (IS_CHERRYVIEW(dev_priv))
  748. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  749. else
  750. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  751. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  752. POSTING_READ(intel_hdmi->hdmi_reg);
  753. }
  754. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  755. enum pipe *pipe)
  756. {
  757. struct drm_device *dev = encoder->base.dev;
  758. struct drm_i915_private *dev_priv = to_i915(dev);
  759. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  760. enum intel_display_power_domain power_domain;
  761. u32 tmp;
  762. bool ret;
  763. power_domain = intel_display_port_power_domain(encoder);
  764. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  765. return false;
  766. ret = false;
  767. tmp = I915_READ(intel_hdmi->hdmi_reg);
  768. if (!(tmp & SDVO_ENABLE))
  769. goto out;
  770. if (HAS_PCH_CPT(dev_priv))
  771. *pipe = PORT_TO_PIPE_CPT(tmp);
  772. else if (IS_CHERRYVIEW(dev_priv))
  773. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  774. else
  775. *pipe = PORT_TO_PIPE(tmp);
  776. ret = true;
  777. out:
  778. intel_display_power_put(dev_priv, power_domain);
  779. return ret;
  780. }
  781. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  782. struct intel_crtc_state *pipe_config)
  783. {
  784. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  785. struct drm_device *dev = encoder->base.dev;
  786. struct drm_i915_private *dev_priv = to_i915(dev);
  787. u32 tmp, flags = 0;
  788. int dotclock;
  789. tmp = I915_READ(intel_hdmi->hdmi_reg);
  790. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  791. flags |= DRM_MODE_FLAG_PHSYNC;
  792. else
  793. flags |= DRM_MODE_FLAG_NHSYNC;
  794. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  795. flags |= DRM_MODE_FLAG_PVSYNC;
  796. else
  797. flags |= DRM_MODE_FLAG_NVSYNC;
  798. if (tmp & HDMI_MODE_SELECT_HDMI)
  799. pipe_config->has_hdmi_sink = true;
  800. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  801. pipe_config->has_infoframe = true;
  802. if (tmp & SDVO_AUDIO_ENABLE)
  803. pipe_config->has_audio = true;
  804. if (!HAS_PCH_SPLIT(dev_priv) &&
  805. tmp & HDMI_COLOR_RANGE_16_235)
  806. pipe_config->limited_color_range = true;
  807. pipe_config->base.adjusted_mode.flags |= flags;
  808. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  809. dotclock = pipe_config->port_clock * 2 / 3;
  810. else
  811. dotclock = pipe_config->port_clock;
  812. if (pipe_config->pixel_multiplier)
  813. dotclock /= pipe_config->pixel_multiplier;
  814. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  815. pipe_config->lane_count = 4;
  816. }
  817. static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
  818. struct intel_crtc_state *pipe_config,
  819. struct drm_connector_state *conn_state)
  820. {
  821. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  822. WARN_ON(!pipe_config->has_hdmi_sink);
  823. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  824. pipe_name(crtc->pipe));
  825. intel_audio_codec_enable(encoder, pipe_config, conn_state);
  826. }
  827. static void g4x_enable_hdmi(struct intel_encoder *encoder,
  828. struct intel_crtc_state *pipe_config,
  829. struct drm_connector_state *conn_state)
  830. {
  831. struct drm_device *dev = encoder->base.dev;
  832. struct drm_i915_private *dev_priv = to_i915(dev);
  833. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  834. u32 temp;
  835. temp = I915_READ(intel_hdmi->hdmi_reg);
  836. temp |= SDVO_ENABLE;
  837. if (pipe_config->has_audio)
  838. temp |= SDVO_AUDIO_ENABLE;
  839. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  840. POSTING_READ(intel_hdmi->hdmi_reg);
  841. if (pipe_config->has_audio)
  842. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  843. }
  844. static void ibx_enable_hdmi(struct intel_encoder *encoder,
  845. struct intel_crtc_state *pipe_config,
  846. struct drm_connector_state *conn_state)
  847. {
  848. struct drm_device *dev = encoder->base.dev;
  849. struct drm_i915_private *dev_priv = to_i915(dev);
  850. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  851. u32 temp;
  852. temp = I915_READ(intel_hdmi->hdmi_reg);
  853. temp |= SDVO_ENABLE;
  854. if (pipe_config->has_audio)
  855. temp |= SDVO_AUDIO_ENABLE;
  856. /*
  857. * HW workaround, need to write this twice for issue
  858. * that may result in first write getting masked.
  859. */
  860. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  861. POSTING_READ(intel_hdmi->hdmi_reg);
  862. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  863. POSTING_READ(intel_hdmi->hdmi_reg);
  864. /*
  865. * HW workaround, need to toggle enable bit off and on
  866. * for 12bpc with pixel repeat.
  867. *
  868. * FIXME: BSpec says this should be done at the end of
  869. * of the modeset sequence, so not sure if this isn't too soon.
  870. */
  871. if (pipe_config->pipe_bpp > 24 &&
  872. pipe_config->pixel_multiplier > 1) {
  873. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  874. POSTING_READ(intel_hdmi->hdmi_reg);
  875. /*
  876. * HW workaround, need to write this twice for issue
  877. * that may result in first write getting masked.
  878. */
  879. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  880. POSTING_READ(intel_hdmi->hdmi_reg);
  881. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  882. POSTING_READ(intel_hdmi->hdmi_reg);
  883. }
  884. if (pipe_config->has_audio)
  885. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  886. }
  887. static void cpt_enable_hdmi(struct intel_encoder *encoder,
  888. struct intel_crtc_state *pipe_config,
  889. struct drm_connector_state *conn_state)
  890. {
  891. struct drm_device *dev = encoder->base.dev;
  892. struct drm_i915_private *dev_priv = to_i915(dev);
  893. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  894. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  895. enum pipe pipe = crtc->pipe;
  896. u32 temp;
  897. temp = I915_READ(intel_hdmi->hdmi_reg);
  898. temp |= SDVO_ENABLE;
  899. if (pipe_config->has_audio)
  900. temp |= SDVO_AUDIO_ENABLE;
  901. /*
  902. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  903. *
  904. * The procedure for 12bpc is as follows:
  905. * 1. disable HDMI clock gating
  906. * 2. enable HDMI with 8bpc
  907. * 3. enable HDMI with 12bpc
  908. * 4. enable HDMI clock gating
  909. */
  910. if (pipe_config->pipe_bpp > 24) {
  911. I915_WRITE(TRANS_CHICKEN1(pipe),
  912. I915_READ(TRANS_CHICKEN1(pipe)) |
  913. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  914. temp &= ~SDVO_COLOR_FORMAT_MASK;
  915. temp |= SDVO_COLOR_FORMAT_8bpc;
  916. }
  917. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  918. POSTING_READ(intel_hdmi->hdmi_reg);
  919. if (pipe_config->pipe_bpp > 24) {
  920. temp &= ~SDVO_COLOR_FORMAT_MASK;
  921. temp |= HDMI_COLOR_FORMAT_12bpc;
  922. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  923. POSTING_READ(intel_hdmi->hdmi_reg);
  924. I915_WRITE(TRANS_CHICKEN1(pipe),
  925. I915_READ(TRANS_CHICKEN1(pipe)) &
  926. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  927. }
  928. if (pipe_config->has_audio)
  929. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  930. }
  931. static void vlv_enable_hdmi(struct intel_encoder *encoder,
  932. struct intel_crtc_state *pipe_config,
  933. struct drm_connector_state *conn_state)
  934. {
  935. }
  936. static void intel_disable_hdmi(struct intel_encoder *encoder,
  937. struct intel_crtc_state *old_crtc_state,
  938. struct drm_connector_state *old_conn_state)
  939. {
  940. struct drm_device *dev = encoder->base.dev;
  941. struct drm_i915_private *dev_priv = to_i915(dev);
  942. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  943. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  944. u32 temp;
  945. temp = I915_READ(intel_hdmi->hdmi_reg);
  946. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  947. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  948. POSTING_READ(intel_hdmi->hdmi_reg);
  949. /*
  950. * HW workaround for IBX, we need to move the port
  951. * to transcoder A after disabling it to allow the
  952. * matching DP port to be enabled on transcoder A.
  953. */
  954. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  955. /*
  956. * We get CPU/PCH FIFO underruns on the other pipe when
  957. * doing the workaround. Sweep them under the rug.
  958. */
  959. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  960. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  961. temp &= ~SDVO_PIPE_B_SELECT;
  962. temp |= SDVO_ENABLE;
  963. /*
  964. * HW workaround, need to write this twice for issue
  965. * that may result in first write getting masked.
  966. */
  967. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  968. POSTING_READ(intel_hdmi->hdmi_reg);
  969. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  970. POSTING_READ(intel_hdmi->hdmi_reg);
  971. temp &= ~SDVO_ENABLE;
  972. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  973. POSTING_READ(intel_hdmi->hdmi_reg);
  974. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  975. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  976. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  977. }
  978. intel_hdmi->set_infoframes(&encoder->base, false, old_crtc_state, old_conn_state);
  979. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  980. }
  981. static void g4x_disable_hdmi(struct intel_encoder *encoder,
  982. struct intel_crtc_state *old_crtc_state,
  983. struct drm_connector_state *old_conn_state)
  984. {
  985. if (old_crtc_state->has_audio)
  986. intel_audio_codec_disable(encoder);
  987. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  988. }
  989. static void pch_disable_hdmi(struct intel_encoder *encoder,
  990. struct intel_crtc_state *old_crtc_state,
  991. struct drm_connector_state *old_conn_state)
  992. {
  993. if (old_crtc_state->has_audio)
  994. intel_audio_codec_disable(encoder);
  995. }
  996. static void pch_post_disable_hdmi(struct intel_encoder *encoder,
  997. struct intel_crtc_state *old_crtc_state,
  998. struct drm_connector_state *old_conn_state)
  999. {
  1000. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  1001. }
  1002. static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
  1003. {
  1004. if (IS_G4X(dev_priv))
  1005. return 165000;
  1006. else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
  1007. return 300000;
  1008. else
  1009. return 225000;
  1010. }
  1011. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
  1012. bool respect_downstream_limits)
  1013. {
  1014. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1015. int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
  1016. if (respect_downstream_limits) {
  1017. struct intel_connector *connector = hdmi->attached_connector;
  1018. const struct drm_display_info *info = &connector->base.display_info;
  1019. if (hdmi->dp_dual_mode.max_tmds_clock)
  1020. max_tmds_clock = min(max_tmds_clock,
  1021. hdmi->dp_dual_mode.max_tmds_clock);
  1022. if (info->max_tmds_clock)
  1023. max_tmds_clock = min(max_tmds_clock,
  1024. info->max_tmds_clock);
  1025. else if (!hdmi->has_hdmi_sink)
  1026. max_tmds_clock = min(max_tmds_clock, 165000);
  1027. }
  1028. return max_tmds_clock;
  1029. }
  1030. static enum drm_mode_status
  1031. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  1032. int clock, bool respect_downstream_limits)
  1033. {
  1034. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  1035. if (clock < 25000)
  1036. return MODE_CLOCK_LOW;
  1037. if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits))
  1038. return MODE_CLOCK_HIGH;
  1039. /* BXT DPLL can't generate 223-240 MHz */
  1040. if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
  1041. return MODE_CLOCK_RANGE;
  1042. /* CHV DPLL can't generate 216-240 MHz */
  1043. if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
  1044. return MODE_CLOCK_RANGE;
  1045. return MODE_OK;
  1046. }
  1047. static enum drm_mode_status
  1048. intel_hdmi_mode_valid(struct drm_connector *connector,
  1049. struct drm_display_mode *mode)
  1050. {
  1051. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1052. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1053. struct drm_i915_private *dev_priv = to_i915(dev);
  1054. enum drm_mode_status status;
  1055. int clock;
  1056. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1057. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1058. return MODE_NO_DBLESCAN;
  1059. clock = mode->clock;
  1060. if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
  1061. clock *= 2;
  1062. if (clock > max_dotclk)
  1063. return MODE_CLOCK_HIGH;
  1064. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1065. clock *= 2;
  1066. /* check if we can do 8bpc */
  1067. status = hdmi_port_clock_valid(hdmi, clock, true);
  1068. /* if we can't do 8bpc we may still be able to do 12bpc */
  1069. if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK)
  1070. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
  1071. return status;
  1072. }
  1073. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  1074. {
  1075. struct drm_device *dev = crtc_state->base.crtc->dev;
  1076. if (HAS_GMCH_DISPLAY(to_i915(dev)))
  1077. return false;
  1078. /*
  1079. * HDMI 12bpc affects the clocks, so it's only possible
  1080. * when not cloning with other encoder types.
  1081. */
  1082. return crtc_state->output_types == 1 << INTEL_OUTPUT_HDMI;
  1083. }
  1084. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1085. struct intel_crtc_state *pipe_config,
  1086. struct drm_connector_state *conn_state)
  1087. {
  1088. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1089. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1090. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1091. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1092. int clock_12bpc = clock_8bpc * 3 / 2;
  1093. int desired_bpp;
  1094. pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
  1095. if (pipe_config->has_hdmi_sink)
  1096. pipe_config->has_infoframe = true;
  1097. if (intel_hdmi->color_range_auto) {
  1098. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1099. pipe_config->limited_color_range =
  1100. pipe_config->has_hdmi_sink &&
  1101. drm_match_cea_mode(adjusted_mode) > 1;
  1102. } else {
  1103. pipe_config->limited_color_range =
  1104. intel_hdmi->limited_color_range;
  1105. }
  1106. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1107. pipe_config->pixel_multiplier = 2;
  1108. clock_8bpc *= 2;
  1109. clock_12bpc *= 2;
  1110. }
  1111. if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
  1112. pipe_config->has_pch_encoder = true;
  1113. if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
  1114. pipe_config->has_audio = true;
  1115. /*
  1116. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1117. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1118. * outputs. We also need to check that the higher clock still fits
  1119. * within limits.
  1120. */
  1121. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
  1122. hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true) == MODE_OK &&
  1123. hdmi_12bpc_possible(pipe_config)) {
  1124. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1125. desired_bpp = 12*3;
  1126. /* Need to adjust the port link by 1.5x for 12bpc. */
  1127. pipe_config->port_clock = clock_12bpc;
  1128. } else {
  1129. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1130. desired_bpp = 8*3;
  1131. pipe_config->port_clock = clock_8bpc;
  1132. }
  1133. if (!pipe_config->bw_constrained) {
  1134. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  1135. pipe_config->pipe_bpp = desired_bpp;
  1136. }
  1137. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1138. false) != MODE_OK) {
  1139. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1140. return false;
  1141. }
  1142. /* Set user selected PAR to incoming mode's member */
  1143. adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
  1144. pipe_config->lane_count = 4;
  1145. return true;
  1146. }
  1147. static void
  1148. intel_hdmi_unset_edid(struct drm_connector *connector)
  1149. {
  1150. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1151. intel_hdmi->has_hdmi_sink = false;
  1152. intel_hdmi->has_audio = false;
  1153. intel_hdmi->rgb_quant_range_selectable = false;
  1154. intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
  1155. intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
  1156. kfree(to_intel_connector(connector)->detect_edid);
  1157. to_intel_connector(connector)->detect_edid = NULL;
  1158. }
  1159. static void
  1160. intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
  1161. {
  1162. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1163. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1164. enum port port = hdmi_to_dig_port(hdmi)->port;
  1165. struct i2c_adapter *adapter =
  1166. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  1167. enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
  1168. /*
  1169. * Type 1 DVI adaptors are not required to implement any
  1170. * registers, so we can't always detect their presence.
  1171. * Ideally we should be able to check the state of the
  1172. * CONFIG1 pin, but no such luck on our hardware.
  1173. *
  1174. * The only method left to us is to check the VBT to see
  1175. * if the port is a dual mode capable DP port. But let's
  1176. * only do that when we sucesfully read the EDID, to avoid
  1177. * confusing log messages about DP dual mode adaptors when
  1178. * there's nothing connected to the port.
  1179. */
  1180. if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
  1181. if (has_edid &&
  1182. intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
  1183. DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
  1184. type = DRM_DP_DUAL_MODE_TYPE1_DVI;
  1185. } else {
  1186. type = DRM_DP_DUAL_MODE_NONE;
  1187. }
  1188. }
  1189. if (type == DRM_DP_DUAL_MODE_NONE)
  1190. return;
  1191. hdmi->dp_dual_mode.type = type;
  1192. hdmi->dp_dual_mode.max_tmds_clock =
  1193. drm_dp_dual_mode_max_tmds_clock(type, adapter);
  1194. DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
  1195. drm_dp_get_dual_mode_type_name(type),
  1196. hdmi->dp_dual_mode.max_tmds_clock);
  1197. }
  1198. static bool
  1199. intel_hdmi_set_edid(struct drm_connector *connector)
  1200. {
  1201. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1202. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1203. struct edid *edid;
  1204. bool connected = false;
  1205. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1206. edid = drm_get_edid(connector,
  1207. intel_gmbus_get_adapter(dev_priv,
  1208. intel_hdmi->ddc_bus));
  1209. intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
  1210. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1211. to_intel_connector(connector)->detect_edid = edid;
  1212. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1213. intel_hdmi->rgb_quant_range_selectable =
  1214. drm_rgb_quant_range_selectable(edid);
  1215. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1216. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  1217. intel_hdmi->has_audio =
  1218. intel_hdmi->force_audio == HDMI_AUDIO_ON;
  1219. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  1220. intel_hdmi->has_hdmi_sink =
  1221. drm_detect_hdmi_monitor(edid);
  1222. connected = true;
  1223. }
  1224. return connected;
  1225. }
  1226. static enum drm_connector_status
  1227. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1228. {
  1229. enum drm_connector_status status;
  1230. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1231. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1232. connector->base.id, connector->name);
  1233. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1234. intel_hdmi_unset_edid(connector);
  1235. if (intel_hdmi_set_edid(connector)) {
  1236. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1237. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1238. status = connector_status_connected;
  1239. } else
  1240. status = connector_status_disconnected;
  1241. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1242. return status;
  1243. }
  1244. static void
  1245. intel_hdmi_force(struct drm_connector *connector)
  1246. {
  1247. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1248. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1249. connector->base.id, connector->name);
  1250. intel_hdmi_unset_edid(connector);
  1251. if (connector->status != connector_status_connected)
  1252. return;
  1253. intel_hdmi_set_edid(connector);
  1254. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1255. }
  1256. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1257. {
  1258. struct edid *edid;
  1259. edid = to_intel_connector(connector)->detect_edid;
  1260. if (edid == NULL)
  1261. return 0;
  1262. return intel_connector_update_modes(connector, edid);
  1263. }
  1264. static bool
  1265. intel_hdmi_detect_audio(struct drm_connector *connector)
  1266. {
  1267. bool has_audio = false;
  1268. struct edid *edid;
  1269. edid = to_intel_connector(connector)->detect_edid;
  1270. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
  1271. has_audio = drm_detect_monitor_audio(edid);
  1272. return has_audio;
  1273. }
  1274. static int
  1275. intel_hdmi_set_property(struct drm_connector *connector,
  1276. struct drm_property *property,
  1277. uint64_t val)
  1278. {
  1279. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1280. struct intel_digital_port *intel_dig_port =
  1281. hdmi_to_dig_port(intel_hdmi);
  1282. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1283. int ret;
  1284. ret = drm_object_property_set_value(&connector->base, property, val);
  1285. if (ret)
  1286. return ret;
  1287. if (property == dev_priv->force_audio_property) {
  1288. enum hdmi_force_audio i = val;
  1289. bool has_audio;
  1290. if (i == intel_hdmi->force_audio)
  1291. return 0;
  1292. intel_hdmi->force_audio = i;
  1293. if (i == HDMI_AUDIO_AUTO)
  1294. has_audio = intel_hdmi_detect_audio(connector);
  1295. else
  1296. has_audio = (i == HDMI_AUDIO_ON);
  1297. if (i == HDMI_AUDIO_OFF_DVI)
  1298. intel_hdmi->has_hdmi_sink = 0;
  1299. intel_hdmi->has_audio = has_audio;
  1300. goto done;
  1301. }
  1302. if (property == dev_priv->broadcast_rgb_property) {
  1303. bool old_auto = intel_hdmi->color_range_auto;
  1304. bool old_range = intel_hdmi->limited_color_range;
  1305. switch (val) {
  1306. case INTEL_BROADCAST_RGB_AUTO:
  1307. intel_hdmi->color_range_auto = true;
  1308. break;
  1309. case INTEL_BROADCAST_RGB_FULL:
  1310. intel_hdmi->color_range_auto = false;
  1311. intel_hdmi->limited_color_range = false;
  1312. break;
  1313. case INTEL_BROADCAST_RGB_LIMITED:
  1314. intel_hdmi->color_range_auto = false;
  1315. intel_hdmi->limited_color_range = true;
  1316. break;
  1317. default:
  1318. return -EINVAL;
  1319. }
  1320. if (old_auto == intel_hdmi->color_range_auto &&
  1321. old_range == intel_hdmi->limited_color_range)
  1322. return 0;
  1323. goto done;
  1324. }
  1325. if (property == connector->dev->mode_config.aspect_ratio_property) {
  1326. switch (val) {
  1327. case DRM_MODE_PICTURE_ASPECT_NONE:
  1328. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1329. break;
  1330. case DRM_MODE_PICTURE_ASPECT_4_3:
  1331. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
  1332. break;
  1333. case DRM_MODE_PICTURE_ASPECT_16_9:
  1334. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
  1335. break;
  1336. default:
  1337. return -EINVAL;
  1338. }
  1339. goto done;
  1340. }
  1341. return -EINVAL;
  1342. done:
  1343. if (intel_dig_port->base.base.crtc)
  1344. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  1345. return 0;
  1346. }
  1347. static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
  1348. struct intel_crtc_state *pipe_config,
  1349. struct drm_connector_state *conn_state)
  1350. {
  1351. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1352. intel_hdmi_prepare(encoder, pipe_config);
  1353. intel_hdmi->set_infoframes(&encoder->base,
  1354. pipe_config->has_hdmi_sink,
  1355. pipe_config, conn_state);
  1356. }
  1357. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
  1358. struct intel_crtc_state *pipe_config,
  1359. struct drm_connector_state *conn_state)
  1360. {
  1361. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1362. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1363. struct drm_device *dev = encoder->base.dev;
  1364. struct drm_i915_private *dev_priv = to_i915(dev);
  1365. vlv_phy_pre_encoder_enable(encoder);
  1366. /* HDMI 1.0V-2dB */
  1367. vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
  1368. 0x2b247878);
  1369. intel_hdmi->set_infoframes(&encoder->base,
  1370. pipe_config->has_hdmi_sink,
  1371. pipe_config, conn_state);
  1372. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1373. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1374. }
  1375. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1376. struct intel_crtc_state *pipe_config,
  1377. struct drm_connector_state *conn_state)
  1378. {
  1379. intel_hdmi_prepare(encoder, pipe_config);
  1380. vlv_phy_pre_pll_enable(encoder);
  1381. }
  1382. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1383. struct intel_crtc_state *pipe_config,
  1384. struct drm_connector_state *conn_state)
  1385. {
  1386. intel_hdmi_prepare(encoder, pipe_config);
  1387. chv_phy_pre_pll_enable(encoder);
  1388. }
  1389. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
  1390. struct intel_crtc_state *old_crtc_state,
  1391. struct drm_connector_state *old_conn_state)
  1392. {
  1393. chv_phy_post_pll_disable(encoder);
  1394. }
  1395. static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
  1396. struct intel_crtc_state *old_crtc_state,
  1397. struct drm_connector_state *old_conn_state)
  1398. {
  1399. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1400. vlv_phy_reset_lanes(encoder);
  1401. }
  1402. static void chv_hdmi_post_disable(struct intel_encoder *encoder,
  1403. struct intel_crtc_state *old_crtc_state,
  1404. struct drm_connector_state *old_conn_state)
  1405. {
  1406. struct drm_device *dev = encoder->base.dev;
  1407. struct drm_i915_private *dev_priv = to_i915(dev);
  1408. mutex_lock(&dev_priv->sb_lock);
  1409. /* Assert data lane reset */
  1410. chv_data_lane_soft_reset(encoder, true);
  1411. mutex_unlock(&dev_priv->sb_lock);
  1412. }
  1413. static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
  1414. struct intel_crtc_state *pipe_config,
  1415. struct drm_connector_state *conn_state)
  1416. {
  1417. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1418. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1419. struct drm_device *dev = encoder->base.dev;
  1420. struct drm_i915_private *dev_priv = to_i915(dev);
  1421. chv_phy_pre_encoder_enable(encoder);
  1422. /* FIXME: Program the support xxx V-dB */
  1423. /* Use 800mV-0dB */
  1424. chv_set_phy_signal_level(encoder, 128, 102, false);
  1425. intel_hdmi->set_infoframes(&encoder->base,
  1426. pipe_config->has_hdmi_sink,
  1427. pipe_config, conn_state);
  1428. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1429. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1430. /* Second common lane will stay alive on its own now */
  1431. chv_phy_release_cl2_override(encoder);
  1432. }
  1433. static void intel_hdmi_destroy(struct drm_connector *connector)
  1434. {
  1435. kfree(to_intel_connector(connector)->detect_edid);
  1436. drm_connector_cleanup(connector);
  1437. kfree(connector);
  1438. }
  1439. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1440. .dpms = drm_atomic_helper_connector_dpms,
  1441. .detect = intel_hdmi_detect,
  1442. .force = intel_hdmi_force,
  1443. .fill_modes = drm_helper_probe_single_connector_modes,
  1444. .set_property = intel_hdmi_set_property,
  1445. .atomic_get_property = intel_connector_atomic_get_property,
  1446. .late_register = intel_connector_register,
  1447. .early_unregister = intel_connector_unregister,
  1448. .destroy = intel_hdmi_destroy,
  1449. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1450. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1451. };
  1452. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1453. .get_modes = intel_hdmi_get_modes,
  1454. .mode_valid = intel_hdmi_mode_valid,
  1455. };
  1456. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1457. .destroy = intel_encoder_destroy,
  1458. };
  1459. static void
  1460. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1461. {
  1462. intel_attach_force_audio_property(connector);
  1463. intel_attach_broadcast_rgb_property(connector);
  1464. intel_hdmi->color_range_auto = true;
  1465. intel_attach_aspect_ratio_property(connector);
  1466. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1467. }
  1468. static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
  1469. enum port port)
  1470. {
  1471. const struct ddi_vbt_port_info *info =
  1472. &dev_priv->vbt.ddi_port_info[port];
  1473. u8 ddc_pin;
  1474. if (info->alternate_ddc_pin) {
  1475. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
  1476. info->alternate_ddc_pin, port_name(port));
  1477. return info->alternate_ddc_pin;
  1478. }
  1479. switch (port) {
  1480. case PORT_B:
  1481. if (IS_GEN9_LP(dev_priv))
  1482. ddc_pin = GMBUS_PIN_1_BXT;
  1483. else
  1484. ddc_pin = GMBUS_PIN_DPB;
  1485. break;
  1486. case PORT_C:
  1487. if (IS_GEN9_LP(dev_priv))
  1488. ddc_pin = GMBUS_PIN_2_BXT;
  1489. else
  1490. ddc_pin = GMBUS_PIN_DPC;
  1491. break;
  1492. case PORT_D:
  1493. if (IS_CHERRYVIEW(dev_priv))
  1494. ddc_pin = GMBUS_PIN_DPD_CHV;
  1495. else
  1496. ddc_pin = GMBUS_PIN_DPD;
  1497. break;
  1498. default:
  1499. MISSING_CASE(port);
  1500. ddc_pin = GMBUS_PIN_DPB;
  1501. break;
  1502. }
  1503. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
  1504. ddc_pin, port_name(port));
  1505. return ddc_pin;
  1506. }
  1507. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1508. struct intel_connector *intel_connector)
  1509. {
  1510. struct drm_connector *connector = &intel_connector->base;
  1511. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1512. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1513. struct drm_device *dev = intel_encoder->base.dev;
  1514. struct drm_i915_private *dev_priv = to_i915(dev);
  1515. enum port port = intel_dig_port->port;
  1516. DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
  1517. port_name(port));
  1518. if (WARN(intel_dig_port->max_lanes < 4,
  1519. "Not enough lanes (%d) for HDMI on port %c\n",
  1520. intel_dig_port->max_lanes, port_name(port)))
  1521. return;
  1522. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1523. DRM_MODE_CONNECTOR_HDMIA);
  1524. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1525. connector->interlace_allowed = 1;
  1526. connector->doublescan_allowed = 0;
  1527. connector->stereo_allowed = 1;
  1528. intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
  1529. switch (port) {
  1530. case PORT_B:
  1531. /*
  1532. * On BXT A0/A1, sw needs to activate DDIA HPD logic and
  1533. * interrupts to check the external panel connection.
  1534. */
  1535. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  1536. intel_encoder->hpd_pin = HPD_PORT_A;
  1537. else
  1538. intel_encoder->hpd_pin = HPD_PORT_B;
  1539. break;
  1540. case PORT_C:
  1541. intel_encoder->hpd_pin = HPD_PORT_C;
  1542. break;
  1543. case PORT_D:
  1544. intel_encoder->hpd_pin = HPD_PORT_D;
  1545. break;
  1546. case PORT_E:
  1547. intel_encoder->hpd_pin = HPD_PORT_E;
  1548. break;
  1549. default:
  1550. MISSING_CASE(port);
  1551. return;
  1552. }
  1553. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1554. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1555. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1556. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1557. } else if (IS_G4X(dev_priv)) {
  1558. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1559. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1560. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1561. } else if (HAS_DDI(dev_priv)) {
  1562. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1563. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1564. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1565. } else if (HAS_PCH_IBX(dev_priv)) {
  1566. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1567. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1568. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1569. } else {
  1570. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1571. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1572. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1573. }
  1574. if (HAS_DDI(dev_priv))
  1575. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1576. else
  1577. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1578. intel_hdmi_add_properties(intel_hdmi, connector);
  1579. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1580. intel_hdmi->attached_connector = intel_connector;
  1581. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1582. * 0xd. Failure to do so will result in spurious interrupts being
  1583. * generated on the port when a cable is not attached.
  1584. */
  1585. if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
  1586. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1587. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1588. }
  1589. }
  1590. void intel_hdmi_init(struct drm_i915_private *dev_priv,
  1591. i915_reg_t hdmi_reg, enum port port)
  1592. {
  1593. struct intel_digital_port *intel_dig_port;
  1594. struct intel_encoder *intel_encoder;
  1595. struct intel_connector *intel_connector;
  1596. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1597. if (!intel_dig_port)
  1598. return;
  1599. intel_connector = intel_connector_alloc();
  1600. if (!intel_connector) {
  1601. kfree(intel_dig_port);
  1602. return;
  1603. }
  1604. intel_encoder = &intel_dig_port->base;
  1605. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  1606. &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
  1607. "HDMI %c", port_name(port));
  1608. intel_encoder->compute_config = intel_hdmi_compute_config;
  1609. if (HAS_PCH_SPLIT(dev_priv)) {
  1610. intel_encoder->disable = pch_disable_hdmi;
  1611. intel_encoder->post_disable = pch_post_disable_hdmi;
  1612. } else {
  1613. intel_encoder->disable = g4x_disable_hdmi;
  1614. }
  1615. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1616. intel_encoder->get_config = intel_hdmi_get_config;
  1617. if (IS_CHERRYVIEW(dev_priv)) {
  1618. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1619. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1620. intel_encoder->enable = vlv_enable_hdmi;
  1621. intel_encoder->post_disable = chv_hdmi_post_disable;
  1622. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  1623. } else if (IS_VALLEYVIEW(dev_priv)) {
  1624. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1625. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1626. intel_encoder->enable = vlv_enable_hdmi;
  1627. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1628. } else {
  1629. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1630. if (HAS_PCH_CPT(dev_priv))
  1631. intel_encoder->enable = cpt_enable_hdmi;
  1632. else if (HAS_PCH_IBX(dev_priv))
  1633. intel_encoder->enable = ibx_enable_hdmi;
  1634. else
  1635. intel_encoder->enable = g4x_enable_hdmi;
  1636. }
  1637. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1638. intel_encoder->port = port;
  1639. if (IS_CHERRYVIEW(dev_priv)) {
  1640. if (port == PORT_D)
  1641. intel_encoder->crtc_mask = 1 << 2;
  1642. else
  1643. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1644. } else {
  1645. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1646. }
  1647. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1648. /*
  1649. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1650. * to work on real hardware. And since g4x can send infoframes to
  1651. * only one port anyway, nothing is lost by allowing it.
  1652. */
  1653. if (IS_G4X(dev_priv))
  1654. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1655. intel_dig_port->port = port;
  1656. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1657. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  1658. intel_dig_port->max_lanes = 4;
  1659. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1660. }