intel_guc_fwif.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #ifndef _INTEL_GUC_FWIF_H
  24. #define _INTEL_GUC_FWIF_H
  25. #define GFXCORE_FAMILY_GEN9 12
  26. #define GFXCORE_FAMILY_UNKNOWN 0x7fffffff
  27. #define GUC_CTX_PRIORITY_KMD_HIGH 0
  28. #define GUC_CTX_PRIORITY_HIGH 1
  29. #define GUC_CTX_PRIORITY_KMD_NORMAL 2
  30. #define GUC_CTX_PRIORITY_NORMAL 3
  31. #define GUC_CTX_PRIORITY_NUM 4
  32. #define GUC_MAX_GPU_CONTEXTS 1024
  33. #define GUC_INVALID_CTX_ID GUC_MAX_GPU_CONTEXTS
  34. #define GUC_RENDER_ENGINE 0
  35. #define GUC_VIDEO_ENGINE 1
  36. #define GUC_BLITTER_ENGINE 2
  37. #define GUC_VIDEOENHANCE_ENGINE 3
  38. #define GUC_VIDEO_ENGINE2 4
  39. #define GUC_MAX_ENGINES_NUM (GUC_VIDEO_ENGINE2 + 1)
  40. /* Work queue item header definitions */
  41. #define WQ_STATUS_ACTIVE 1
  42. #define WQ_STATUS_SUSPENDED 2
  43. #define WQ_STATUS_CMD_ERROR 3
  44. #define WQ_STATUS_ENGINE_ID_NOT_USED 4
  45. #define WQ_STATUS_SUSPENDED_FROM_RESET 5
  46. #define WQ_TYPE_SHIFT 0
  47. #define WQ_TYPE_BATCH_BUF (0x1 << WQ_TYPE_SHIFT)
  48. #define WQ_TYPE_PSEUDO (0x2 << WQ_TYPE_SHIFT)
  49. #define WQ_TYPE_INORDER (0x3 << WQ_TYPE_SHIFT)
  50. #define WQ_TARGET_SHIFT 10
  51. #define WQ_LEN_SHIFT 16
  52. #define WQ_NO_WCFLUSH_WAIT (1 << 27)
  53. #define WQ_PRESENT_WORKLOAD (1 << 28)
  54. #define WQ_WORKLOAD_SHIFT 29
  55. #define WQ_WORKLOAD_GENERAL (0 << WQ_WORKLOAD_SHIFT)
  56. #define WQ_WORKLOAD_GPGPU (1 << WQ_WORKLOAD_SHIFT)
  57. #define WQ_WORKLOAD_TOUCH (2 << WQ_WORKLOAD_SHIFT)
  58. #define WQ_RING_TAIL_SHIFT 20
  59. #define WQ_RING_TAIL_MAX 0x7FF /* 2^11 QWords */
  60. #define WQ_RING_TAIL_MASK (WQ_RING_TAIL_MAX << WQ_RING_TAIL_SHIFT)
  61. #define GUC_DOORBELL_ENABLED 1
  62. #define GUC_DOORBELL_DISABLED 0
  63. #define GUC_CTX_DESC_ATTR_ACTIVE (1 << 0)
  64. #define GUC_CTX_DESC_ATTR_PENDING_DB (1 << 1)
  65. #define GUC_CTX_DESC_ATTR_KERNEL (1 << 2)
  66. #define GUC_CTX_DESC_ATTR_PREEMPT (1 << 3)
  67. #define GUC_CTX_DESC_ATTR_RESET (1 << 4)
  68. #define GUC_CTX_DESC_ATTR_WQLOCKED (1 << 5)
  69. #define GUC_CTX_DESC_ATTR_PCH (1 << 6)
  70. #define GUC_CTX_DESC_ATTR_TERMINATED (1 << 7)
  71. /* The guc control data is 10 DWORDs */
  72. #define GUC_CTL_CTXINFO 0
  73. #define GUC_CTL_CTXNUM_IN16_SHIFT 0
  74. #define GUC_CTL_BASE_ADDR_SHIFT 12
  75. #define GUC_CTL_ARAT_HIGH 1
  76. #define GUC_CTL_ARAT_LOW 2
  77. #define GUC_CTL_DEVICE_INFO 3
  78. #define GUC_CTL_GTTYPE_SHIFT 0
  79. #define GUC_CTL_COREFAMILY_SHIFT 7
  80. #define GUC_CTL_LOG_PARAMS 4
  81. #define GUC_LOG_VALID (1 << 0)
  82. #define GUC_LOG_NOTIFY_ON_HALF_FULL (1 << 1)
  83. #define GUC_LOG_ALLOC_IN_MEGABYTE (1 << 3)
  84. #define GUC_LOG_CRASH_PAGES 1
  85. #define GUC_LOG_CRASH_SHIFT 4
  86. #define GUC_LOG_DPC_PAGES 7
  87. #define GUC_LOG_DPC_SHIFT 6
  88. #define GUC_LOG_ISR_PAGES 7
  89. #define GUC_LOG_ISR_SHIFT 9
  90. #define GUC_LOG_BUF_ADDR_SHIFT 12
  91. #define GUC_CTL_PAGE_FAULT_CONTROL 5
  92. #define GUC_CTL_WA 6
  93. #define GUC_CTL_WA_UK_BY_DRIVER (1 << 3)
  94. #define GUC_CTL_FEATURE 7
  95. #define GUC_CTL_VCS2_ENABLED (1 << 0)
  96. #define GUC_CTL_KERNEL_SUBMISSIONS (1 << 1)
  97. #define GUC_CTL_FEATURE2 (1 << 2)
  98. #define GUC_CTL_POWER_GATING (1 << 3)
  99. #define GUC_CTL_DISABLE_SCHEDULER (1 << 4)
  100. #define GUC_CTL_PREEMPTION_LOG (1 << 5)
  101. #define GUC_CTL_ENABLE_SLPC (1 << 7)
  102. #define GUC_CTL_RESET_ON_PREMPT_FAILURE (1 << 8)
  103. #define GUC_CTL_DEBUG 8
  104. #define GUC_LOG_VERBOSITY_SHIFT 0
  105. #define GUC_LOG_VERBOSITY_LOW (0 << GUC_LOG_VERBOSITY_SHIFT)
  106. #define GUC_LOG_VERBOSITY_MED (1 << GUC_LOG_VERBOSITY_SHIFT)
  107. #define GUC_LOG_VERBOSITY_HIGH (2 << GUC_LOG_VERBOSITY_SHIFT)
  108. #define GUC_LOG_VERBOSITY_ULTRA (3 << GUC_LOG_VERBOSITY_SHIFT)
  109. /* Verbosity range-check limits, without the shift */
  110. #define GUC_LOG_VERBOSITY_MIN 0
  111. #define GUC_LOG_VERBOSITY_MAX 3
  112. #define GUC_LOG_VERBOSITY_MASK 0x0000000f
  113. #define GUC_LOG_DESTINATION_MASK (3 << 4)
  114. #define GUC_LOG_DISABLED (1 << 6)
  115. #define GUC_PROFILE_ENABLED (1 << 7)
  116. #define GUC_WQ_TRACK_ENABLED (1 << 8)
  117. #define GUC_ADS_ENABLED (1 << 9)
  118. #define GUC_DEBUG_RESERVED (1 << 10)
  119. #define GUC_ADS_ADDR_SHIFT 11
  120. #define GUC_ADS_ADDR_MASK 0xfffff800
  121. #define GUC_CTL_RSRVD 9
  122. #define GUC_CTL_MAX_DWORDS (SOFT_SCRATCH_COUNT - 2) /* [1..14] */
  123. /**
  124. * DOC: GuC Firmware Layout
  125. *
  126. * The GuC firmware layout looks like this:
  127. *
  128. * +-------------------------------+
  129. * | uc_css_header |
  130. * | |
  131. * | contains major/minor version |
  132. * +-------------------------------+
  133. * | uCode |
  134. * +-------------------------------+
  135. * | RSA signature |
  136. * +-------------------------------+
  137. * | modulus key |
  138. * +-------------------------------+
  139. * | exponent val |
  140. * +-------------------------------+
  141. *
  142. * The firmware may or may not have modulus key and exponent data. The header,
  143. * uCode and RSA signature are must-have components that will be used by driver.
  144. * Length of each components, which is all in dwords, can be found in header.
  145. * In the case that modulus and exponent are not present in fw, a.k.a truncated
  146. * image, the length value still appears in header.
  147. *
  148. * Driver will do some basic fw size validation based on the following rules:
  149. *
  150. * 1. Header, uCode and RSA are must-have components.
  151. * 2. All firmware components, if they present, are in the sequence illustrated
  152. * in the layout table above.
  153. * 3. Length info of each component can be found in header, in dwords.
  154. * 4. Modulus and exponent key are not required by driver. They may not appear
  155. * in fw. So driver will load a truncated firmware in this case.
  156. *
  157. * HuC firmware layout is same as GuC firmware.
  158. *
  159. * HuC firmware css header is different. However, the only difference is where
  160. * the version information is saved. The uc_css_header is unified to support
  161. * both. Driver should get HuC version from uc_css_header.huc_sw_version, while
  162. * uc_css_header.guc_sw_version for GuC.
  163. */
  164. struct uc_css_header {
  165. uint32_t module_type;
  166. /* header_size includes all non-uCode bits, including css_header, rsa
  167. * key, modulus key and exponent data. */
  168. uint32_t header_size_dw;
  169. uint32_t header_version;
  170. uint32_t module_id;
  171. uint32_t module_vendor;
  172. union {
  173. struct {
  174. uint8_t day;
  175. uint8_t month;
  176. uint16_t year;
  177. };
  178. uint32_t date;
  179. };
  180. uint32_t size_dw; /* uCode plus header_size_dw */
  181. uint32_t key_size_dw;
  182. uint32_t modulus_size_dw;
  183. uint32_t exponent_size_dw;
  184. union {
  185. struct {
  186. uint8_t hour;
  187. uint8_t min;
  188. uint16_t sec;
  189. };
  190. uint32_t time;
  191. };
  192. char username[8];
  193. char buildnumber[12];
  194. union {
  195. struct {
  196. uint32_t branch_client_version;
  197. uint32_t sw_version;
  198. } guc;
  199. struct {
  200. uint32_t sw_version;
  201. uint32_t reserved;
  202. } huc;
  203. };
  204. uint32_t prod_preprod_fw;
  205. uint32_t reserved[12];
  206. uint32_t header_info;
  207. } __packed;
  208. struct guc_doorbell_info {
  209. u32 db_status;
  210. u32 cookie;
  211. u32 reserved[14];
  212. } __packed;
  213. union guc_doorbell_qw {
  214. struct {
  215. u32 db_status;
  216. u32 cookie;
  217. };
  218. u64 value_qw;
  219. } __packed;
  220. #define GUC_MAX_DOORBELLS 256
  221. #define GUC_INVALID_DOORBELL_ID (GUC_MAX_DOORBELLS)
  222. #define GUC_DB_SIZE (PAGE_SIZE)
  223. #define GUC_WQ_SIZE (PAGE_SIZE * 2)
  224. /* Work item for submitting workloads into work queue of GuC. */
  225. struct guc_wq_item {
  226. u32 header;
  227. u32 context_desc;
  228. u32 ring_tail;
  229. u32 fence_id;
  230. } __packed;
  231. struct guc_process_desc {
  232. u32 context_id;
  233. u64 db_base_addr;
  234. u32 head;
  235. u32 tail;
  236. u32 error_offset;
  237. u64 wq_base_addr;
  238. u32 wq_size_bytes;
  239. u32 wq_status;
  240. u32 engine_presence;
  241. u32 priority;
  242. u32 reserved[30];
  243. } __packed;
  244. /* engine id and context id is packed into guc_execlist_context.context_id*/
  245. #define GUC_ELC_CTXID_OFFSET 0
  246. #define GUC_ELC_ENGINE_OFFSET 29
  247. /* The execlist context including software and HW information */
  248. struct guc_execlist_context {
  249. u32 context_desc;
  250. u32 context_id;
  251. u32 ring_status;
  252. u32 ring_lcra;
  253. u32 ring_begin;
  254. u32 ring_end;
  255. u32 ring_next_free_location;
  256. u32 ring_current_tail_pointer_value;
  257. u8 engine_state_submit_value;
  258. u8 engine_state_wait_value;
  259. u16 pagefault_count;
  260. u16 engine_submit_queue_count;
  261. } __packed;
  262. /*Context descriptor for communicating between uKernel and Driver*/
  263. struct guc_context_desc {
  264. u32 sched_common_area;
  265. u32 context_id;
  266. u32 pas_id;
  267. u8 engines_used;
  268. u64 db_trigger_cpu;
  269. u32 db_trigger_uk;
  270. u64 db_trigger_phy;
  271. u16 db_id;
  272. struct guc_execlist_context lrc[GUC_MAX_ENGINES_NUM];
  273. u8 attribute;
  274. u32 priority;
  275. u32 wq_sampled_tail_offset;
  276. u32 wq_total_submit_enqueues;
  277. u32 process_desc;
  278. u32 wq_addr;
  279. u32 wq_size;
  280. u32 engine_presence;
  281. u8 engine_suspended;
  282. u8 reserved0[3];
  283. u64 reserved1[1];
  284. u64 desc_private;
  285. } __packed;
  286. #define GUC_FORCEWAKE_RENDER (1 << 0)
  287. #define GUC_FORCEWAKE_MEDIA (1 << 1)
  288. #define GUC_POWER_UNSPECIFIED 0
  289. #define GUC_POWER_D0 1
  290. #define GUC_POWER_D1 2
  291. #define GUC_POWER_D2 3
  292. #define GUC_POWER_D3 4
  293. /* Scheduling policy settings */
  294. /* Reset engine upon preempt failure */
  295. #define POLICY_RESET_ENGINE (1<<0)
  296. /* Preempt to idle on quantum expiry */
  297. #define POLICY_PREEMPT_TO_IDLE (1<<1)
  298. #define POLICY_MAX_NUM_WI 15
  299. struct guc_policy {
  300. /* Time for one workload to execute. (in micro seconds) */
  301. u32 execution_quantum;
  302. u32 reserved1;
  303. /* Time to wait for a preemption request to completed before issuing a
  304. * reset. (in micro seconds). */
  305. u32 preemption_time;
  306. /* How much time to allow to run after the first fault is observed.
  307. * Then preempt afterwards. (in micro seconds) */
  308. u32 fault_time;
  309. u32 policy_flags;
  310. u32 reserved[2];
  311. } __packed;
  312. struct guc_policies {
  313. struct guc_policy policy[GUC_CTX_PRIORITY_NUM][GUC_MAX_ENGINES_NUM];
  314. /* In micro seconds. How much time to allow before DPC processing is
  315. * called back via interrupt (to prevent DPC queue drain starving).
  316. * Typically 1000s of micro seconds (example only, not granularity). */
  317. u32 dpc_promote_time;
  318. /* Must be set to take these new values. */
  319. u32 is_valid;
  320. /* Max number of WIs to process per call. A large value may keep CS
  321. * idle. */
  322. u32 max_num_work_items;
  323. u32 reserved[19];
  324. } __packed;
  325. /* GuC MMIO reg state struct */
  326. #define GUC_REGSET_FLAGS_NONE 0x0
  327. #define GUC_REGSET_POWERCYCLE 0x1
  328. #define GUC_REGSET_MASKED 0x2
  329. #define GUC_REGSET_ENGINERESET 0x4
  330. #define GUC_REGSET_SAVE_DEFAULT_VALUE 0x8
  331. #define GUC_REGSET_SAVE_CURRENT_VALUE 0x10
  332. #define GUC_REGSET_MAX_REGISTERS 25
  333. #define GUC_MMIO_WHITE_LIST_START 0x24d0
  334. #define GUC_MMIO_WHITE_LIST_MAX 12
  335. #define GUC_S3_SAVE_SPACE_PAGES 10
  336. struct guc_mmio_regset {
  337. struct __packed {
  338. u32 offset;
  339. u32 value;
  340. u32 flags;
  341. } registers[GUC_REGSET_MAX_REGISTERS];
  342. u32 values_valid;
  343. u32 number_of_registers;
  344. } __packed;
  345. struct guc_mmio_reg_state {
  346. struct guc_mmio_regset global_reg;
  347. struct guc_mmio_regset engine_reg[GUC_MAX_ENGINES_NUM];
  348. /* MMIO registers that are set as non privileged */
  349. struct __packed {
  350. u32 mmio_start;
  351. u32 offsets[GUC_MMIO_WHITE_LIST_MAX];
  352. u32 count;
  353. } mmio_white_list[GUC_MAX_ENGINES_NUM];
  354. } __packed;
  355. /* GuC Additional Data Struct */
  356. struct guc_ads {
  357. u32 reg_state_addr;
  358. u32 reg_state_buffer;
  359. u32 golden_context_lrca;
  360. u32 scheduler_policies;
  361. u32 reserved0[3];
  362. u32 eng_state_size[GUC_MAX_ENGINES_NUM];
  363. u32 reserved2[4];
  364. } __packed;
  365. /* GuC logging structures */
  366. enum guc_log_buffer_type {
  367. GUC_ISR_LOG_BUFFER,
  368. GUC_DPC_LOG_BUFFER,
  369. GUC_CRASH_DUMP_LOG_BUFFER,
  370. GUC_MAX_LOG_BUFFER
  371. };
  372. /**
  373. * DOC: GuC Log buffer Layout
  374. *
  375. * Page0 +-------------------------------+
  376. * | ISR state header (32 bytes) |
  377. * | DPC state header |
  378. * | Crash dump state header |
  379. * Page1 +-------------------------------+
  380. * | ISR logs |
  381. * Page9 +-------------------------------+
  382. * | DPC logs |
  383. * Page17 +-------------------------------+
  384. * | Crash Dump logs |
  385. * +-------------------------------+
  386. *
  387. * Below state structure is used for coordination of retrieval of GuC firmware
  388. * logs. Separate state is maintained for each log buffer type.
  389. * read_ptr points to the location where i915 read last in log buffer and
  390. * is read only for GuC firmware. write_ptr is incremented by GuC with number
  391. * of bytes written for each log entry and is read only for i915.
  392. * When any type of log buffer becomes half full, GuC sends a flush interrupt.
  393. * GuC firmware expects that while it is writing to 2nd half of the buffer,
  394. * first half would get consumed by Host and then get a flush completed
  395. * acknowledgment from Host, so that it does not end up doing any overwrite
  396. * causing loss of logs. So when buffer gets half filled & i915 has requested
  397. * for interrupt, GuC will set flush_to_file field, set the sampled_write_ptr
  398. * to the value of write_ptr and raise the interrupt.
  399. * On receiving the interrupt i915 should read the buffer, clear flush_to_file
  400. * field and also update read_ptr with the value of sample_write_ptr, before
  401. * sending an acknowledgment to GuC. marker & version fields are for internal
  402. * usage of GuC and opaque to i915. buffer_full_cnt field is incremented every
  403. * time GuC detects the log buffer overflow.
  404. */
  405. struct guc_log_buffer_state {
  406. u32 marker[2];
  407. u32 read_ptr;
  408. u32 write_ptr;
  409. u32 size;
  410. u32 sampled_write_ptr;
  411. union {
  412. struct {
  413. u32 flush_to_file:1;
  414. u32 buffer_full_cnt:4;
  415. u32 reserved:27;
  416. };
  417. u32 flags;
  418. };
  419. u32 version;
  420. } __packed;
  421. union guc_log_control {
  422. struct {
  423. u32 logging_enabled:1;
  424. u32 reserved1:3;
  425. u32 verbosity:4;
  426. u32 reserved2:24;
  427. };
  428. u32 value;
  429. } __packed;
  430. /* This Action will be programmed in C180 - SOFT_SCRATCH_O_REG */
  431. enum intel_guc_action {
  432. INTEL_GUC_ACTION_DEFAULT = 0x0,
  433. INTEL_GUC_ACTION_SAMPLE_FORCEWAKE = 0x6,
  434. INTEL_GUC_ACTION_ALLOCATE_DOORBELL = 0x10,
  435. INTEL_GUC_ACTION_DEALLOCATE_DOORBELL = 0x20,
  436. INTEL_GUC_ACTION_LOG_BUFFER_FILE_FLUSH_COMPLETE = 0x30,
  437. INTEL_GUC_ACTION_FORCE_LOG_BUFFER_FLUSH = 0x302,
  438. INTEL_GUC_ACTION_ENTER_S_STATE = 0x501,
  439. INTEL_GUC_ACTION_EXIT_S_STATE = 0x502,
  440. INTEL_GUC_ACTION_SLPC_REQUEST = 0x3003,
  441. INTEL_GUC_ACTION_AUTHENTICATE_HUC = 0x4000,
  442. INTEL_GUC_ACTION_UK_LOG_ENABLE_LOGGING = 0x0E000,
  443. INTEL_GUC_ACTION_LIMIT
  444. };
  445. /*
  446. * The GuC sends its response to a command by overwriting the
  447. * command in SS0. The response is distinguishable from a command
  448. * by the fact that all the MASK bits are set. The remaining bits
  449. * give more detail.
  450. */
  451. #define INTEL_GUC_RECV_MASK ((u32)0xF0000000)
  452. #define INTEL_GUC_RECV_IS_RESPONSE(x) ((u32)(x) >= INTEL_GUC_RECV_MASK)
  453. #define INTEL_GUC_RECV_STATUS(x) (INTEL_GUC_RECV_MASK | (x))
  454. /* GUC will return status back to SOFT_SCRATCH_O_REG */
  455. enum intel_guc_status {
  456. INTEL_GUC_STATUS_SUCCESS = INTEL_GUC_RECV_STATUS(0x0),
  457. INTEL_GUC_STATUS_ALLOCATE_DOORBELL_FAIL = INTEL_GUC_RECV_STATUS(0x10),
  458. INTEL_GUC_STATUS_DEALLOCATE_DOORBELL_FAIL = INTEL_GUC_RECV_STATUS(0x20),
  459. INTEL_GUC_STATUS_GENERIC_FAIL = INTEL_GUC_RECV_STATUS(0x0000F000)
  460. };
  461. /* This action will be programmed in C1BC - SOFT_SCRATCH_15_REG */
  462. enum intel_guc_recv_message {
  463. INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED = BIT(1),
  464. INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER = BIT(3)
  465. };
  466. #endif