intel_fbc.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. /**
  24. * DOC: Frame Buffer Compression (FBC)
  25. *
  26. * FBC tries to save memory bandwidth (and so power consumption) by
  27. * compressing the amount of memory used by the display. It is total
  28. * transparent to user space and completely handled in the kernel.
  29. *
  30. * The benefits of FBC are mostly visible with solid backgrounds and
  31. * variation-less patterns. It comes from keeping the memory footprint small
  32. * and having fewer memory pages opened and accessed for refreshing the display.
  33. *
  34. * i915 is responsible to reserve stolen memory for FBC and configure its
  35. * offset on proper registers. The hardware takes care of all
  36. * compress/decompress. However there are many known cases where we have to
  37. * forcibly disable it to allow proper screen updates.
  38. */
  39. #include "intel_drv.h"
  40. #include "i915_drv.h"
  41. static inline bool fbc_supported(struct drm_i915_private *dev_priv)
  42. {
  43. return HAS_FBC(dev_priv);
  44. }
  45. static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
  46. {
  47. return IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8;
  48. }
  49. static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
  50. {
  51. return INTEL_GEN(dev_priv) < 4;
  52. }
  53. static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
  54. {
  55. return INTEL_GEN(dev_priv) <= 3;
  56. }
  57. /*
  58. * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
  59. * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
  60. * origin so the x and y offsets can actually fit the registers. As a
  61. * consequence, the fence doesn't really start exactly at the display plane
  62. * address we program because it starts at the real start of the buffer, so we
  63. * have to take this into consideration here.
  64. */
  65. static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
  66. {
  67. return crtc->base.y - crtc->adjusted_y;
  68. }
  69. /*
  70. * For SKL+, the plane source size used by the hardware is based on the value we
  71. * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
  72. * we wrote to PIPESRC.
  73. */
  74. static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
  75. int *width, int *height)
  76. {
  77. int w, h;
  78. if (drm_rotation_90_or_270(cache->plane.rotation)) {
  79. w = cache->plane.src_h;
  80. h = cache->plane.src_w;
  81. } else {
  82. w = cache->plane.src_w;
  83. h = cache->plane.src_h;
  84. }
  85. if (width)
  86. *width = w;
  87. if (height)
  88. *height = h;
  89. }
  90. static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
  91. struct intel_fbc_state_cache *cache)
  92. {
  93. int lines;
  94. intel_fbc_get_plane_source_size(cache, NULL, &lines);
  95. if (INTEL_GEN(dev_priv) == 7)
  96. lines = min(lines, 2048);
  97. else if (INTEL_GEN(dev_priv) >= 8)
  98. lines = min(lines, 2560);
  99. /* Hardware needs the full buffer stride, not just the active area. */
  100. return lines * cache->fb.stride;
  101. }
  102. static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
  103. {
  104. u32 fbc_ctl;
  105. /* Disable compression */
  106. fbc_ctl = I915_READ(FBC_CONTROL);
  107. if ((fbc_ctl & FBC_CTL_EN) == 0)
  108. return;
  109. fbc_ctl &= ~FBC_CTL_EN;
  110. I915_WRITE(FBC_CONTROL, fbc_ctl);
  111. /* Wait for compressing bit to clear */
  112. if (intel_wait_for_register(dev_priv,
  113. FBC_STATUS, FBC_STAT_COMPRESSING, 0,
  114. 10)) {
  115. DRM_DEBUG_KMS("FBC idle timed out\n");
  116. return;
  117. }
  118. }
  119. static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
  120. {
  121. struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
  122. int cfb_pitch;
  123. int i;
  124. u32 fbc_ctl;
  125. /* Note: fbc.threshold == 1 for i8xx */
  126. cfb_pitch = params->cfb_size / FBC_LL_SIZE;
  127. if (params->fb.stride < cfb_pitch)
  128. cfb_pitch = params->fb.stride;
  129. /* FBC_CTL wants 32B or 64B units */
  130. if (IS_GEN2(dev_priv))
  131. cfb_pitch = (cfb_pitch / 32) - 1;
  132. else
  133. cfb_pitch = (cfb_pitch / 64) - 1;
  134. /* Clear old tags */
  135. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  136. I915_WRITE(FBC_TAG(i), 0);
  137. if (IS_GEN4(dev_priv)) {
  138. u32 fbc_ctl2;
  139. /* Set it up... */
  140. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  141. fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
  142. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  143. I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
  144. }
  145. /* enable it... */
  146. fbc_ctl = I915_READ(FBC_CONTROL);
  147. fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
  148. fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
  149. if (IS_I945GM(dev_priv))
  150. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  151. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  152. fbc_ctl |= params->vma->fence->id;
  153. I915_WRITE(FBC_CONTROL, fbc_ctl);
  154. }
  155. static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
  156. {
  157. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  158. }
  159. static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
  160. {
  161. struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
  162. u32 dpfc_ctl;
  163. dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
  164. if (params->fb.format->cpp[0] == 2)
  165. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  166. else
  167. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  168. if (params->vma->fence) {
  169. dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
  170. I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
  171. } else {
  172. I915_WRITE(DPFC_FENCE_YOFF, 0);
  173. }
  174. /* enable it... */
  175. I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  176. }
  177. static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
  178. {
  179. u32 dpfc_ctl;
  180. /* Disable compression */
  181. dpfc_ctl = I915_READ(DPFC_CONTROL);
  182. if (dpfc_ctl & DPFC_CTL_EN) {
  183. dpfc_ctl &= ~DPFC_CTL_EN;
  184. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  185. }
  186. }
  187. static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
  188. {
  189. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  190. }
  191. /* This function forces a CFB recompression through the nuke operation. */
  192. static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
  193. {
  194. I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
  195. POSTING_READ(MSG_FBC_REND_STATE);
  196. }
  197. static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
  198. {
  199. struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
  200. u32 dpfc_ctl;
  201. int threshold = dev_priv->fbc.threshold;
  202. dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
  203. if (params->fb.format->cpp[0] == 2)
  204. threshold++;
  205. switch (threshold) {
  206. case 4:
  207. case 3:
  208. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  209. break;
  210. case 2:
  211. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  212. break;
  213. case 1:
  214. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  215. break;
  216. }
  217. if (params->vma->fence) {
  218. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  219. if (IS_GEN5(dev_priv))
  220. dpfc_ctl |= params->vma->fence->id;
  221. if (IS_GEN6(dev_priv)) {
  222. I915_WRITE(SNB_DPFC_CTL_SA,
  223. SNB_CPU_FENCE_ENABLE |
  224. params->vma->fence->id);
  225. I915_WRITE(DPFC_CPU_FENCE_OFFSET,
  226. params->crtc.fence_y_offset);
  227. }
  228. } else {
  229. if (IS_GEN6(dev_priv)) {
  230. I915_WRITE(SNB_DPFC_CTL_SA, 0);
  231. I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
  232. }
  233. }
  234. I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
  235. I915_WRITE(ILK_FBC_RT_BASE,
  236. i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
  237. /* enable it... */
  238. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  239. intel_fbc_recompress(dev_priv);
  240. }
  241. static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
  242. {
  243. u32 dpfc_ctl;
  244. /* Disable compression */
  245. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  246. if (dpfc_ctl & DPFC_CTL_EN) {
  247. dpfc_ctl &= ~DPFC_CTL_EN;
  248. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  249. }
  250. }
  251. static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
  252. {
  253. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  254. }
  255. static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
  256. {
  257. struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
  258. u32 dpfc_ctl;
  259. int threshold = dev_priv->fbc.threshold;
  260. dpfc_ctl = 0;
  261. if (IS_IVYBRIDGE(dev_priv))
  262. dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
  263. if (params->fb.format->cpp[0] == 2)
  264. threshold++;
  265. switch (threshold) {
  266. case 4:
  267. case 3:
  268. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  269. break;
  270. case 2:
  271. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  272. break;
  273. case 1:
  274. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  275. break;
  276. }
  277. if (params->vma->fence) {
  278. dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
  279. I915_WRITE(SNB_DPFC_CTL_SA,
  280. SNB_CPU_FENCE_ENABLE |
  281. params->vma->fence->id);
  282. I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
  283. } else {
  284. I915_WRITE(SNB_DPFC_CTL_SA,0);
  285. I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
  286. }
  287. if (dev_priv->fbc.false_color)
  288. dpfc_ctl |= FBC_CTL_FALSE_COLOR;
  289. if (IS_IVYBRIDGE(dev_priv)) {
  290. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  291. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  292. I915_READ(ILK_DISPLAY_CHICKEN1) |
  293. ILK_FBCQ_DIS);
  294. } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  295. /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
  296. I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
  297. I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
  298. HSW_FBCQ_DIS);
  299. }
  300. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  301. intel_fbc_recompress(dev_priv);
  302. }
  303. static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
  304. {
  305. if (INTEL_GEN(dev_priv) >= 5)
  306. return ilk_fbc_is_active(dev_priv);
  307. else if (IS_GM45(dev_priv))
  308. return g4x_fbc_is_active(dev_priv);
  309. else
  310. return i8xx_fbc_is_active(dev_priv);
  311. }
  312. static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
  313. {
  314. struct intel_fbc *fbc = &dev_priv->fbc;
  315. fbc->active = true;
  316. if (INTEL_GEN(dev_priv) >= 7)
  317. gen7_fbc_activate(dev_priv);
  318. else if (INTEL_GEN(dev_priv) >= 5)
  319. ilk_fbc_activate(dev_priv);
  320. else if (IS_GM45(dev_priv))
  321. g4x_fbc_activate(dev_priv);
  322. else
  323. i8xx_fbc_activate(dev_priv);
  324. }
  325. static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
  326. {
  327. struct intel_fbc *fbc = &dev_priv->fbc;
  328. fbc->active = false;
  329. if (INTEL_GEN(dev_priv) >= 5)
  330. ilk_fbc_deactivate(dev_priv);
  331. else if (IS_GM45(dev_priv))
  332. g4x_fbc_deactivate(dev_priv);
  333. else
  334. i8xx_fbc_deactivate(dev_priv);
  335. }
  336. /**
  337. * intel_fbc_is_active - Is FBC active?
  338. * @dev_priv: i915 device instance
  339. *
  340. * This function is used to verify the current state of FBC.
  341. *
  342. * FIXME: This should be tracked in the plane config eventually
  343. * instead of queried at runtime for most callers.
  344. */
  345. bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
  346. {
  347. return dev_priv->fbc.active;
  348. }
  349. static void intel_fbc_work_fn(struct work_struct *__work)
  350. {
  351. struct drm_i915_private *dev_priv =
  352. container_of(__work, struct drm_i915_private, fbc.work.work);
  353. struct intel_fbc *fbc = &dev_priv->fbc;
  354. struct intel_fbc_work *work = &fbc->work;
  355. struct intel_crtc *crtc = fbc->crtc;
  356. struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
  357. if (drm_crtc_vblank_get(&crtc->base)) {
  358. DRM_ERROR("vblank not available for FBC on pipe %c\n",
  359. pipe_name(crtc->pipe));
  360. mutex_lock(&fbc->lock);
  361. work->scheduled = false;
  362. mutex_unlock(&fbc->lock);
  363. return;
  364. }
  365. retry:
  366. /* Delay the actual enabling to let pageflipping cease and the
  367. * display to settle before starting the compression. Note that
  368. * this delay also serves a second purpose: it allows for a
  369. * vblank to pass after disabling the FBC before we attempt
  370. * to modify the control registers.
  371. *
  372. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  373. *
  374. * It is also worth mentioning that since work->scheduled_vblank can be
  375. * updated multiple times by the other threads, hitting the timeout is
  376. * not an error condition. We'll just end up hitting the "goto retry"
  377. * case below.
  378. */
  379. wait_event_timeout(vblank->queue,
  380. drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
  381. msecs_to_jiffies(50));
  382. mutex_lock(&fbc->lock);
  383. /* Were we cancelled? */
  384. if (!work->scheduled)
  385. goto out;
  386. /* Were we delayed again while this function was sleeping? */
  387. if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
  388. mutex_unlock(&fbc->lock);
  389. goto retry;
  390. }
  391. intel_fbc_hw_activate(dev_priv);
  392. work->scheduled = false;
  393. out:
  394. mutex_unlock(&fbc->lock);
  395. drm_crtc_vblank_put(&crtc->base);
  396. }
  397. static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
  398. {
  399. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  400. struct intel_fbc *fbc = &dev_priv->fbc;
  401. struct intel_fbc_work *work = &fbc->work;
  402. WARN_ON(!mutex_is_locked(&fbc->lock));
  403. if (drm_crtc_vblank_get(&crtc->base)) {
  404. DRM_ERROR("vblank not available for FBC on pipe %c\n",
  405. pipe_name(crtc->pipe));
  406. return;
  407. }
  408. /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
  409. * this function since we're not releasing fbc.lock, so it won't have an
  410. * opportunity to grab it to discover that it was cancelled. So we just
  411. * update the expected jiffy count. */
  412. work->scheduled = true;
  413. work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
  414. drm_crtc_vblank_put(&crtc->base);
  415. schedule_work(&work->work);
  416. }
  417. static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
  418. {
  419. struct intel_fbc *fbc = &dev_priv->fbc;
  420. WARN_ON(!mutex_is_locked(&fbc->lock));
  421. /* Calling cancel_work() here won't help due to the fact that the work
  422. * function grabs fbc->lock. Just set scheduled to false so the work
  423. * function can know it was cancelled. */
  424. fbc->work.scheduled = false;
  425. if (fbc->active)
  426. intel_fbc_hw_deactivate(dev_priv);
  427. }
  428. static bool multiple_pipes_ok(struct intel_crtc *crtc,
  429. struct intel_plane_state *plane_state)
  430. {
  431. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  432. struct intel_fbc *fbc = &dev_priv->fbc;
  433. enum pipe pipe = crtc->pipe;
  434. /* Don't even bother tracking anything we don't need. */
  435. if (!no_fbc_on_multiple_pipes(dev_priv))
  436. return true;
  437. if (plane_state->base.visible)
  438. fbc->visible_pipes_mask |= (1 << pipe);
  439. else
  440. fbc->visible_pipes_mask &= ~(1 << pipe);
  441. return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
  442. }
  443. static int find_compression_threshold(struct drm_i915_private *dev_priv,
  444. struct drm_mm_node *node,
  445. int size,
  446. int fb_cpp)
  447. {
  448. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  449. int compression_threshold = 1;
  450. int ret;
  451. u64 end;
  452. /* The FBC hardware for BDW/SKL doesn't have access to the stolen
  453. * reserved range size, so it always assumes the maximum (8mb) is used.
  454. * If we enable FBC using a CFB on that memory range we'll get FIFO
  455. * underruns, even if that range is not reserved by the BIOS. */
  456. if (IS_BROADWELL(dev_priv) ||
  457. IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  458. end = ggtt->stolen_size - 8 * 1024 * 1024;
  459. else
  460. end = U64_MAX;
  461. /* HACK: This code depends on what we will do in *_enable_fbc. If that
  462. * code changes, this code needs to change as well.
  463. *
  464. * The enable_fbc code will attempt to use one of our 2 compression
  465. * thresholds, therefore, in that case, we only have 1 resort.
  466. */
  467. /* Try to over-allocate to reduce reallocations and fragmentation. */
  468. ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
  469. 4096, 0, end);
  470. if (ret == 0)
  471. return compression_threshold;
  472. again:
  473. /* HW's ability to limit the CFB is 1:4 */
  474. if (compression_threshold > 4 ||
  475. (fb_cpp == 2 && compression_threshold == 2))
  476. return 0;
  477. ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
  478. 4096, 0, end);
  479. if (ret && INTEL_GEN(dev_priv) <= 4) {
  480. return 0;
  481. } else if (ret) {
  482. compression_threshold <<= 1;
  483. goto again;
  484. } else {
  485. return compression_threshold;
  486. }
  487. }
  488. static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
  489. {
  490. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  491. struct intel_fbc *fbc = &dev_priv->fbc;
  492. struct drm_mm_node *uninitialized_var(compressed_llb);
  493. int size, fb_cpp, ret;
  494. WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
  495. size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
  496. fb_cpp = fbc->state_cache.fb.format->cpp[0];
  497. ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
  498. size, fb_cpp);
  499. if (!ret)
  500. goto err_llb;
  501. else if (ret > 1) {
  502. DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
  503. }
  504. fbc->threshold = ret;
  505. if (INTEL_GEN(dev_priv) >= 5)
  506. I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
  507. else if (IS_GM45(dev_priv)) {
  508. I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
  509. } else {
  510. compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
  511. if (!compressed_llb)
  512. goto err_fb;
  513. ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
  514. 4096, 4096);
  515. if (ret)
  516. goto err_fb;
  517. fbc->compressed_llb = compressed_llb;
  518. I915_WRITE(FBC_CFB_BASE,
  519. dev_priv->mm.stolen_base + fbc->compressed_fb.start);
  520. I915_WRITE(FBC_LL_BASE,
  521. dev_priv->mm.stolen_base + compressed_llb->start);
  522. }
  523. DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
  524. fbc->compressed_fb.size, fbc->threshold);
  525. return 0;
  526. err_fb:
  527. kfree(compressed_llb);
  528. i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
  529. err_llb:
  530. pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
  531. return -ENOSPC;
  532. }
  533. static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
  534. {
  535. struct intel_fbc *fbc = &dev_priv->fbc;
  536. if (drm_mm_node_allocated(&fbc->compressed_fb))
  537. i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
  538. if (fbc->compressed_llb) {
  539. i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
  540. kfree(fbc->compressed_llb);
  541. }
  542. }
  543. void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
  544. {
  545. struct intel_fbc *fbc = &dev_priv->fbc;
  546. if (!fbc_supported(dev_priv))
  547. return;
  548. mutex_lock(&fbc->lock);
  549. __intel_fbc_cleanup_cfb(dev_priv);
  550. mutex_unlock(&fbc->lock);
  551. }
  552. static bool stride_is_valid(struct drm_i915_private *dev_priv,
  553. unsigned int stride)
  554. {
  555. /* These should have been caught earlier. */
  556. WARN_ON(stride < 512);
  557. WARN_ON((stride & (64 - 1)) != 0);
  558. /* Below are the additional FBC restrictions. */
  559. if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
  560. return stride == 4096 || stride == 8192;
  561. if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
  562. return false;
  563. if (stride > 16384)
  564. return false;
  565. return true;
  566. }
  567. static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
  568. uint32_t pixel_format)
  569. {
  570. switch (pixel_format) {
  571. case DRM_FORMAT_XRGB8888:
  572. case DRM_FORMAT_XBGR8888:
  573. return true;
  574. case DRM_FORMAT_XRGB1555:
  575. case DRM_FORMAT_RGB565:
  576. /* 16bpp not supported on gen2 */
  577. if (IS_GEN2(dev_priv))
  578. return false;
  579. /* WaFbcOnly1to1Ratio:ctg */
  580. if (IS_G4X(dev_priv))
  581. return false;
  582. return true;
  583. default:
  584. return false;
  585. }
  586. }
  587. /*
  588. * For some reason, the hardware tracking starts looking at whatever we
  589. * programmed as the display plane base address register. It does not look at
  590. * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
  591. * variables instead of just looking at the pipe/plane size.
  592. */
  593. static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
  594. {
  595. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  596. struct intel_fbc *fbc = &dev_priv->fbc;
  597. unsigned int effective_w, effective_h, max_w, max_h;
  598. if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
  599. max_w = 4096;
  600. max_h = 4096;
  601. } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  602. max_w = 4096;
  603. max_h = 2048;
  604. } else {
  605. max_w = 2048;
  606. max_h = 1536;
  607. }
  608. intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
  609. &effective_h);
  610. effective_w += crtc->adjusted_x;
  611. effective_h += crtc->adjusted_y;
  612. return effective_w <= max_w && effective_h <= max_h;
  613. }
  614. static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
  615. struct intel_crtc_state *crtc_state,
  616. struct intel_plane_state *plane_state)
  617. {
  618. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  619. struct intel_fbc *fbc = &dev_priv->fbc;
  620. struct intel_fbc_state_cache *cache = &fbc->state_cache;
  621. struct drm_framebuffer *fb = plane_state->base.fb;
  622. cache->vma = NULL;
  623. cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
  624. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  625. cache->crtc.hsw_bdw_pixel_rate =
  626. ilk_pipe_pixel_rate(crtc_state);
  627. cache->plane.rotation = plane_state->base.rotation;
  628. cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
  629. cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
  630. cache->plane.visible = plane_state->base.visible;
  631. if (!cache->plane.visible)
  632. return;
  633. cache->fb.format = fb->format;
  634. cache->fb.stride = fb->pitches[0];
  635. cache->vma = plane_state->vma;
  636. }
  637. static bool intel_fbc_can_activate(struct intel_crtc *crtc)
  638. {
  639. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  640. struct intel_fbc *fbc = &dev_priv->fbc;
  641. struct intel_fbc_state_cache *cache = &fbc->state_cache;
  642. /* We don't need to use a state cache here since this information is
  643. * global for all CRTC.
  644. */
  645. if (fbc->underrun_detected) {
  646. fbc->no_fbc_reason = "underrun detected";
  647. return false;
  648. }
  649. if (!cache->vma) {
  650. fbc->no_fbc_reason = "primary plane not visible";
  651. return false;
  652. }
  653. if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
  654. (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
  655. fbc->no_fbc_reason = "incompatible mode";
  656. return false;
  657. }
  658. if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
  659. fbc->no_fbc_reason = "mode too large for compression";
  660. return false;
  661. }
  662. /* The use of a CPU fence is mandatory in order to detect writes
  663. * by the CPU to the scanout and trigger updates to the FBC.
  664. *
  665. * Note that is possible for a tiled surface to be unmappable (and
  666. * so have no fence associated with it) due to aperture constaints
  667. * at the time of pinning.
  668. */
  669. if (!cache->vma->fence) {
  670. fbc->no_fbc_reason = "framebuffer not tiled or fenced";
  671. return false;
  672. }
  673. if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
  674. cache->plane.rotation != DRM_ROTATE_0) {
  675. fbc->no_fbc_reason = "rotation unsupported";
  676. return false;
  677. }
  678. if (!stride_is_valid(dev_priv, cache->fb.stride)) {
  679. fbc->no_fbc_reason = "framebuffer stride not supported";
  680. return false;
  681. }
  682. if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
  683. fbc->no_fbc_reason = "pixel format is invalid";
  684. return false;
  685. }
  686. /* WaFbcExceedCdClockThreshold:hsw,bdw */
  687. if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
  688. cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
  689. fbc->no_fbc_reason = "pixel rate is too big";
  690. return false;
  691. }
  692. /* It is possible for the required CFB size change without a
  693. * crtc->disable + crtc->enable since it is possible to change the
  694. * stride without triggering a full modeset. Since we try to
  695. * over-allocate the CFB, there's a chance we may keep FBC enabled even
  696. * if this happens, but if we exceed the current CFB size we'll have to
  697. * disable FBC. Notice that it would be possible to disable FBC, wait
  698. * for a frame, free the stolen node, then try to reenable FBC in case
  699. * we didn't get any invalidate/deactivate calls, but this would require
  700. * a lot of tracking just for a specific case. If we conclude it's an
  701. * important case, we can implement it later. */
  702. if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
  703. fbc->compressed_fb.size * fbc->threshold) {
  704. fbc->no_fbc_reason = "CFB requirements changed";
  705. return false;
  706. }
  707. return true;
  708. }
  709. static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
  710. {
  711. struct intel_fbc *fbc = &dev_priv->fbc;
  712. if (intel_vgpu_active(dev_priv)) {
  713. fbc->no_fbc_reason = "VGPU is active";
  714. return false;
  715. }
  716. if (!i915.enable_fbc) {
  717. fbc->no_fbc_reason = "disabled per module param or by default";
  718. return false;
  719. }
  720. if (fbc->underrun_detected) {
  721. fbc->no_fbc_reason = "underrun detected";
  722. return false;
  723. }
  724. return true;
  725. }
  726. static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
  727. struct intel_fbc_reg_params *params)
  728. {
  729. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  730. struct intel_fbc *fbc = &dev_priv->fbc;
  731. struct intel_fbc_state_cache *cache = &fbc->state_cache;
  732. /* Since all our fields are integer types, use memset here so the
  733. * comparison function can rely on memcmp because the padding will be
  734. * zero. */
  735. memset(params, 0, sizeof(*params));
  736. params->vma = cache->vma;
  737. params->crtc.pipe = crtc->pipe;
  738. params->crtc.plane = crtc->plane;
  739. params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
  740. params->fb.format = cache->fb.format;
  741. params->fb.stride = cache->fb.stride;
  742. params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
  743. }
  744. static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
  745. struct intel_fbc_reg_params *params2)
  746. {
  747. /* We can use this since intel_fbc_get_reg_params() does a memset. */
  748. return memcmp(params1, params2, sizeof(*params1)) == 0;
  749. }
  750. void intel_fbc_pre_update(struct intel_crtc *crtc,
  751. struct intel_crtc_state *crtc_state,
  752. struct intel_plane_state *plane_state)
  753. {
  754. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  755. struct intel_fbc *fbc = &dev_priv->fbc;
  756. if (!fbc_supported(dev_priv))
  757. return;
  758. mutex_lock(&fbc->lock);
  759. if (!multiple_pipes_ok(crtc, plane_state)) {
  760. fbc->no_fbc_reason = "more than one pipe active";
  761. goto deactivate;
  762. }
  763. if (!fbc->enabled || fbc->crtc != crtc)
  764. goto unlock;
  765. intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
  766. deactivate:
  767. intel_fbc_deactivate(dev_priv);
  768. unlock:
  769. mutex_unlock(&fbc->lock);
  770. }
  771. static void __intel_fbc_post_update(struct intel_crtc *crtc)
  772. {
  773. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  774. struct intel_fbc *fbc = &dev_priv->fbc;
  775. struct intel_fbc_reg_params old_params;
  776. WARN_ON(!mutex_is_locked(&fbc->lock));
  777. if (!fbc->enabled || fbc->crtc != crtc)
  778. return;
  779. if (!intel_fbc_can_activate(crtc)) {
  780. WARN_ON(fbc->active);
  781. return;
  782. }
  783. old_params = fbc->params;
  784. intel_fbc_get_reg_params(crtc, &fbc->params);
  785. /* If the scanout has not changed, don't modify the FBC settings.
  786. * Note that we make the fundamental assumption that the fb->obj
  787. * cannot be unpinned (and have its GTT offset and fence revoked)
  788. * without first being decoupled from the scanout and FBC disabled.
  789. */
  790. if (fbc->active &&
  791. intel_fbc_reg_params_equal(&old_params, &fbc->params))
  792. return;
  793. intel_fbc_deactivate(dev_priv);
  794. intel_fbc_schedule_activation(crtc);
  795. fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
  796. }
  797. void intel_fbc_post_update(struct intel_crtc *crtc)
  798. {
  799. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  800. struct intel_fbc *fbc = &dev_priv->fbc;
  801. if (!fbc_supported(dev_priv))
  802. return;
  803. mutex_lock(&fbc->lock);
  804. __intel_fbc_post_update(crtc);
  805. mutex_unlock(&fbc->lock);
  806. }
  807. static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
  808. {
  809. if (fbc->enabled)
  810. return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
  811. else
  812. return fbc->possible_framebuffer_bits;
  813. }
  814. void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
  815. unsigned int frontbuffer_bits,
  816. enum fb_op_origin origin)
  817. {
  818. struct intel_fbc *fbc = &dev_priv->fbc;
  819. if (!fbc_supported(dev_priv))
  820. return;
  821. if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
  822. return;
  823. mutex_lock(&fbc->lock);
  824. fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
  825. if (fbc->enabled && fbc->busy_bits)
  826. intel_fbc_deactivate(dev_priv);
  827. mutex_unlock(&fbc->lock);
  828. }
  829. void intel_fbc_flush(struct drm_i915_private *dev_priv,
  830. unsigned int frontbuffer_bits, enum fb_op_origin origin)
  831. {
  832. struct intel_fbc *fbc = &dev_priv->fbc;
  833. if (!fbc_supported(dev_priv))
  834. return;
  835. mutex_lock(&fbc->lock);
  836. fbc->busy_bits &= ~frontbuffer_bits;
  837. if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
  838. goto out;
  839. if (!fbc->busy_bits && fbc->enabled &&
  840. (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
  841. if (fbc->active)
  842. intel_fbc_recompress(dev_priv);
  843. else
  844. __intel_fbc_post_update(fbc->crtc);
  845. }
  846. out:
  847. mutex_unlock(&fbc->lock);
  848. }
  849. /**
  850. * intel_fbc_choose_crtc - select a CRTC to enable FBC on
  851. * @dev_priv: i915 device instance
  852. * @state: the atomic state structure
  853. *
  854. * This function looks at the proposed state for CRTCs and planes, then chooses
  855. * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
  856. * true.
  857. *
  858. * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
  859. * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
  860. */
  861. void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
  862. struct drm_atomic_state *state)
  863. {
  864. struct intel_fbc *fbc = &dev_priv->fbc;
  865. struct drm_plane *plane;
  866. struct drm_plane_state *plane_state;
  867. bool crtc_chosen = false;
  868. int i;
  869. mutex_lock(&fbc->lock);
  870. /* Does this atomic commit involve the CRTC currently tied to FBC? */
  871. if (fbc->crtc &&
  872. !drm_atomic_get_existing_crtc_state(state, &fbc->crtc->base))
  873. goto out;
  874. if (!intel_fbc_can_enable(dev_priv))
  875. goto out;
  876. /* Simply choose the first CRTC that is compatible and has a visible
  877. * plane. We could go for fancier schemes such as checking the plane
  878. * size, but this would just affect the few platforms that don't tie FBC
  879. * to pipe or plane A. */
  880. for_each_plane_in_state(state, plane, plane_state, i) {
  881. struct intel_plane_state *intel_plane_state =
  882. to_intel_plane_state(plane_state);
  883. struct intel_crtc_state *intel_crtc_state;
  884. struct intel_crtc *crtc = to_intel_crtc(plane_state->crtc);
  885. if (!intel_plane_state->base.visible)
  886. continue;
  887. if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
  888. continue;
  889. if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A)
  890. continue;
  891. intel_crtc_state = to_intel_crtc_state(
  892. drm_atomic_get_existing_crtc_state(state, &crtc->base));
  893. intel_crtc_state->enable_fbc = true;
  894. crtc_chosen = true;
  895. break;
  896. }
  897. if (!crtc_chosen)
  898. fbc->no_fbc_reason = "no suitable CRTC for FBC";
  899. out:
  900. mutex_unlock(&fbc->lock);
  901. }
  902. /**
  903. * intel_fbc_enable: tries to enable FBC on the CRTC
  904. * @crtc: the CRTC
  905. * @crtc_state: corresponding &drm_crtc_state for @crtc
  906. * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
  907. *
  908. * This function checks if the given CRTC was chosen for FBC, then enables it if
  909. * possible. Notice that it doesn't activate FBC. It is valid to call
  910. * intel_fbc_enable multiple times for the same pipe without an
  911. * intel_fbc_disable in the middle, as long as it is deactivated.
  912. */
  913. void intel_fbc_enable(struct intel_crtc *crtc,
  914. struct intel_crtc_state *crtc_state,
  915. struct intel_plane_state *plane_state)
  916. {
  917. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  918. struct intel_fbc *fbc = &dev_priv->fbc;
  919. if (!fbc_supported(dev_priv))
  920. return;
  921. mutex_lock(&fbc->lock);
  922. if (fbc->enabled) {
  923. WARN_ON(fbc->crtc == NULL);
  924. if (fbc->crtc == crtc) {
  925. WARN_ON(!crtc_state->enable_fbc);
  926. WARN_ON(fbc->active);
  927. }
  928. goto out;
  929. }
  930. if (!crtc_state->enable_fbc)
  931. goto out;
  932. WARN_ON(fbc->active);
  933. WARN_ON(fbc->crtc != NULL);
  934. intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
  935. if (intel_fbc_alloc_cfb(crtc)) {
  936. fbc->no_fbc_reason = "not enough stolen memory";
  937. goto out;
  938. }
  939. DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
  940. fbc->no_fbc_reason = "FBC enabled but not active yet\n";
  941. fbc->enabled = true;
  942. fbc->crtc = crtc;
  943. out:
  944. mutex_unlock(&fbc->lock);
  945. }
  946. /**
  947. * __intel_fbc_disable - disable FBC
  948. * @dev_priv: i915 device instance
  949. *
  950. * This is the low level function that actually disables FBC. Callers should
  951. * grab the FBC lock.
  952. */
  953. static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
  954. {
  955. struct intel_fbc *fbc = &dev_priv->fbc;
  956. struct intel_crtc *crtc = fbc->crtc;
  957. WARN_ON(!mutex_is_locked(&fbc->lock));
  958. WARN_ON(!fbc->enabled);
  959. WARN_ON(fbc->active);
  960. WARN_ON(crtc->active);
  961. DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
  962. __intel_fbc_cleanup_cfb(dev_priv);
  963. fbc->enabled = false;
  964. fbc->crtc = NULL;
  965. }
  966. /**
  967. * intel_fbc_disable - disable FBC if it's associated with crtc
  968. * @crtc: the CRTC
  969. *
  970. * This function disables FBC if it's associated with the provided CRTC.
  971. */
  972. void intel_fbc_disable(struct intel_crtc *crtc)
  973. {
  974. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  975. struct intel_fbc *fbc = &dev_priv->fbc;
  976. if (!fbc_supported(dev_priv))
  977. return;
  978. mutex_lock(&fbc->lock);
  979. if (fbc->crtc == crtc)
  980. __intel_fbc_disable(dev_priv);
  981. mutex_unlock(&fbc->lock);
  982. cancel_work_sync(&fbc->work.work);
  983. }
  984. /**
  985. * intel_fbc_global_disable - globally disable FBC
  986. * @dev_priv: i915 device instance
  987. *
  988. * This function disables FBC regardless of which CRTC is associated with it.
  989. */
  990. void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
  991. {
  992. struct intel_fbc *fbc = &dev_priv->fbc;
  993. if (!fbc_supported(dev_priv))
  994. return;
  995. mutex_lock(&fbc->lock);
  996. if (fbc->enabled)
  997. __intel_fbc_disable(dev_priv);
  998. mutex_unlock(&fbc->lock);
  999. cancel_work_sync(&fbc->work.work);
  1000. }
  1001. static void intel_fbc_underrun_work_fn(struct work_struct *work)
  1002. {
  1003. struct drm_i915_private *dev_priv =
  1004. container_of(work, struct drm_i915_private, fbc.underrun_work);
  1005. struct intel_fbc *fbc = &dev_priv->fbc;
  1006. mutex_lock(&fbc->lock);
  1007. /* Maybe we were scheduled twice. */
  1008. if (fbc->underrun_detected)
  1009. goto out;
  1010. DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
  1011. fbc->underrun_detected = true;
  1012. intel_fbc_deactivate(dev_priv);
  1013. out:
  1014. mutex_unlock(&fbc->lock);
  1015. }
  1016. /**
  1017. * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
  1018. * @dev_priv: i915 device instance
  1019. *
  1020. * Without FBC, most underruns are harmless and don't really cause too many
  1021. * problems, except for an annoying message on dmesg. With FBC, underruns can
  1022. * become black screens or even worse, especially when paired with bad
  1023. * watermarks. So in order for us to be on the safe side, completely disable FBC
  1024. * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
  1025. * already suggests that watermarks may be bad, so try to be as safe as
  1026. * possible.
  1027. *
  1028. * This function is called from the IRQ handler.
  1029. */
  1030. void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
  1031. {
  1032. struct intel_fbc *fbc = &dev_priv->fbc;
  1033. if (!fbc_supported(dev_priv))
  1034. return;
  1035. /* There's no guarantee that underrun_detected won't be set to true
  1036. * right after this check and before the work is scheduled, but that's
  1037. * not a problem since we'll check it again under the work function
  1038. * while FBC is locked. This check here is just to prevent us from
  1039. * unnecessarily scheduling the work, and it relies on the fact that we
  1040. * never switch underrun_detect back to false after it's true. */
  1041. if (READ_ONCE(fbc->underrun_detected))
  1042. return;
  1043. schedule_work(&fbc->underrun_work);
  1044. }
  1045. /**
  1046. * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
  1047. * @dev_priv: i915 device instance
  1048. *
  1049. * The FBC code needs to track CRTC visibility since the older platforms can't
  1050. * have FBC enabled while multiple pipes are used. This function does the
  1051. * initial setup at driver load to make sure FBC is matching the real hardware.
  1052. */
  1053. void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
  1054. {
  1055. struct intel_crtc *crtc;
  1056. /* Don't even bother tracking anything if we don't need. */
  1057. if (!no_fbc_on_multiple_pipes(dev_priv))
  1058. return;
  1059. for_each_intel_crtc(&dev_priv->drm, crtc)
  1060. if (intel_crtc_active(crtc) &&
  1061. crtc->base.primary->state->visible)
  1062. dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
  1063. }
  1064. /*
  1065. * The DDX driver changes its behavior depending on the value it reads from
  1066. * i915.enable_fbc, so sanitize it by translating the default value into either
  1067. * 0 or 1 in order to allow it to know what's going on.
  1068. *
  1069. * Notice that this is done at driver initialization and we still allow user
  1070. * space to change the value during runtime without sanitizing it again. IGT
  1071. * relies on being able to change i915.enable_fbc at runtime.
  1072. */
  1073. static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
  1074. {
  1075. if (i915.enable_fbc >= 0)
  1076. return !!i915.enable_fbc;
  1077. if (!HAS_FBC(dev_priv))
  1078. return 0;
  1079. if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
  1080. return 1;
  1081. return 0;
  1082. }
  1083. static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
  1084. {
  1085. #ifdef CONFIG_INTEL_IOMMU
  1086. /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
  1087. if (intel_iommu_gfx_mapped &&
  1088. (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
  1089. DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
  1090. return true;
  1091. }
  1092. #endif
  1093. return false;
  1094. }
  1095. /**
  1096. * intel_fbc_init - Initialize FBC
  1097. * @dev_priv: the i915 device
  1098. *
  1099. * This function might be called during PM init process.
  1100. */
  1101. void intel_fbc_init(struct drm_i915_private *dev_priv)
  1102. {
  1103. struct intel_fbc *fbc = &dev_priv->fbc;
  1104. enum pipe pipe;
  1105. INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
  1106. INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
  1107. mutex_init(&fbc->lock);
  1108. fbc->enabled = false;
  1109. fbc->active = false;
  1110. fbc->work.scheduled = false;
  1111. if (need_fbc_vtd_wa(dev_priv))
  1112. mkwrite_device_info(dev_priv)->has_fbc = false;
  1113. i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
  1114. DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);
  1115. if (!HAS_FBC(dev_priv)) {
  1116. fbc->no_fbc_reason = "unsupported by this chipset";
  1117. return;
  1118. }
  1119. for_each_pipe(dev_priv, pipe) {
  1120. fbc->possible_framebuffer_bits |=
  1121. INTEL_FRONTBUFFER_PRIMARY(pipe);
  1122. if (fbc_on_pipe_a_only(dev_priv))
  1123. break;
  1124. }
  1125. /* This value was pulled out of someone's hat */
  1126. if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
  1127. I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
  1128. /* We still don't have any sort of hardware state readout for FBC, so
  1129. * deactivate it in case the BIOS activated it to make sure software
  1130. * matches the hardware state. */
  1131. if (intel_fbc_hw_is_active(dev_priv))
  1132. intel_fbc_hw_deactivate(dev_priv);
  1133. }